Home
last modified time | relevance | path

Searched refs:c8 (Results 1 – 25 of 87) sorted by relevance

1234

/openbmc/qemu/tests/tcg/s390x/
H A Dmc.S16 stctg %c8,%c8,c8 /* enable only monitor class 1 */
17 mvhhi c8+6,0x4000
18 lctlg %c8,%c8,c8
51 c8: label
/openbmc/linux/arch/arm/mm/
H A Dtlb-v7.S49 ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable)
51 ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
53 ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
78 ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable)
80 ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
82 ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
H A Dtlb-v6.S48 mcr p15, 0, r0, c8, c6, 1 @ TLB invalidate D MVA (was 1)
50 mcrne p15, 0, r0, c8, c5, 1 @ TLB invalidate I MVA (was 1)
52 mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate MVA (was 1)
77 mcr p15, 0, r0, c8, c6, 1 @ TLB invalidate D MVA
78 mcr p15, 0, r0, c8, c5, 1 @ TLB invalidate I MVA
80 mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate MVA
H A Dtlb-v4wb.S38 mcrne p15, 0, r3, c8, c5, 0 @ invalidate I TLB
41 1: mcr p15, 0, r0, c8, c6, 1 @ invalidate D TLB entry
61 mcr p15, 0, r3, c8, c5, 0 @ invalidate I TLB
62 1: mcr p15, 0, r0, c8, c6, 1 @ invalidate D TLB entry
H A Dtlb-v4wbi.S40 mcrne p15, 0, r0, c8, c5, 1 @ invalidate I TLB entry
41 mcr p15, 0, r0, c8, c6, 1 @ invalidate D TLB entry
52 1: mcr p15, 0, r0, c8, c5, 1 @ invalidate I TLB entry
53 mcr p15, 0, r0, c8, c6, 1 @ invalidate D TLB entry
H A Dproc-arm720.S68 mcr p15, 0, r1, c8, c7, 0 @ flush TLB (v4)
95 mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
110 mcr p15, 0, r0, c8, c7, 0 @ flush TLB (v4)
138 mcr p15, 0, r0, c8, c7, 0 @ flush TLB (v4)
H A Dproc-sa110.S68 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
98 mcr p15, 0, r0, c15, c8, 2 @ Wait for interrupt, cache aligned
138 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
165 mcr p15, 0, r10, c8, c7 @ invalidate I,D TLBs on v4
H A Dproc-sa1100.S76 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
110 mcr p15, 0, r0, c15, c8, 2 @ wait for interrupt
149 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
185 mcr p15, 0, ip, c8, c7, 0 @ flush I+D TLBs
204 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
H A Dtlb-fa.S43 1: mcr p15, 0, r0, c8, c7, 1 @ invalidate UTLB entry
56 1: mcr p15, 0, r0, c8, c7, 1 @ invalidate UTLB entry
H A Dproc-fa526.S61 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
113 mcr p15, 0, ip, c8, c7, 0 @ invalidate UTLB
140 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
H A Dproc-mohawk.S64 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
322 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
362 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
380 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs
H A Dproc-arm920.S80 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
354 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
388 mcr p15, 0, ip, c8, c7, 0 @ invalidate I+D TLBs
405 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
H A Dproc-arm926.S72 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
367 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
403 mcr p15, 0, ip, c8, c7, 0 @ invalidate I+D TLBs
420 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
H A Dtlb-v4.S38 1: mcr p15, 0, r0, c8, c7, 1 @ invalidate TLB entry
H A Dproc-xscale.S148 mcr p15, 0, r1, c8, c5, 0 @ invalidate I-TLB
160 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
476 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
546 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
563 mcr p15, 0, ip, c8, c7, 0 @ invalidate I, D TLBs
H A Dproc-arm1020e.S88 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
392 mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs
418 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
H A Dproc-arm922.S82 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
358 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
383 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
H A Dproc-arm1022.S88 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
385 mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs
411 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
H A Dproc-arm1026.S88 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
374 mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs
400 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
/openbmc/linux/arch/arm/include/asm/hardware/
H A Dcp14.h65 #define RCP14_DBGBVR8() MRC14(0, c0, c8, 4)
81 #define RCP14_DBGBCR8() MRC14(0, c0, c8, 5)
97 #define RCP14_DBGWVR8() MRC14(0, c0, c8, 6)
113 #define RCP14_DBGWCR8() MRC14(0, c0, c8, 7)
130 #define RCP14_DBGBXVR8() MRC14(0, c1, c8, 1)
145 #define RCP14_DBGCLAIMSET() MRC14(0, c7, c8, 6)
170 #define WCP14_DBGBVR8(val) MCR14(val, 0, c0, c8, 4)
186 #define WCP14_DBGBCR8(val) MCR14(val, 0, c0, c8, 5)
202 #define WCP14_DBGWVR8(val) MCR14(val, 0, c0, c8, 6)
218 #define WCP14_DBGWCR8(val) MCR14(val, 0, c0, c8, 7)
[all …]
/openbmc/linux/arch/arm/include/asm/
H A Darm_pmuv3.h31 #define PMEVCNTR0 __ACCESS_CP15(c14, 0, c8, 0)
32 #define PMEVCNTR1 __ACCESS_CP15(c14, 0, c8, 1)
33 #define PMEVCNTR2 __ACCESS_CP15(c14, 0, c8, 2)
34 #define PMEVCNTR3 __ACCESS_CP15(c14, 0, c8, 3)
35 #define PMEVCNTR4 __ACCESS_CP15(c14, 0, c8, 4)
36 #define PMEVCNTR5 __ACCESS_CP15(c14, 0, c8, 5)
37 #define PMEVCNTR6 __ACCESS_CP15(c14, 0, c8, 6)
38 #define PMEVCNTR7 __ACCESS_CP15(c14, 0, c8, 7)
/openbmc/u-boot/arch/arm/cpu/pxa/
H A Dstart.S102 mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
155 mcr p15, 0, r0, c10, c8, 1
158 mcr p15, 0, r0, c8, c7, 0
/openbmc/linux/arch/alpha/include/asm/
H A Dstring.h39 unsigned long c8 = (c & 0xff) * 0x0101010101010101UL; in __memset() local
40 return __constant_c_memset(s, c8, n); in __memset()
/openbmc/linux/arch/powerpc/crypto/
H A Daes-tab-4k.S76 .long R(79, b1, b1, c8), R(b6, 5b, 5b, ed)
103 .long R(c8, 64, 64, ac), R(ba, 5d, 5d, e7)
121 .long R(d5, e7, e7, 32), R(8b, c8, c8, 43)
179 .long R(49, e0, 69, 29), R(8e, c9, c8, 44)
211 .long R(e7, 19, 5b, 38), R(79, c8, ee, db)
227 .long R(2d, b6, a8, b9), R(14, 1e, a9, c8)
254 .long R(c8, ac, 99, 3b), R(10, 18, 7d, a7)
/openbmc/u-boot/arch/arm/cpu/arm926ejs/spear/
H A Dstart.S65 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */

1234