Home
last modified time | relevance | path

Searched refs:X86_CONFIG (Results 1 – 4 of 4) sorted by relevance

/openbmc/linux/arch/x86/kernel/cpu/resctrl/
H A Dpseudo_lock.c1087 perf_miss_attr.config = X86_CONFIG(.event = 0xd1, in measure_l2_residency()
1089 perf_hit_attr.config = X86_CONFIG(.event = 0xd1, in measure_l2_residency()
1126 perf_hit_attr.config = X86_CONFIG(.event = 0x2e, in measure_l3_residency()
1128 perf_miss_attr.config = X86_CONFIG(.event = 0x2e, in measure_l3_residency()
/openbmc/linux/arch/x86/events/zhaoxin/
H A Dcore.c570 X86_CONFIG(.event = 0x01, .umask = 0x01, .inv = 0x01, .cmask = 0x01); in zhaoxin_pmu_init()
573 X86_CONFIG(.event = 0x0f, .umask = 0x04, .inv = 0, .cmask = 0); in zhaoxin_pmu_init()
/openbmc/linux/arch/x86/events/intel/
H A Dcore.c3724 u64 alt_config = X86_CONFIG(.event=0xc0, .inv=1, .cmask=16); in intel_pebs_aliases_core2()
3752 u64 alt_config = X86_CONFIG(.event=0xc2, .umask=0x01, .inv=1, .cmask=16); in intel_pebs_aliases_snb()
3776 u64 alt_config = X86_CONFIG(.event=0xc0, .umask=0x01, .inv=1, .cmask=16); in intel_pebs_aliases_precdist()
3858 return (event->attr.config & INTEL_ARCH_EVENT_MASK) == X86_CONFIG(.event=0xcd, .umask=0x01); in is_mem_loads_event()
3863 return (event->attr.config & INTEL_ARCH_EVENT_MASK) == X86_CONFIG(.event=0x03, .umask=0x82); in is_mem_loads_aux_event()
4556 X86_CONFIG(.event=0xc0, .umask=0x01); in erratum_hsw11()
6204 X86_CONFIG(.event=0x0e, .umask=0x01, .inv=1, .cmask=1); in intel_pmu_init()
6207 X86_CONFIG(.event=0xb1, .umask=0x3f, .inv=1, .cmask=1); in intel_pmu_init()
6423 X86_CONFIG(.event=0x0e, .umask=0x01, .inv=1, .cmask=1); in intel_pmu_init()
6426 X86_CONFIG(.event=0xb1, .umask=0x3f, .inv=1, .cmask=1); in intel_pmu_init()
[all …]
/openbmc/linux/arch/x86/events/
H A Dperf_event.h643 #define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value macro