Home
last modified time | relevance | path

Searched refs:UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK (Results 1 – 16 of 16) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dce/
H A Ddce_10_0_sh_mask.h2819 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK 0x2000 macro
H A Ddce_11_0_sh_mask.h2793 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK 0x2000 macro
H A Ddce_11_2_sh_mask.h3033 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK 0x2000 macro
H A Ddce_12_0_sh_mask.h9150 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_2_1_0_sh_mask.h43193 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
H A Ddcn_3_2_1_sh_mask.h39850 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
H A Ddcn_1_0_sh_mask.h39898 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
H A Ddcn_3_1_2_sh_mask.h44571 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
H A Ddcn_3_1_5_sh_mask.h42674 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
H A Ddcn_3_1_6_sh_mask.h45629 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
H A Ddcn_3_0_2_sh_mask.h42479 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
H A Ddcn_3_0_0_sh_mask.h49045 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
H A Ddcn_2_0_0_sh_mask.h48672 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dpcs/
H A Ddpcs_4_2_0_sh_mask.h3599 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
H A Ddpcs_4_2_2_sh_mask.h3720 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro
H A Ddpcs_4_2_3_sh_mask.h3748 #define UNIPHYE_LINK_CNTL__UNIPHY_CHANNEL1_INVERT_MASK macro