Home
last modified time | relevance | path

Searched refs:TRCVMIDCVRn (Results 1 – 3 of 3) sorted by relevance

/openbmc/linux/drivers/hwtracing/coresight/
H A Dcoresight-etm4x.h92 #define TRCVMIDCVRn(n) (0x640 + (n * 8)) macro
425 CASE_##op((val), TRCVMIDCVRn(0)) \
426 CASE_##op((val), TRCVMIDCVRn(1)) \
427 CASE_##op((val), TRCVMIDCVRn(2)) \
428 CASE_##op((val), TRCVMIDCVRn(3)) \
429 CASE_##op((val), TRCVMIDCVRn(4)) \
430 CASE_##op((val), TRCVMIDCVRn(5)) \
431 CASE_##op((val), TRCVMIDCVRn(6)) \
432 CASE_##op((val), TRCVMIDCVRn(7)) \
H A Dcoresight-etm4x-cfg.c92 } else if ((offset >= TRCCIDCVRn(0)) && (offset <= TRCVMIDCVRn(7))) { in etm4_cfg_map_reg_offset()
98 CHECKREGIDX(TRCVMIDCVRn(0), vmid_val, idx, off_mask); in etm4_cfg_map_reg_offset()
H A Dcoresight-etm4x-core.c495 etm4x_relaxed_write64(csa, config->vmid_val[i], TRCVMIDCVRn(i)); in etm4_enable_hw()
1750 state->trcvmidcvr[i] = etm4x_read64(csa, TRCVMIDCVRn(i)); in __etm4_cpu_save()
1875 etm4x_relaxed_write64(csa, state->trcvmidcvr[i], TRCVMIDCVRn(i)); in __etm4_cpu_restore()