Home
last modified time | relevance | path

Searched refs:R_IMR_MAILBOX_CLR_CPU (Results 1 – 3 of 3) sorted by relevance

/openbmc/linux/arch/mips/sibyte/sb1250/
H A Dsmp.c26 IOADDR(A_IMR_CPU0_BASE + R_IMR_MAILBOX_CLR_CPU),
27 IOADDR(A_IMR_CPU1_BASE + R_IMR_MAILBOX_CLR_CPU)
H A Dirq.c256 IOADDR(A_IMR_REGISTER(0, R_IMR_MAILBOX_CLR_CPU))); in arch_init_irq()
258 IOADDR(A_IMR_REGISTER(1, R_IMR_MAILBOX_CLR_CPU))); in arch_init_irq()
/openbmc/linux/arch/mips/include/asm/sibyte/
H A Dsb1250_regs.h718 #define R_IMR_MAILBOX_CLR_CPU 0x00D0 macro