Home
last modified time | relevance | path

Searched refs:RISCV_PMU_EVENT_CACHE_ITLB_PREFETCH_MISS (Results 1 – 3 of 3) sorted by relevance

/openbmc/qemu/target/riscv/
H A Dpmu.c316 case RISCV_PMU_EVENT_CACHE_ITLB_PREFETCH_MISS: in riscv_pmu_update_event_map()
H A Dcpu.h753 RISCV_PMU_EVENT_CACHE_ITLB_PREFETCH_MISS = 0x10021, enumerator
H A Dcpu_helper.c1275 pmu_event_type = RISCV_PMU_EVENT_CACHE_ITLB_PREFETCH_MISS; in pmu_tlb_fill_incr_ctr()