Home
last modified time | relevance | path

Searched refs:QCA953X_PLL_CLK_CTRL_REG (Results 1 – 5 of 5) sorted by relevance

/openbmc/u-boot/arch/mips/mach-ath79/qca953x/
H A Dlowlevel_init.S135 lw t1, QCA953X_PLL_CLK_CTRL_REG(t0)
137 sw t1, QCA953X_PLL_CLK_CTRL_REG(t0)
149 sw t1, QCA953X_PLL_CLK_CTRL_REG(t0)
164 lw t1, QCA953X_PLL_CLK_CTRL_REG(t0)
167 sw t1, QCA953X_PLL_CLK_CTRL_REG(t0)
H A Dclk.c40 ctrl = readl(regs + QCA953X_PLL_CLK_CTRL_REG); in get_clocks()
/openbmc/linux/arch/mips/ath79/
H A Dclock.c396 clk_ctrl = __raw_readl(pll_base + QCA953X_PLL_CLK_CTRL_REG); in qca953x_clocks_init()
/openbmc/u-boot/arch/mips/mach-ath79/include/mach/
H A Dar71xx_regs.h421 #define QCA953X_PLL_CLK_CTRL_REG 0x08 macro
/openbmc/linux/arch/mips/include/asm/mach-ath79/
H A Dar71xx_regs.h354 #define QCA953X_PLL_CLK_CTRL_REG 0x08 macro