Home
last modified time | relevance | path

Searched refs:PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK (Results 1 – 12 of 12) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dce/
H A Ddce_10_0_sh_mask.h4057 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK 0x4 macro
H A Ddce_11_0_sh_mask.h4171 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK 0x4 macro
H A Ddce_11_2_sh_mask.h4615 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK 0x4 macro
H A Ddce_12_0_sh_mask.h10579 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_2_0_3_sh_mask.h20079 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK macro
H A Ddcn_3_0_3_sh_mask.h21886 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK macro
H A Ddcn_2_1_0_sh_mask.h43995 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK macro
H A Ddcn_1_0_sh_mask.h41191 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK macro
H A Ddcn_3_0_1_sh_mask.h36729 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK macro
H A Ddcn_3_0_2_sh_mask.h43270 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK macro
H A Ddcn_2_0_0_sh_mask.h49542 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK macro
H A Ddcn_3_0_0_sh_mask.h49904 #define PHY_AUX_CNTL__AUXSLAVE_PAD_RXSEL_MASK macro