Home
last modified time | relevance | path

Searched refs:PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT (Results 1 – 13 of 13) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gca/
H A Dgfx_6_0_sh_mask.h5677 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT 0x00000000 macro
H A Dgfx_7_2_sh_mask.h5616 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT 0x0 macro
H A Dgfx_8_0_sh_mask.h6404 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT 0x0 macro
H A Dgfx_8_1_sh_mask.h6938 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT 0x0 macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_sh_mask.h15465 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT macro
H A Dgc_9_2_1_sh_mask.h16646 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT macro
H A Dgc_9_1_sh_mask.h16774 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT macro
H A Dgc_9_4_3_sh_mask.h18945 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT macro
H A Dgc_9_4_2_sh_mask.h8895 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT macro
H A Dgc_11_0_0_sh_mask.h20563 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT macro
H A Dgc_11_0_3_sh_mask.h22893 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT macro
H A Dgc_10_1_0_sh_mask.h22967 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT macro
H A Dgc_10_3_0_sh_mask.h21075 #define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT macro