Home
last modified time | relevance | path

Searched refs:MXC_CCM_CCSR_PLL3_SW_CLK_SEL (Results 1 – 4 of 4) sorted by relevance

/openbmc/u-boot/arch/arm/mach-imx/mx5/
H A Dclock.c675 writel(ccsr | MXC_CCM_CCSR_PLL3_SW_CLK_SEL, in config_pll_clk()
681 writel(ccsr & ~MXC_CCM_CCSR_PLL3_SW_CLK_SEL, in config_pll_clk()
/openbmc/u-boot/arch/arm/mach-imx/mx6/
H A Dclock.c1430 reg |= MXC_CCM_CCSR_PLL3_SW_CLK_SEL; in select_ldb_di_clock_source()
1457 reg &= ~MXC_CCM_CCSR_PLL3_SW_CLK_SEL; in select_ldb_di_clock_source()
/openbmc/u-boot/arch/arm/include/asm/arch-mx5/
H A Dcrm_regs.h104 #define MXC_CCM_CCSR_PLL3_SW_CLK_SEL 0x1 macro
/openbmc/u-boot/arch/arm/include/asm/arch-mx6/
H A Dcrm_regs.h235 #define MXC_CCM_CCSR_PLL3_SW_CLK_SEL (1 << 0) macro