Searched refs:MUSB_CSR0_P_DATAEND (Results 1 – 6 of 6) sorted by relevance
494 csr |= MUSB_CSR0_P_DATAEND; in ep0_rxstate()550 csr |= MUSB_CSR0_P_DATAEND; in ep0_txstate()662 if (csr & MUSB_CSR0_P_DATAEND) { in musb_g_ep0_irq()821 musb->ackpend |= MUSB_CSR0_P_DATAEND; in musb_g_ep0_irq()837 | MUSB_CSR0_P_DATAEND; in musb_g_ep0_irq()971 musb->ackpend | MUSB_CSR0_P_DATAEND); in musb_g_ep0_queue()
83 #define MUSB_CSR0_P_DATAEND 0x0008 macro
490 csr |= MUSB_CSR0_P_DATAEND; in ep0_rxstate()546 csr |= MUSB_CSR0_P_DATAEND; in ep0_txstate()656 if (csr & MUSB_CSR0_P_DATAEND) { in musb_g_ep0_irq()815 musb->ackpend |= MUSB_CSR0_P_DATAEND; in musb_g_ep0_irq()831 | MUSB_CSR0_P_DATAEND; in musb_g_ep0_irq()965 musb->ackpend | MUSB_CSR0_P_DATAEND); in musb_g_ep0_queue()
89 #define MUSB_CSR0_P_DATAEND 0x0008 macro
186 #define MUSB_CSR0_P_DATAEND 0x0008 macro
239 csr0 |= (MUSB_CSR0_TXPKTRDY | MUSB_CSR0_P_DATAEND); in musb_ep0_tx_ready_and_last()248 csr0 |= MUSB_CSR0_P_DATAEND; in musb_peri_ep0_last()