Home
last modified time | relevance | path

Searched refs:MSR_UM (Results 1 – 5 of 5) sorted by relevance

/openbmc/qemu/target/microblaze/
H A Dcpu.h73 #define MSR_UM (1<<11) /* User Mode */ macro
284 #define MSR_TB_MASK (MSR_UM | MSR_VM | MSR_EE)
446 if (env->msr & MSR_UM) { in cpu_mmu_index()
H A Dhelper.c205 t = (msr & (MSR_VM | MSR_UM)) << 1; in mb_cpu_do_interrupt()
206 msr &= ~(MSR_VMS | MSR_UMS | MSR_VM | MSR_UM); in mb_cpu_do_interrupt()
H A Dtranslate.c1201 msr_to_set |= (dc->tb_flags & (MSR_UM | MSR_VM)) << 1; in trans_brki()
1203 ~(MSR_VMS | MSR_UMS | MSR_VM | MSR_UM)); in trans_brki()
1512 tcg_gen_andi_i32(tmp, tmp, MSR_VM | MSR_UM); in do_rti()
1513 tcg_gen_andi_i32(cpu_msr, cpu_msr, ~(MSR_VM | MSR_UM)); in do_rti()
1522 tcg_gen_andi_i32(cpu_msr, cpu_msr, ~(MSR_VM | MSR_UM | MSR_BIP)); in do_rtb()
1523 tcg_gen_andi_i32(tmp, tmp, (MSR_VM | MSR_UM)); in do_rtb()
1533 tcg_gen_andi_i32(tmp, tmp, (MSR_VM | MSR_UM)); in do_rte()
1534 tcg_gen_andi_i32(cpu_msr, cpu_msr, ~(MSR_VM | MSR_UM | MSR_EIP)); in do_rte()
1810 (env->msr & MSR_UM) ? "user" : "kernel", in mb_cpu_dump_state()
H A Dcpu.c189 mb_cpu_write_msr(env, MSR_EE | MSR_IE | MSR_VM | MSR_UM); in mb_cpu_reset_hold()
/openbmc/linux/arch/microblaze/include/asm/
H A Dregisters.h31 # define MSR_UM (1<<11) /* User Mode */ macro