Home
last modified time | relevance | path

Searched refs:LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK (Results 1 – 12 of 12) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dce/
H A Ddce_6_0_sh_mask.h7610 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK 0x02000000L macro
H A Ddce_8_0_sh_mask.h3197 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK 0x2000000 macro
H A Ddce_10_0_sh_mask.h3119 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK 0x2000000 macro
H A Ddce_11_0_sh_mask.h3189 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK 0x2000000 macro
H A Ddce_11_2_sh_mask.h3437 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK 0x2000000 macro
H A Ddce_12_0_sh_mask.h9267 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_3_0_3_sh_mask.h21264 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK macro
H A Ddcn_2_1_0_sh_mask.h43252 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK macro
H A Ddcn_1_0_sh_mask.h40018 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK macro
H A Ddcn_3_0_2_sh_mask.h42534 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK macro
H A Ddcn_2_0_0_sh_mask.h48761 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK macro
H A Ddcn_3_0_0_sh_mask.h49130 #define LVTMA_PWRSEQ_CNTL__LVTMA_BLON_OVRD_MASK macro