Home
last modified time | relevance | path

Searched refs:IMX8ULP_CLK_SPLL3_PFD0_DIV2 (Results 1 – 2 of 2) sorted by relevance

/openbmc/linux/include/dt-bindings/clock/
H A Dimx8ulp-clock.h23 #define IMX8ULP_CLK_SPLL3_PFD0_DIV2 16 macro
/openbmc/linux/drivers/clk/imx/
H A Dclk-imx8ulp.c188 …clks[IMX8ULP_CLK_SPLL3_PFD0_DIV2] = imx_clk_hw_divider("spll3_pfd0_div2", "spll3_pfd0_div2_gate", … in imx8ulp_clk_cgc1_init()