Home
last modified time | relevance | path

Searched refs:IMX7ULP_CLK_WDG1 (Results 1 – 6 of 6) sorted by relevance

/openbmc/linux/Documentation/devicetree/bindings/watchdog/
H A Dfsl-imx7ulp-wdt.yaml50 clocks = <&pcc2 IMX7ULP_CLK_WDG1>;
51 assigned-clocks = <&pcc2 IMX7ULP_CLK_WDG1>;
/openbmc/linux/include/dt-bindings/clock/
H A Dimx7ulp-clock.h89 #define IMX7ULP_CLK_WDG1 23 macro
/openbmc/u-boot/include/dt-bindings/clock/
H A Dimx7ulp-clock.h79 #define IMX7ULP_CLK_WDG1 62 macro
/openbmc/linux/arch/arm/boot/dts/nxp/imx/
H A Dimx7ulp.dtsi261 clocks = <&pcc2 IMX7ULP_CLK_WDG1>;
262 assigned-clocks = <&pcc2 IMX7ULP_CLK_WDG1>;
/openbmc/u-boot/arch/arm/dts/
H A Dimx7ulp.dtsi351 clocks = <&clks IMX7ULP_CLK_WDG1>;
352 assigned-clocks = <&clks IMX7ULP_CLK_WDG1>;
/openbmc/linux/drivers/clk/imx/
H A Dclk-imx7ulp.c172 …hws[IMX7ULP_CLK_WDG1] = imx7ulp_clk_hw_composite("wdg1", periph_bus_sels, ARRAY_SIZE(periph_bu… in imx7ulp_clk_pcc2_init()