Home
last modified time | relevance | path

Searched refs:DWB_OGAM_RAMA_START_BASE_CNTL_G (Results 1 – 3 of 3) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/display/dc/dcn30/
H A Ddcn30_dwb.h73 SR(DWB_OGAM_RAMA_START_BASE_CNTL_G),\
231 …SF_DWB2(DWB_OGAM_RAMA_START_BASE_CNTL_G, DWBCP, 0, DWB_OGAM_RAMA_EXP_REGION_START_BASE_G, mask_sh)…
778 uint32_t DWB_OGAM_RAMA_START_BASE_CNTL_G; member
H A Ddcn30_dwb_cm.c93 gam_regs.start_base_cntl_g = REG(DWB_OGAM_RAMA_START_BASE_CNTL_G); in dwb3_program_ogam_luta_settings()
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dcn32/
H A Ddcn32_resource.h624 SR_ARR(DWB_OGAM_RAMA_START_BASE_CNTL_G, id), \