Home
last modified time | relevance | path

Searched refs:DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT (Results 1 – 12 of 12) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_3_0_3_sh_mask.h22425 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro
H A Ddcn_3_0_1_sh_mask.h37775 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro
H A Ddcn_2_1_0_sh_mask.h44535 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro
H A Ddcn_3_2_1_sh_mask.h42109 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro
H A Ddcn_3_1_2_sh_mask.h46732 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro
H A Ddcn_3_1_5_sh_mask.h45013 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro
H A Ddcn_3_1_6_sh_mask.h48359 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro
H A Ddcn_3_0_2_sh_mask.h43809 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro
H A Ddcn_3_1_4_sh_mask.h49071 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro
H A Ddcn_3_0_0_sh_mask.h50442 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro
H A Ddcn_2_0_0_sh_mask.h51102 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro
H A Ddcn_3_2_0_sh_mask.h42061 #define DSCC0_DSCC_PPS_CONFIG10__RC_MODEL_SIZE__SHIFT macro