Home
last modified time | relevance | path

Searched refs:DPU_CLK_CTRL_DMA3 (Results 1 – 10 of 10) sorted by relevance

/openbmc/linux/drivers/gpu/drm/msm/disp/dpu1/catalog/
H A Ddpu_4_0_sdm845.h36 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
130 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_3_0_msm8998.h36 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 12 },
132 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_7_0_sm8350.h33 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
138 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_6_0_sm8250.h33 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
138 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_5_0_sm8150.h36 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
139 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_9_0_sm8550.h34 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2a330, .bit_off = 0 },
140 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_5_1_sc8180x.h36 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
138 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_8_1_sm8450.h34 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
139 .clk_ctrl = DPU_CLK_CTRL_DMA3,
H A Ddpu_8_0_sc8280xp.h34 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
138 .clk_ctrl = DPU_CLK_CTRL_DMA3,
/openbmc/linux/drivers/gpu/drm/msm/disp/dpu1/
H A Ddpu_hw_catalog.h459 DPU_CLK_CTRL_DMA3, enumerator