Home
last modified time | relevance | path

Searched refs:DIV4_U (Results 1 – 5 of 5) sorted by relevance

/openbmc/linux/arch/sh/kernel/cpu/sh4a/
H A Dclock-sh7722.c111 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, DIV4_NR }; enumerator
115 [DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
142 [HWBLK_URAM] = SH_CLK_MSTP32(&div4_clks[DIV4_U], MSTPCR0, 28, CLK_ENABLE_ON_INIT),
178 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
H A Dclock-sh7785.c63 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_GA, enumerator
76 [DIV4_U] = DIV4(24, 0x000c, CLK_ENABLE_ON_INIT),
128 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
H A Dclock-sh7343.c102 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, enumerator
110 [DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
142 [MSTP028] = MSTP(&div4_clks[DIV4_U], MSTPCR0, 28, CLK_ENABLE_ON_INIT),
194 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
H A Dclock-sh7366.c105 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, enumerator
113 [DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
192 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
H A Dclock-sh7723.c109 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, DIV4_NR }; enumerator
116 [DIV4_U] = DIV4(FRQCR, 16, 0x0dbf, CLK_ENABLE_ON_INIT),
203 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),