Home
last modified time | relevance | path

Searched refs:CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK (Results 1 – 11 of 11) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gca/
H A Dgfx_8_1_sh_mask.h2381 #define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK 0x1 macro
H A Dgfx_8_0_sh_mask.h1859 #define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK 0x1 macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_sh_mask.h11195 #define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK macro
H A Dgc_9_1_sh_mask.h12676 #define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK macro
H A Dgc_9_2_1_sh_mask.h12474 #define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK macro
H A Dgc_9_4_3_sh_mask.h14292 #define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK macro
H A Dgc_9_4_2_sh_mask.h2583 #define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK macro
H A Dgc_11_0_0_sh_mask.h15611 #define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK macro
H A Dgc_10_1_0_sh_mask.h18158 #define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK macro
H A Dgc_11_0_3_sh_mask.h17766 #define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK macro
H A Dgc_10_3_0_sh_mask.h16509 #define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK macro