Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL1_DIV2 (Results 1 – 4 of 4) sorted by relevance

/openbmc/linux/include/dt-bindings/clock/
H A Dmediatek,mt6795-clk.h128 #define CLK_TOP_APLL1_DIV2 117 macro
H A Dmt8173-clk.h133 #define CLK_TOP_APLL1_DIV2 123 macro
/openbmc/linux/drivers/clk/mediatek/
H A Dclk-mt6795-topckgen.c513 DIV_GATE(CLK_TOP_APLL1_DIV2, "apll1_div2", "aud_1_sel", 0x12c, 10, 0x124, 8, 8),
H A Dclk-mt8173-topckgen.c608 DIV_GATE(CLK_TOP_APLL1_DIV2, "apll1_div2", "aud_1_sel", 0x12c, 10, 0x124, 8, 8),