Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL1_DIV1 (Results 1 – 4 of 4) sorted by relevance

/openbmc/linux/include/dt-bindings/clock/
H A Dmediatek,mt6795-clk.h127 #define CLK_TOP_APLL1_DIV1 116 macro
H A Dmt8173-clk.h132 #define CLK_TOP_APLL1_DIV1 122 macro
/openbmc/linux/drivers/clk/mediatek/
H A Dclk-mt6795-topckgen.c512 DIV_GATE(CLK_TOP_APLL1_DIV1, "apll1_div1", "aud_1_sel", 0x12c, 9, 0x124, 8, 0),
H A Dclk-mt8173-topckgen.c607 DIV_GATE(CLK_TOP_APLL1_DIV1, "apll1_div1", "aud_1_sel", 0x12c, 9, 0x124, 8, 0),