Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL1_DIV0 (Results 1 – 5 of 5) sorted by relevance

/openbmc/linux/include/dt-bindings/clock/
H A Dmediatek,mt6795-clk.h126 #define CLK_TOP_APLL1_DIV0 115 macro
H A Dmt8173-clk.h131 #define CLK_TOP_APLL1_DIV0 121 macro
/openbmc/linux/drivers/clk/mediatek/
H A Dclk-mt6795-topckgen.c511 DIV_GATE(CLK_TOP_APLL1_DIV0, "apll1_div0", "aud_1_sel", 0x12c, 8, 0x120, 4, 24),
H A Dclk-mt8173-topckgen.c606 DIV_GATE(CLK_TOP_APLL1_DIV0, "apll1_div0", "aud_1_sel", 0x12c, 8, 0x120, 4, 24),
/openbmc/linux/arch/arm64/boot/dts/mediatek/
H A Dmt8173.dtsi860 <&topckgen CLK_TOP_APLL1_DIV0>,