Home
last modified time | relevance | path

Searched refs:CLK_HCLK_ARM_PLL_DIV_4 (Results 1 – 2 of 2) sorted by relevance

/openbmc/u-boot/arch/arm/cpu/arm926ejs/lpc32xx/
H A Dclk.c122 case CLK_HCLK_ARM_PLL_DIV_4: in get_sdram_clk_rate()
/openbmc/u-boot/arch/arm/include/asm/arch-lpc32xx/
H A Dclk.h80 #define CLK_HCLK_ARM_PLL_DIV_4 (0x2 << 0) macro