Home
last modified time | relevance | path

Searched refs:CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT (Results 1 – 8 of 8) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gca/
H A Dgfx_7_2_sh_mask.h9632 #define CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT 0x10 macro
H A Dgfx_8_0_sh_mask.h11356 #define CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT 0x10 macro
H A Dgfx_8_1_sh_mask.h11754 #define CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT 0x10 macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_sh_mask.h24240 #define CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT macro
H A Dgc_9_2_1_sh_mask.h25662 #define CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT macro
H A Dgc_9_1_sh_mask.h25531 #define CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT macro
H A Dgc_9_4_3_sh_mask.h28047 #define CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT macro
H A Dgc_9_4_2_sh_mask.h17994 #define CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT macro