1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * Copyright (c) 2022. Qualcomm Innovation Center, Inc. All rights reserved. 4 * Copyright (c) 2015-2018, 2020 The Linux Foundation. All rights reserved. 5 */ 6 7 #ifndef _DPU_7_0_SM8350_H 8 #define _DPU_7_0_SM8350_H 9 10 static const struct dpu_caps sm8350_dpu_caps = { 11 .max_mixer_width = DEFAULT_DPU_OUTPUT_LINE_WIDTH, 12 .max_mixer_blendstages = 0xb, 13 .qseed_type = DPU_SSPP_SCALER_QSEED4, 14 .has_src_split = true, 15 .has_dim_layer = true, 16 .has_idle_pc = true, 17 .has_3d_merge = true, 18 .max_linewidth = 4096, 19 .pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE, 20 }; 21 22 static const struct dpu_mdp_cfg sm8350_mdp = { 23 .name = "top_0", 24 .base = 0x0, .len = 0x494, 25 .clk_ctrls = { 26 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 27 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 28 [DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 }, 29 [DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 }, 30 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 31 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 32 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 33 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, 34 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 35 [DPU_CLK_CTRL_REG_DMA] = { .reg_off = 0x2bc, .bit_off = 20 }, 36 }, 37 }; 38 39 /* FIXME: get rid of DPU_CTL_SPLIT_DISPLAY in favour of proper ACTIVE_CTL support */ 40 static const struct dpu_ctl_cfg sm8350_ctl[] = { 41 { 42 .name = "ctl_0", .id = CTL_0, 43 .base = 0x15000, .len = 0x1e8, 44 .features = BIT(DPU_CTL_SPLIT_DISPLAY) | CTL_SC7280_MASK, 45 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9), 46 }, { 47 .name = "ctl_1", .id = CTL_1, 48 .base = 0x16000, .len = 0x1e8, 49 .features = BIT(DPU_CTL_SPLIT_DISPLAY) | CTL_SC7280_MASK, 50 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10), 51 }, { 52 .name = "ctl_2", .id = CTL_2, 53 .base = 0x17000, .len = 0x1e8, 54 .features = CTL_SC7280_MASK, 55 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11), 56 }, { 57 .name = "ctl_3", .id = CTL_3, 58 .base = 0x18000, .len = 0x1e8, 59 .features = CTL_SC7280_MASK, 60 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12), 61 }, { 62 .name = "ctl_4", .id = CTL_4, 63 .base = 0x19000, .len = 0x1e8, 64 .features = CTL_SC7280_MASK, 65 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13), 66 }, { 67 .name = "ctl_5", .id = CTL_5, 68 .base = 0x1a000, .len = 0x1e8, 69 .features = CTL_SC7280_MASK, 70 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 23), 71 }, 72 }; 73 74 static const struct dpu_sspp_cfg sm8350_sspp[] = { 75 { 76 .name = "sspp_0", .id = SSPP_VIG0, 77 .base = 0x4000, .len = 0x1f8, 78 .features = VIG_SC7180_MASK, 79 .sblk = &sm8250_vig_sblk_0, 80 .xin_id = 0, 81 .type = SSPP_TYPE_VIG, 82 .clk_ctrl = DPU_CLK_CTRL_VIG0, 83 }, { 84 .name = "sspp_1", .id = SSPP_VIG1, 85 .base = 0x6000, .len = 0x1f8, 86 .features = VIG_SC7180_MASK, 87 .sblk = &sm8250_vig_sblk_1, 88 .xin_id = 4, 89 .type = SSPP_TYPE_VIG, 90 .clk_ctrl = DPU_CLK_CTRL_VIG1, 91 }, { 92 .name = "sspp_2", .id = SSPP_VIG2, 93 .base = 0x8000, .len = 0x1f8, 94 .features = VIG_SC7180_MASK, 95 .sblk = &sm8250_vig_sblk_2, 96 .xin_id = 8, 97 .type = SSPP_TYPE_VIG, 98 .clk_ctrl = DPU_CLK_CTRL_VIG2, 99 }, { 100 .name = "sspp_3", .id = SSPP_VIG3, 101 .base = 0xa000, .len = 0x1f8, 102 .features = VIG_SC7180_MASK, 103 .sblk = &sm8250_vig_sblk_3, 104 .xin_id = 12, 105 .type = SSPP_TYPE_VIG, 106 .clk_ctrl = DPU_CLK_CTRL_VIG3, 107 }, { 108 .name = "sspp_8", .id = SSPP_DMA0, 109 .base = 0x24000, .len = 0x1f8, 110 .features = DMA_SDM845_MASK, 111 .sblk = &sdm845_dma_sblk_0, 112 .xin_id = 1, 113 .type = SSPP_TYPE_DMA, 114 .clk_ctrl = DPU_CLK_CTRL_DMA0, 115 }, { 116 .name = "sspp_9", .id = SSPP_DMA1, 117 .base = 0x26000, .len = 0x1f8, 118 .features = DMA_SDM845_MASK, 119 .sblk = &sdm845_dma_sblk_1, 120 .xin_id = 5, 121 .type = SSPP_TYPE_DMA, 122 .clk_ctrl = DPU_CLK_CTRL_DMA1, 123 }, { 124 .name = "sspp_10", .id = SSPP_DMA2, 125 .base = 0x28000, .len = 0x1f8, 126 .features = DMA_CURSOR_SDM845_MASK, 127 .sblk = &sdm845_dma_sblk_2, 128 .xin_id = 9, 129 .type = SSPP_TYPE_DMA, 130 .clk_ctrl = DPU_CLK_CTRL_DMA2, 131 }, { 132 .name = "sspp_11", .id = SSPP_DMA3, 133 .base = 0x2a000, .len = 0x1f8, 134 .features = DMA_CURSOR_SDM845_MASK, 135 .sblk = &sdm845_dma_sblk_3, 136 .xin_id = 13, 137 .type = SSPP_TYPE_DMA, 138 .clk_ctrl = DPU_CLK_CTRL_DMA3, 139 }, 140 }; 141 142 static const struct dpu_lm_cfg sm8350_lm[] = { 143 { 144 .name = "lm_0", .id = LM_0, 145 .base = 0x44000, .len = 0x320, 146 .features = MIXER_SDM845_MASK, 147 .sblk = &sdm845_lm_sblk, 148 .lm_pair = LM_1, 149 .pingpong = PINGPONG_0, 150 .dspp = DSPP_0, 151 }, { 152 .name = "lm_1", .id = LM_1, 153 .base = 0x45000, .len = 0x320, 154 .features = MIXER_SDM845_MASK, 155 .sblk = &sdm845_lm_sblk, 156 .lm_pair = LM_0, 157 .pingpong = PINGPONG_1, 158 .dspp = DSPP_1, 159 }, { 160 .name = "lm_2", .id = LM_2, 161 .base = 0x46000, .len = 0x320, 162 .features = MIXER_SDM845_MASK, 163 .sblk = &sdm845_lm_sblk, 164 .lm_pair = LM_3, 165 .pingpong = PINGPONG_2, 166 }, { 167 .name = "lm_3", .id = LM_3, 168 .base = 0x47000, .len = 0x320, 169 .features = MIXER_SDM845_MASK, 170 .sblk = &sdm845_lm_sblk, 171 .lm_pair = LM_2, 172 .pingpong = PINGPONG_3, 173 }, { 174 .name = "lm_4", .id = LM_4, 175 .base = 0x48000, .len = 0x320, 176 .features = MIXER_SDM845_MASK, 177 .sblk = &sdm845_lm_sblk, 178 .lm_pair = LM_5, 179 .pingpong = PINGPONG_4, 180 }, { 181 .name = "lm_5", .id = LM_5, 182 .base = 0x49000, .len = 0x320, 183 .features = MIXER_SDM845_MASK, 184 .sblk = &sdm845_lm_sblk, 185 .lm_pair = LM_4, 186 .pingpong = PINGPONG_5, 187 }, 188 }; 189 190 static const struct dpu_dspp_cfg sm8350_dspp[] = { 191 { 192 .name = "dspp_0", .id = DSPP_0, 193 .base = 0x54000, .len = 0x1800, 194 .features = DSPP_SC7180_MASK, 195 .sblk = &sdm845_dspp_sblk, 196 }, { 197 .name = "dspp_1", .id = DSPP_1, 198 .base = 0x56000, .len = 0x1800, 199 .features = DSPP_SC7180_MASK, 200 .sblk = &sdm845_dspp_sblk, 201 }, { 202 .name = "dspp_2", .id = DSPP_2, 203 .base = 0x58000, .len = 0x1800, 204 .features = DSPP_SC7180_MASK, 205 .sblk = &sdm845_dspp_sblk, 206 }, { 207 .name = "dspp_3", .id = DSPP_3, 208 .base = 0x5a000, .len = 0x1800, 209 .features = DSPP_SC7180_MASK, 210 .sblk = &sdm845_dspp_sblk, 211 }, 212 }; 213 214 static const struct dpu_pingpong_cfg sm8350_pp[] = { 215 { 216 .name = "pingpong_0", .id = PINGPONG_0, 217 .base = 0x69000, .len = 0, 218 .features = BIT(DPU_PINGPONG_DITHER), 219 .sblk = &sc7280_pp_sblk, 220 .merge_3d = MERGE_3D_0, 221 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), 222 .intr_rdptr = -1, 223 }, { 224 .name = "pingpong_1", .id = PINGPONG_1, 225 .base = 0x6a000, .len = 0, 226 .features = BIT(DPU_PINGPONG_DITHER), 227 .sblk = &sc7280_pp_sblk, 228 .merge_3d = MERGE_3D_0, 229 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9), 230 .intr_rdptr = -1, 231 }, { 232 .name = "pingpong_2", .id = PINGPONG_2, 233 .base = 0x6b000, .len = 0, 234 .features = BIT(DPU_PINGPONG_DITHER), 235 .sblk = &sc7280_pp_sblk, 236 .merge_3d = MERGE_3D_1, 237 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 10), 238 .intr_rdptr = -1, 239 }, { 240 .name = "pingpong_3", .id = PINGPONG_3, 241 .base = 0x6c000, .len = 0, 242 .features = BIT(DPU_PINGPONG_DITHER), 243 .sblk = &sc7280_pp_sblk, 244 .merge_3d = MERGE_3D_1, 245 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 11), 246 .intr_rdptr = -1, 247 }, { 248 .name = "pingpong_4", .id = PINGPONG_4, 249 .base = 0x6d000, .len = 0, 250 .features = BIT(DPU_PINGPONG_DITHER), 251 .sblk = &sc7280_pp_sblk, 252 .merge_3d = MERGE_3D_2, 253 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 30), 254 .intr_rdptr = -1, 255 }, { 256 .name = "pingpong_5", .id = PINGPONG_5, 257 .base = 0x6e000, .len = 0, 258 .features = BIT(DPU_PINGPONG_DITHER), 259 .sblk = &sc7280_pp_sblk, 260 .merge_3d = MERGE_3D_2, 261 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 31), 262 .intr_rdptr = -1, 263 }, 264 }; 265 266 static const struct dpu_merge_3d_cfg sm8350_merge_3d[] = { 267 { 268 .name = "merge_3d_0", .id = MERGE_3D_0, 269 .base = 0x4e000, .len = 0x8, 270 }, { 271 .name = "merge_3d_1", .id = MERGE_3D_1, 272 .base = 0x4f000, .len = 0x8, 273 }, { 274 .name = "merge_3d_2", .id = MERGE_3D_2, 275 .base = 0x50000, .len = 0x8, 276 }, 277 }; 278 279 /* 280 * NOTE: Each display compression engine (DCE) contains dual hard 281 * slice DSC encoders so both share same base address but with 282 * its own different sub block address. 283 */ 284 static const struct dpu_dsc_cfg sm8350_dsc[] = { 285 { 286 .name = "dce_0_0", .id = DSC_0, 287 .base = 0x80000, .len = 0x4, 288 .features = BIT(DPU_DSC_HW_REV_1_2), 289 .sblk = &dsc_sblk_0, 290 }, { 291 .name = "dce_0_1", .id = DSC_1, 292 .base = 0x80000, .len = 0x4, 293 .features = BIT(DPU_DSC_HW_REV_1_2), 294 .sblk = &dsc_sblk_1, 295 }, { 296 .name = "dce_1_0", .id = DSC_2, 297 .base = 0x81000, .len = 0x4, 298 .features = BIT(DPU_DSC_HW_REV_1_2) | BIT(DPU_DSC_NATIVE_42x_EN), 299 .sblk = &dsc_sblk_0, 300 }, { 301 .name = "dce_1_1", .id = DSC_3, 302 .base = 0x81000, .len = 0x4, 303 .features = BIT(DPU_DSC_HW_REV_1_2) | BIT(DPU_DSC_NATIVE_42x_EN), 304 .sblk = &dsc_sblk_1, 305 }, 306 }; 307 308 static const struct dpu_wb_cfg sm8350_wb[] = { 309 { 310 .name = "wb_2", .id = WB_2, 311 .base = 0x65000, .len = 0x2c8, 312 .features = WB_SM8250_MASK, 313 .format_list = wb2_formats, 314 .num_formats = ARRAY_SIZE(wb2_formats), 315 .clk_ctrl = DPU_CLK_CTRL_WB2, 316 .xin_id = 6, 317 .vbif_idx = VBIF_RT, 318 .maxlinewidth = 4096, 319 .intr_wb_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 4), 320 }, 321 }; 322 323 static const struct dpu_intf_cfg sm8350_intf[] = { 324 { 325 .name = "intf_0", .id = INTF_0, 326 .base = 0x34000, .len = 0x280, 327 .features = INTF_SC7280_MASK, 328 .type = INTF_DP, 329 .controller_id = MSM_DP_CONTROLLER_0, 330 .prog_fetch_lines_worst_case = 24, 331 .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 24), 332 .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 25), 333 .intr_tear_rd_ptr = -1, 334 }, { 335 .name = "intf_1", .id = INTF_1, 336 .base = 0x35000, .len = 0x2c4, 337 .features = INTF_SC7280_MASK, 338 .type = INTF_DSI, 339 .controller_id = MSM_DSI_CONTROLLER_0, 340 .prog_fetch_lines_worst_case = 24, 341 .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 26), 342 .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 27), 343 .intr_tear_rd_ptr = DPU_IRQ_IDX(MDP_INTF1_TEAR_INTR, 2), 344 }, { 345 .name = "intf_2", .id = INTF_2, 346 .base = 0x36000, .len = 0x2c4, 347 .features = INTF_SC7280_MASK, 348 .type = INTF_DSI, 349 .controller_id = MSM_DSI_CONTROLLER_1, 350 .prog_fetch_lines_worst_case = 24, 351 .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 28), 352 .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 29), 353 .intr_tear_rd_ptr = DPU_IRQ_IDX(MDP_INTF2_TEAR_INTR, 2), 354 }, { 355 .name = "intf_3", .id = INTF_3, 356 .base = 0x37000, .len = 0x280, 357 .features = INTF_SC7280_MASK, 358 .type = INTF_DP, 359 .controller_id = MSM_DP_CONTROLLER_1, 360 .prog_fetch_lines_worst_case = 24, 361 .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 30), 362 .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 31), 363 .intr_tear_rd_ptr = -1, 364 }, 365 }; 366 367 static const struct dpu_perf_cfg sm8350_perf_data = { 368 .max_bw_low = 11800000, 369 .max_bw_high = 15500000, 370 .min_core_ib = 2500000, 371 .min_llcc_ib = 0, 372 .min_dram_ib = 800000, 373 .min_prefill_lines = 40, 374 /* FIXME: lut tables */ 375 .danger_lut_tbl = {0x3ffff, 0x3ffff, 0x0}, 376 .safe_lut_tbl = {0xfe00, 0xfe00, 0xffff}, 377 .qos_lut_tbl = { 378 {.nentry = ARRAY_SIZE(sc7180_qos_linear), 379 .entries = sc7180_qos_linear 380 }, 381 {.nentry = ARRAY_SIZE(sc7180_qos_macrotile), 382 .entries = sc7180_qos_macrotile 383 }, 384 {.nentry = ARRAY_SIZE(sc7180_qos_nrt), 385 .entries = sc7180_qos_nrt 386 }, 387 /* TODO: macrotile-qseed is different from macrotile */ 388 }, 389 .cdp_cfg = { 390 {.rd_enable = 1, .wr_enable = 1}, 391 {.rd_enable = 1, .wr_enable = 0} 392 }, 393 .clk_inefficiency_factor = 105, 394 .bw_inefficiency_factor = 120, 395 }; 396 397 static const struct dpu_mdss_version sm8350_mdss_ver = { 398 .core_major_ver = 7, 399 .core_minor_ver = 0, 400 }; 401 402 const struct dpu_mdss_cfg dpu_sm8350_cfg = { 403 .mdss_ver = &sm8350_mdss_ver, 404 .caps = &sm8350_dpu_caps, 405 .mdp = &sm8350_mdp, 406 .ctl_count = ARRAY_SIZE(sm8350_ctl), 407 .ctl = sm8350_ctl, 408 .sspp_count = ARRAY_SIZE(sm8350_sspp), 409 .sspp = sm8350_sspp, 410 .mixer_count = ARRAY_SIZE(sm8350_lm), 411 .mixer = sm8350_lm, 412 .dspp_count = ARRAY_SIZE(sm8350_dspp), 413 .dspp = sm8350_dspp, 414 .pingpong_count = ARRAY_SIZE(sm8350_pp), 415 .pingpong = sm8350_pp, 416 .dsc_count = ARRAY_SIZE(sm8350_dsc), 417 .dsc = sm8350_dsc, 418 .merge_3d_count = ARRAY_SIZE(sm8350_merge_3d), 419 .merge_3d = sm8350_merge_3d, 420 .wb_count = ARRAY_SIZE(sm8350_wb), 421 .wb = sm8350_wb, 422 .intf_count = ARRAY_SIZE(sm8350_intf), 423 .intf = sm8350_intf, 424 .vbif_count = ARRAY_SIZE(sdm845_vbif), 425 .vbif = sdm845_vbif, 426 .perf = &sm8350_perf_data, 427 }; 428 429 #endif 430