Searched full:channel0 (Results 1 – 25 of 62) sorted by relevance
123
/openbmc/linux/Documentation/devicetree/bindings/iio/adc/ |
H A D | ti,palmas-gpadc.yaml | 44 ti,channel0-current-microamp: 81 ti,channel0-current-microamp = <5>;
|
/openbmc/linux/Documentation/leds/ |
H A D | leds-lp5521.rst | 57 - /sys/class/leds/lp5521:channel0/led_current - RW 58 - /sys/class/leds/lp5521:channel0/max_current - RO
|
/openbmc/linux/Documentation/devicetree/bindings/display/bridge/ |
H A D | fsl,imx8qxp-ldb.yaml | 24 have to be different. Channel0 outputs odd pixels and channel1 outputs 30 data. In split mode, channel0 outputs odd pixels and channel1 outputs even
|
H A D | fsl,imx8qxp-pixel-link.yaml | 103 /* from dc0 pixel combiner channel0 */
|
/openbmc/linux/Documentation/devicetree/bindings/net/can/ |
H A D | renesas,rcar-canfd.yaml | 104 - channel0 199 channel0 {
|
/openbmc/linux/drivers/mfd/ |
H A D | mxs-lradc.c | 57 DEFINE_RES_IRQ_NAMED(MX23_LRADC_CH0_IRQ, "mxs-lradc-channel0"), 76 DEFINE_RES_IRQ_NAMED(MX28_LRADC_CH0_IRQ, "mxs-lradc-channel0"),
|
/openbmc/linux/arch/arm64/boot/dts/renesas/ |
H A D | r8a779g0-white-hawk.dts | 35 channel0 {
|
H A D | r8a779a0-falcon.dts | 49 channel0 {
|
H A D | rz-smarc-common.dtsi | 94 channel0 {
|
H A D | r8a77970-eagle.dts | 116 channel0 {
|
H A D | condor-common.dtsi | 107 channel0 {
|
/openbmc/linux/Documentation/devicetree/bindings/phy/ |
H A D | fsl,imx8qm-lvds-phy.yaml | 37 Index 0 is for LVDS channel0 and index 1 is for LVDS channel1.
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | r8a77970-eagle.dts | 100 channel0 {
|
/openbmc/linux/Documentation/devicetree/bindings/memory-controllers/ddr/ |
H A D | jedec,lpddr-channel.yaml | 110 lpddr-channel0 {
|
/openbmc/u-boot/board/freescale/mx6qarm2/ |
H A D | imximage_mx6dl.cfg | 221 /* Channel0 - startng address 0x80000000 */ 277 /* Channel0 : Configure DDR device:*/
|
/openbmc/linux/tools/virtio/virtio-trace/ |
H A D | README | 61 id=channel0,name=agent-ctl-path\
|
/openbmc/linux/drivers/gpu/drm/bridge/imx/ |
H A D | imx8qm-ldb.c | 233 "failed to power on channel0 PHY: %d\n", in imx8qm_ldb_bridge_atomic_enable() 269 "failed to power off channel0 PHY: %d\n", in imx8qm_ldb_bridge_atomic_disable()
|
/openbmc/linux/drivers/clocksource/ |
H A D | timer-imx-tpm.c | 217 * 4) Channel0 disabled in tpm_timer_init()
|
/openbmc/linux/arch/arm/mach-spear/ |
H A D | time.c | 32 #define CLKEVT 0 /* gpt0, channel0 as clockevent */
|
/openbmc/linux/drivers/media/platform/ti/davinci/ |
H A D | vpif.h | 262 /* inline function to enable/disable channel0 */ 280 /* inline function to enable interrupt for channel0 */
|
H A D | vpif.c | 254 /* Channel0 */
|
/openbmc/openbmc/meta-phosphor/recipes-phosphor/ipmi/phosphor-ipmi-config/ |
H A D | cs_privilege_levels.json | 2 "Channel0": { object
|
/openbmc/linux/drivers/iio/adc/ |
H A D | mxs-lradc-adc.c | 43 "mxs-lradc-channel0", 54 "mxs-lradc-channel0",
|
/openbmc/linux/arch/arm/boot/dts/marvell/ |
H A D | dove.dtsi | 327 channel0 { 347 channel0 {
|
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | umc_v6_7.c | 509 /* Enabling fatal error in umc instance0 channel0 will be in umc_v6_7_query_ras_poison_mode()
|
123