Home
last modified time | relevance | path

Searched full:channel0 (Results 1 – 25 of 62) sorted by relevance

123

/openbmc/linux/Documentation/devicetree/bindings/iio/adc/
H A Dti,palmas-gpadc.yaml44 ti,channel0-current-microamp:
81 ti,channel0-current-microamp = <5>;
/openbmc/linux/Documentation/leds/
H A Dleds-lp5521.rst57 - /sys/class/leds/lp5521:channel0/led_current - RW
58 - /sys/class/leds/lp5521:channel0/max_current - RO
/openbmc/linux/Documentation/devicetree/bindings/display/bridge/
H A Dfsl,imx8qxp-ldb.yaml24 have to be different. Channel0 outputs odd pixels and channel1 outputs
30 data. In split mode, channel0 outputs odd pixels and channel1 outputs even
H A Dfsl,imx8qxp-pixel-link.yaml103 /* from dc0 pixel combiner channel0 */
/openbmc/linux/Documentation/devicetree/bindings/net/can/
H A Drenesas,rcar-canfd.yaml104 - channel0
199 channel0 {
/openbmc/linux/drivers/mfd/
H A Dmxs-lradc.c57 DEFINE_RES_IRQ_NAMED(MX23_LRADC_CH0_IRQ, "mxs-lradc-channel0"),
76 DEFINE_RES_IRQ_NAMED(MX28_LRADC_CH0_IRQ, "mxs-lradc-channel0"),
/openbmc/linux/arch/arm64/boot/dts/renesas/
H A Dr8a779g0-white-hawk.dts35 channel0 {
H A Dr8a779a0-falcon.dts49 channel0 {
H A Drz-smarc-common.dtsi94 channel0 {
H A Dr8a77970-eagle.dts116 channel0 {
H A Dcondor-common.dtsi107 channel0 {
/openbmc/linux/Documentation/devicetree/bindings/phy/
H A Dfsl,imx8qm-lvds-phy.yaml37 Index 0 is for LVDS channel0 and index 1 is for LVDS channel1.
/openbmc/u-boot/arch/arm/dts/
H A Dr8a77970-eagle.dts100 channel0 {
/openbmc/linux/Documentation/devicetree/bindings/memory-controllers/ddr/
H A Djedec,lpddr-channel.yaml110 lpddr-channel0 {
/openbmc/u-boot/board/freescale/mx6qarm2/
H A Dimximage_mx6dl.cfg221 /* Channel0 - startng address 0x80000000 */
277 /* Channel0 : Configure DDR device:*/
/openbmc/linux/tools/virtio/virtio-trace/
H A DREADME61 id=channel0,name=agent-ctl-path\
/openbmc/linux/drivers/gpu/drm/bridge/imx/
H A Dimx8qm-ldb.c233 "failed to power on channel0 PHY: %d\n", in imx8qm_ldb_bridge_atomic_enable()
269 "failed to power off channel0 PHY: %d\n", in imx8qm_ldb_bridge_atomic_disable()
/openbmc/linux/drivers/clocksource/
H A Dtimer-imx-tpm.c217 * 4) Channel0 disabled in tpm_timer_init()
/openbmc/linux/arch/arm/mach-spear/
H A Dtime.c32 #define CLKEVT 0 /* gpt0, channel0 as clockevent */
/openbmc/linux/drivers/media/platform/ti/davinci/
H A Dvpif.h262 /* inline function to enable/disable channel0 */
280 /* inline function to enable interrupt for channel0 */
H A Dvpif.c254 /* Channel0 */
/openbmc/openbmc/meta-phosphor/recipes-phosphor/ipmi/phosphor-ipmi-config/
H A Dcs_privilege_levels.json2 "Channel0": { object
/openbmc/linux/drivers/iio/adc/
H A Dmxs-lradc-adc.c43 "mxs-lradc-channel0",
54 "mxs-lradc-channel0",
/openbmc/linux/arch/arm/boot/dts/marvell/
H A Ddove.dtsi327 channel0 {
347 channel0 {
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/
H A Dumc_v6_7.c509 /* Enabling fatal error in umc instance0 channel0 will be in umc_v6_7_query_ras_poison_mode()

123