Searched full:scg1 (Results 1 – 13 of 13) sorted by relevance
/openbmc/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx7ulp.dtsi | 132 <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>; 155 assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>; 167 assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>; 176 assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>; 186 clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>, 223 clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>, 224 <&scg1 IMX7ULP_CLK_NIC1_DIV>, 237 clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>, 238 <&scg1 IMX7ULP_CLK_NIC1_DIV>, 247 scg1: clock-controller@403e0000 { label [all …]
|
H A D | imx7ulp-com.dts | 41 assigned-clock-parents = <&scg1 IMX7ULP_CLK_APLL_PFD1>;
|
H A D | imx7ulp-evk.dts | 81 assigned-clock-parents = <&scg1 IMX7ULP_CLK_APLL_PFD1>;
|
/openbmc/linux/Documentation/devicetree/bindings/clock/ |
H A D | imx7ulp-pcc-clock.yaml | 24 A7 clock management consists of SCG1, PCC2, PCC3, and CMC1 modules. 95 clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>, 96 <&scg1 IMX7ULP_CLK_NIC1_DIV>, 97 <&scg1 IMX7ULP_CLK_DDR_DIV>, 98 <&scg1 IMX7ULP_CLK_APLL_PFD2>, 99 <&scg1 IMX7ULP_CLK_APLL_PFD1>, 100 <&scg1 IMX7ULP_CLK_APLL_PFD0>, 101 <&scg1 IMX7ULP_CLK_UPLL>, 102 <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>, 103 <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>, [all …]
|
H A D | imx7ulp-scg-clock.yaml | 24 A7 clock management consists of SCG1, PCC2, PCC3, and CMC1 modules. 42 const: fsl,imx7ulp-scg1 81 compatible = "fsl,imx7ulp-scg1";
|
/openbmc/linux/Documentation/devicetree/bindings/pwm/ |
H A D | imx-tpm-pwm.yaml | 54 assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>;
|
/openbmc/linux/Documentation/devicetree/bindings/watchdog/ |
H A D | fsl-imx7ulp-wdt.yaml | 52 assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>;
|
/openbmc/linux/Documentation/devicetree/bindings/timer/ |
H A D | nxp,tpm-timer.yaml | 62 clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>,
|
/openbmc/linux/include/dt-bindings/clock/ |
H A D | imx7ulp-clock.h | 11 /* SCG1 */
|
/openbmc/u-boot/include/dt-bindings/clock/ |
H A D | imx7ulp-clock.h | 18 /* SCG1 */
|
/openbmc/u-boot/arch/arm/mach-imx/mx7ulp/ |
H A D | scg.c | 920 /* SCG1(A7) APLLCFG configurations */ 999 /* SCG1(A7) FIRC DIV configurations */ 1019 /* SCG1(A7) NICCCR configurations */ 1041 /* SCG1(A7) FIRC DIV configurations */
|
/openbmc/linux/drivers/clk/imx/ |
H A D | clk-imx7ulp.c | 68 /* SCG1 */ in imx7ulp_clk_scg1_init() 133 CLK_OF_DECLARE(imx7ulp_clk_scg1, "fsl,imx7ulp-scg1", imx7ulp_clk_scg1_init);
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | imx7ulp.dtsi | 372 clks: scg1@403E0000 { 373 compatible = "fsl,imx7ulp-scg1";
|