Searched +full:0 +full:xd1000000 (Results 1 – 8 of 8) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/hwmon/ |
H A D | hpe,gxp-fan-ctrl.yaml | 43 reg = <0x1000c00 0x200>, <0xd1000000 0xff>, <0x80200000 0x100000>;
|
/openbmc/linux/arch/xtensa/boot/boot-redboot/ |
H A D | boot.ld | 5 .start 0xD1000000 : { *(.start) } 15 .rodata ALIGN(0x04): 21 .data ALIGN(0x04): 34 . = ALIGN(0x10); 36 .image 0xd0003000: AT(__image_load)
|
/openbmc/linux/arch/arc/boot/dts/ |
H A D | vdk_axs10x_mb.dtsi | 13 ranges = <0x00000000 0xe0000000 0x10000000>; 20 #clock-cells = <0>; 26 #clock-cells = <0>; 30 #clock-cells = <0>; 39 reg = < 0x18000 0x2000 >; 43 snps,phy-addr = < 0 >; // VDK model phy address is 0 51 reg = < 0x40000 0x100 >; 57 reg = <0x20000 0x100>; 67 reg = <0x21000 0x100>; 77 reg = <0x22000 0x100>; [all …]
|
/openbmc/u-boot/include/configs/ |
H A D | MPC8315ERDB.h | 12 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 13 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 15 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 72 #define CONFIG_SYS_SICRH 0x00000000 73 #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */ 80 #define CONFIG_SYS_IMMR 0xE0000000 92 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 101 /* 0x7b880001 */ 107 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 113 /* 0x80010102 */ [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/ |
H A D | mpc8315erdb.dts | 27 #size-cells = <0>; 29 PowerPC,8315@0 { 31 reg = <0x0>; 36 timebase-frequency = <0>; // from bootloader 37 bus-frequency = <0>; // from bootloader 38 clock-frequency = <0>; // from bootloader 44 reg = <0x00000000 0x08000000>; // 128MB at 0 51 reg = <0xe0005000 0x1000>; 52 interrupts = <77 0x8>; 58 ranges = <0x0 0x0 0xfe000000 0x00800000 [all …]
|
H A D | xpedite5200_xmon.dts | 18 boot-bank = <0x0>; 34 #size-cells = <0>; 36 PowerPC,8548@0 { 38 reg = <0>; 41 d-cache-size = <0x8000>; // L1, 32K 42 i-cache-size = <0x8000>; // L1, 32K 49 reg = <0x0 0x0>; // Filled in by boot loader 56 ranges = <0x0 0xef000000 0x100000>; 57 bus-frequency = <0>; 60 ecm-law@0 { [all …]
|
/openbmc/linux/crypto/ |
H A D | aes_generic.c | 67 0xa56363c6, 0x847c7cf8, 0x997777ee, 0x8d7b7bf6, 68 0x0df2f2ff, 0xbd6b6bd6, 0xb16f6fde, 0x54c5c591, 69 0x50303060, 0x03010102, 0xa96767ce, 0x7d2b2b56, 70 0x19fefee7, 0x62d7d7b5, 0xe6abab4d, 0x9a7676ec, 71 0x45caca8f, 0x9d82821f, 0x40c9c989, 0x877d7dfa, 72 0x15fafaef, 0xeb5959b2, 0xc947478e, 0x0bf0f0fb, 73 0xecadad41, 0x67d4d4b3, 0xfda2a25f, 0xeaafaf45, 74 0xbf9c9c23, 0xf7a4a453, 0x967272e4, 0x5bc0c09b, 75 0xc2b7b775, 0x1cfdfde1, 0xae93933d, 0x6a26264c, 76 0x5a36366c, 0x413f3f7e, 0x02f7f7f5, 0x4fcccc83, [all …]
|
/openbmc/linux/drivers/net/ethernet/broadcom/bnx2x/ |
H A D | bnx2x_hsi.h | 17 #define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e 23 #define BNX2X_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF 24 #define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 0 25 #define BNX2X_MAX_ISCSI_INIT_CONN_MASK 0xFFFF0000 31 #define BNX2X_MAX_FCOE_TRGT_CONN_MASK 0xFFFF 32 #define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT 0 33 #define BNX2X_MAX_FCOE_INIT_CONN_MASK 0xFFFF0000 42 #define PIN_CFG_NA 0x00000000 43 #define PIN_CFG_GPIO0_P0 0x00000001 44 #define PIN_CFG_GPIO1_P0 0x00000002 [all …]
|