/openbmc/linux/Documentation/devicetree/bindings/media/ |
H A D | qcom,sdm660-camss.yaml | 109 port@0: 341 iommus = <&mmss_smmu 0xc00>, 342 <&mmss_smmu 0xc01>, 343 <&mmss_smmu 0xc02>, 344 <&mmss_smmu 0xc03>; 349 reg = <0x0ca00020 0x10>, 350 <0x0ca30000 0x100>, 351 <0x0ca30400 0x100>, 352 <0x0ca30800 0x100>, 353 <0x0ca30c00 0x100>, [all …]
|
/openbmc/linux/drivers/net/wireless/mediatek/mt76/mt76x0/ |
H A D | pci.c | 25 return 0; in mt76x0e_start() 35 0, 1000)) in mt76x0e_stop_hw() 42 0, 1000)) in mt76x0e_stop_hw() 101 if (err < 0) in mt76x0e_init_hardware() 106 if (err < 0) in mt76x0e_init_hardware() 111 if (err < 0) in mt76x0e_init_hardware() 116 if (mt76_chip(&dev->mt76) == 0x7610) { in mt76x0e_init_hardware() 119 mt76_clear(dev, MT_COEXCFG0, BIT(0)); in mt76x0e_init_hardware() 123 mt76_set(dev, MT_XO_CTRL7, 0xc03); in mt76x0e_init_hardware() 126 mt76_clear(dev, 0x110, BIT(9)); in mt76x0e_init_hardware() [all …]
|
/openbmc/linux/drivers/gpu/drm/i915/display/ |
H A D | intel_cx0_phy_regs.h | 11 #define _XELPDP_PORT_M2P_MSGBUS_CTL_LN0_A 0x64040 12 #define _XELPDP_PORT_M2P_MSGBUS_CTL_LN0_B 0x64140 13 #define _XELPDP_PORT_M2P_MSGBUS_CTL_LN0_USBC1 0x16F240 14 #define _XELPDP_PORT_M2P_MSGBUS_CTL_LN0_USBC2 0x16F440 22 … XELPDP_PORT_M2P_COMMAND_WRITE_UNCOMMITTED REG_FIELD_PREP(XELPDP_PORT_M2P_COMMAND_TYPE_MASK, 0x1) 23 …ne XELPDP_PORT_M2P_COMMAND_WRITE_COMMITTED REG_FIELD_PREP(XELPDP_PORT_M2P_COMMAND_TYPE_MASK, 0x2) 24 #define XELPDP_PORT_M2P_COMMAND_READ REG_FIELD_PREP(XELPDP_PORT_M2P_COMMAND_TYPE_MASK, 0x3) 28 #define XELPDP_PORT_M2P_ADDRESS_MASK REG_GENMASK(11, 0) 37 #define XELPDP_PORT_P2M_COMMAND_READ_ACK 0x4 38 #define XELPDP_PORT_P2M_COMMAND_WRITE_ACK 0x5 [all …]
|
/openbmc/u-boot/arch/riscv/include/asm/ |
H A D | encoding.h | 16 #define MSTATUS_UIE 0x00000001 17 #define MSTATUS_SIE 0x00000002 18 #define MSTATUS_HIE 0x00000004 19 #define MSTATUS_MIE 0x00000008 20 #define MSTATUS_UPIE 0x00000010 21 #define MSTATUS_SPIE 0x00000020 22 #define MSTATUS_HPIE 0x00000040 23 #define MSTATUS_MPIE 0x00000080 24 #define MSTATUS_SPP 0x00000100 25 #define MSTATUS_HPP 0x00000600 [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/oss/ |
H A D | oss_2_4_d.h | 27 #define mmIH_VMID_0_LUT 0xe00 28 #define mmIH_VMID_1_LUT 0xe01 29 #define mmIH_VMID_2_LUT 0xe02 30 #define mmIH_VMID_3_LUT 0xe03 31 #define mmIH_VMID_4_LUT 0xe04 32 #define mmIH_VMID_5_LUT 0xe05 33 #define mmIH_VMID_6_LUT 0xe06 34 #define mmIH_VMID_7_LUT 0xe07 35 #define mmIH_VMID_8_LUT 0xe08 36 #define mmIH_VMID_9_LUT 0xe09 [all …]
|
H A D | oss_3_0_1_d.h | 27 #define mmIH_VMID_0_LUT 0xe00 28 #define mmIH_VMID_1_LUT 0xe01 29 #define mmIH_VMID_2_LUT 0xe02 30 #define mmIH_VMID_3_LUT 0xe03 31 #define mmIH_VMID_4_LUT 0xe04 32 #define mmIH_VMID_5_LUT 0xe05 33 #define mmIH_VMID_6_LUT 0xe06 34 #define mmIH_VMID_7_LUT 0xe07 35 #define mmIH_VMID_8_LUT 0xe08 36 #define mmIH_VMID_9_LUT 0xe09 [all …]
|
H A D | oss_2_0_d.h | 27 #define mmIH_VMID_0_LUT 0xf50 28 #define mmIH_VMID_1_LUT 0xf51 29 #define mmIH_VMID_2_LUT 0xf52 30 #define mmIH_VMID_3_LUT 0xf53 31 #define mmIH_VMID_4_LUT 0xf54 32 #define mmIH_VMID_5_LUT 0xf55 33 #define mmIH_VMID_6_LUT 0xf56 34 #define mmIH_VMID_7_LUT 0xf57 35 #define mmIH_VMID_8_LUT 0xf58 36 #define mmIH_VMID_9_LUT 0xf59 [all …]
|
H A D | oss_3_0_d.h | 27 #define mmIH_VMID_0_LUT 0xe00 28 #define mmIH_VMID_1_LUT 0xe01 29 #define mmIH_VMID_2_LUT 0xe02 30 #define mmIH_VMID_3_LUT 0xe03 31 #define mmIH_VMID_4_LUT 0xe04 32 #define mmIH_VMID_5_LUT 0xe05 33 #define mmIH_VMID_6_LUT 0xe06 34 #define mmIH_VMID_7_LUT 0xe07 35 #define mmIH_VMID_8_LUT 0xe08 36 #define mmIH_VMID_9_LUT 0xe09 [all …]
|
/openbmc/linux/arch/riscv/include/asm/ |
H A D | csr.h | 13 #define SR_SIE _AC(0x00000002, UL) /* Supervisor Interrupt Enable */ 14 #define SR_MIE _AC(0x00000008, UL) /* Machine Interrupt Enable */ 15 #define SR_SPIE _AC(0x00000020, UL) /* Previous Supervisor IE */ 16 #define SR_MPIE _AC(0x00000080, UL) /* Previous Machine IE */ 17 #define SR_SPP _AC(0x00000100, UL) /* Previously Supervisor */ 18 #define SR_MPP _AC(0x00001800, UL) /* Previously Machine */ 19 #define SR_SUM _AC(0x00040000, UL) /* Supervisor User Memory Access */ 21 #define SR_FS _AC(0x00006000, UL) /* Floating-point Status */ 22 #define SR_FS_OFF _AC(0x00000000, UL) 23 #define SR_FS_INITIAL _AC(0x00002000, UL) [all …]
|
/openbmc/linux/drivers/slimbus/ |
H A D | stream.c | 19 * @segdist_code: Segment Distribution Code SD[11:0] 20 * @seg_offset_mask: Segment offset mask in SD[11:0] 30 {1, 1536, 0x200, 0xdff}, 31 {2, 768, 0x100, 0xcff}, 32 {4, 384, 0x080, 0xc7f}, 33 {8, 192, 0x040, 0xc3f}, 34 {16, 96, 0x020, 0xc1f}, 35 {32, 48, 0x010, 0xc0f}, 36 {64, 24, 0x008, 0xc07}, 37 {128, 12, 0x004, 0xc03}, [all …]
|
/openbmc/qemu/target/riscv/ |
H A D | cpu_bits.h | 13 #define EXT_STATUS_MASK 0x3ULL 17 #define FSR_RD (0x7 << FSR_RD_SHIFT) 20 #define FPEXC_NX 0x01 21 #define FPEXC_UF 0x02 22 #define FPEXC_OF 0x04 23 #define FPEXC_DZ 0x08 24 #define FPEXC_NV 0x10 27 #define FSR_AEXC_SHIFT 0 38 #define CSR_SSP 0x011 41 #define CSR_USTATUS 0x000 [all …]
|
/openbmc/u-boot/include/dt-bindings/pinctrl/ |
H A D | stm32h7-pinfunc.h | 4 #define STM32H7_PA0_FUNC_GPIO 0x0 5 #define STM32H7_PA0_FUNC_TIM2_CH1_TIM2_ETR 0x2 6 #define STM32H7_PA0_FUNC_TIM5_CH1 0x3 7 #define STM32H7_PA0_FUNC_TIM8_ETR 0x4 8 #define STM32H7_PA0_FUNC_TIM15_BKIN 0x5 9 #define STM32H7_PA0_FUNC_USART2_CTS_NSS 0x8 10 #define STM32H7_PA0_FUNC_UART4_TX 0x9 11 #define STM32H7_PA0_FUNC_SDMMC2_CMD 0xa 12 #define STM32H7_PA0_FUNC_SAI2_SD_B 0xb 13 #define STM32H7_PA0_FUNC_ETH_MII_CRS 0xc [all …]
|
/openbmc/linux/drivers/media/pci/ivtv/ |
H A D | ivtv-cards.c | 36 .demod = { 0x43, I2C_CLIENT_END }, 37 .tv = { 0x61, 0x60, I2C_CLIENT_END }, 42 .radio = { 0x60, I2C_CLIENT_END }, 43 .demod = { 0x43, I2C_CLIENT_END }, 44 .tv = { 0x61, I2C_CLIENT_END }, 51 .tv = { 0x4b, I2C_CLIENT_END }, 58 must be added under vendor 0x4444 (Conexant) as subsystem IDs. 74 { IVTV_CARD_INPUT_VID_TUNER, 0, IVTV_SAA71XX_COMPOSITE4 }, 98 .video_output = 0, 130 { IVTV_CARD_INPUT_VID_TUNER, 0, IVTV_SAA71XX_COMPOSITE4 }, [all …]
|
/openbmc/linux/drivers/media/platform/chips-media/ |
H A D | coda-jpeg.c | 26 #define SOI_MARKER 0xffd8 27 #define APP9_MARKER 0xffe9 28 #define DRI_MARKER 0xffdd 29 #define DQT_MARKER 0xffdb 30 #define DHT_MARKER 0xffc4 31 #define SOF_MARKER 0xffc0 32 #define SOS_MARKER 0xffda 33 #define EOI_MARKER 0xffd9 64 0x00, 0x01, 0x05, 0x01, 0x01, 0x01, 0x01, 0x01, 65 0x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, [all …]
|
/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | sdm630.dtsi | 33 #clock-cells = <0>; 40 #clock-cells = <0>; 48 #size-cells = <0>; 53 reg = <0x0 0x100>; 73 reg = <0x0 0x101>; 88 reg = <0x0 0x102>; 103 reg = <0x0 0x103>; 115 CPU4: cpu@0 { 118 reg = <0x0 0x0>; 138 reg = <0x0 0x1>; [all …]
|
/openbmc/linux/include/linux/mfd/madera/ |
H A D | registers.h | 14 #define MADERA_SOFTWARE_RESET 0x00 15 #define MADERA_HARDWARE_REVISION 0x01 16 #define MADERA_CTRL_IF_CFG_1 0x08 17 #define MADERA_CTRL_IF_CFG_2 0x09 18 #define MADERA_CTRL_IF_CFG_3 0x0A 19 #define MADERA_WRITE_SEQUENCER_CTRL_0 0x16 20 #define MADERA_WRITE_SEQUENCER_CTRL_1 0x17 21 #define MADERA_WRITE_SEQUENCER_CTRL_2 0x18 22 #define MADERA_TONE_GENERATOR_1 0x20 23 #define MADERA_TONE_GENERATOR_2 0x21 [all …]
|
/openbmc/linux/sound/soc/codecs/ |
H A D | wm5100.h | 26 #define WM5100_CLKSRC_MCLK1 0 34 #define WM5100_CLKSRC_ASYNCCLK 0x100 39 #define WM5100_FLL_SRC_MCLK1 0x0 40 #define WM5100_FLL_SRC_MCLK2 0x1 41 #define WM5100_FLL_SRC_FLL1 0x4 42 #define WM5100_FLL_SRC_FLL2 0x5 43 #define WM5100_FLL_SRC_AIF1BCLK 0x8 44 #define WM5100_FLL_SRC_AIF2BCLK 0x9 45 #define WM5100_FLL_SRC_AIF3BCLK 0xa 50 #define WM5100_SOFTWARE_RESET 0x00 [all …]
|
/openbmc/linux/drivers/mfd/ |
H A D | cs47l90-tables.c | 18 { 0x8A, 0x5555 }, 19 { 0x8A, 0xAAAA }, 20 { 0x4CF, 0x0700 }, 21 { 0x171, 0x0003 }, 22 { 0x101, 0x0444 }, 23 { 0x159, 0x0002 }, 24 { 0x120, 0x0444 }, 25 { 0x1D1, 0x0004 }, 26 { 0x1E0, 0xC084 }, 27 { 0x159, 0x0000 }, [all …]
|
H A D | cs47l85-tables.c | 18 { 0x80, 0x0003 }, 19 { 0x213, 0x03E4 }, 20 { 0x177, 0x0281 }, 21 { 0x197, 0x0281 }, 22 { 0x1B7, 0x0281 }, 23 { 0x4B1, 0x010A }, 24 { 0x4CF, 0x0933 }, 25 { 0x36C, 0x011B }, 26 { 0x4B8, 0x1120 }, 27 { 0x4A0, 0x3280 }, [all …]
|
/openbmc/linux/include/linux/mfd/arizona/ |
H A D | registers.h | 16 #define ARIZONA_SOFTWARE_RESET 0x00 17 #define ARIZONA_DEVICE_REVISION 0x01 18 #define ARIZONA_CTRL_IF_SPI_CFG_1 0x08 19 #define ARIZONA_CTRL_IF_I2C1_CFG_1 0x09 20 #define ARIZONA_CTRL_IF_I2C2_CFG_1 0x0A 21 #define ARIZONA_CTRL_IF_I2C1_CFG_2 0x0B 22 #define ARIZONA_CTRL_IF_I2C2_CFG_2 0x0C 23 #define ARIZONA_CTRL_IF_STATUS_1 0x0D 24 #define ARIZONA_WRITE_SEQUENCER_CTRL_0 0x16 25 #define ARIZONA_WRITE_SEQUENCER_CTRL_1 0x17 [all …]
|
/openbmc/linux/drivers/net/ethernet/sfc/siena/ |
H A D | mcdi_pcol.h | 36 #define MC_SMEM_P0_DOORBELL_OFST 0x000 37 #define MC_SMEM_P1_DOORBELL_OFST 0x004 39 #define MC_SMEM_P0_PDU_OFST 0x008 40 #define MC_SMEM_P1_PDU_OFST 0x108 41 #define MC_SMEM_PDU_LEN 0x100 42 #define MC_SMEM_P0_PTP_TIME_OFST 0x7f0 43 #define MC_SMEM_P0_STATUS_OFST 0x7f8 44 #define MC_SMEM_P1_STATUS_OFST 0x7fc 48 #define MC_STATUS_DWORD_REBOOT (0xb007b007) 49 #define MC_STATUS_DWORD_ASSERT (0xdeaddead) [all …]
|
/openbmc/linux/drivers/net/ethernet/intel/i40e/ |
H A D | i40e_main.c | 59 * Last entry must be all 0s 65 {PCI_VDEVICE(INTEL, I40E_DEV_ID_SFP_XL710), 0}, 66 {PCI_VDEVICE(INTEL, I40E_DEV_ID_QEMU), 0}, 67 {PCI_VDEVICE(INTEL, I40E_DEV_ID_KX_B), 0}, 68 {PCI_VDEVICE(INTEL, I40E_DEV_ID_KX_C), 0}, 69 {PCI_VDEVICE(INTEL, I40E_DEV_ID_QSFP_A), 0}, 70 {PCI_VDEVICE(INTEL, I40E_DEV_ID_QSFP_B), 0}, 71 {PCI_VDEVICE(INTEL, I40E_DEV_ID_QSFP_C), 0}, 72 {PCI_VDEVICE(INTEL, I40E_DEV_ID_1G_BASE_T_BC), 0}, 73 {PCI_VDEVICE(INTEL, I40E_DEV_ID_10G_BASE_T), 0}, [all …]
|
/openbmc/linux/drivers/net/ethernet/sfc/ |
H A D | mcdi_pcol.h | 36 #define MC_SMEM_P0_DOORBELL_OFST 0x000 37 #define MC_SMEM_P1_DOORBELL_OFST 0x004 39 #define MC_SMEM_P0_PDU_OFST 0x008 40 #define MC_SMEM_P1_PDU_OFST 0x108 41 #define MC_SMEM_PDU_LEN 0x100 42 #define MC_SMEM_P0_PTP_TIME_OFST 0x7f0 43 #define MC_SMEM_P0_STATUS_OFST 0x7f8 44 #define MC_SMEM_P1_STATUS_OFST 0x7fc 48 #define MC_STATUS_DWORD_REBOOT (0xb007b007) 49 #define MC_STATUS_DWORD_ASSERT (0xdeaddead) [all …]
|
/openbmc/qemu/target/xtensa/core-dsp3400/ |
H A D | xtensa-modules.c.inc | 31 { "LBEG", 0, 0 }, 32 { "LEND", 1, 0 }, 33 { "LCOUNT", 2, 0 }, 34 { "BR", 4, 0 }, 35 { "MMID", 89, 0 }, 36 { "DDR", 104, 0 }, 37 { "176", 176, 0 }, 38 { "208", 208, 0 }, 39 { "INTERRUPT", 226, 0 }, 40 { "INTCLEAR", 227, 0 }, [all …]
|