/openbmc/linux/drivers/media/usb/stk1160/ |
H A D | stk1160-reg.h | 14 #define STK1160_GCTRL 0x000 17 #define STK1160_RMCTL 0x00c 20 #define STK1160_POSVA 0x010 21 #define STK1160_POSV_L 0x010 22 #define STK1160_POSV_M 0x011 23 #define STK1160_POSV_H 0x012 30 * with bit #7 (0x?? OR 0x80 to activate). 32 #define STK1160_DCTRL 0x100 39 * Bit 0 - Horizontal Decimation Control 40 * 0 Horizontal decimation is disabled. [all …]
|
/openbmc/u-boot/arch/arm/mach-orion5x/ |
H A D | lowlevel_init.S | 17 #define SDRAM_CONFIG 0x3148400 18 #define SDRAM_MODE 0x62 19 #define SDRAM_CONTROL 0x4041000 20 #define SDRAM_TIME_CTRL_LOW 0x11602220 21 #define SDRAM_TIME_CTRL_HI 0x40c 22 #define SDRAM_OPEN_PAGE_EN 0x0 24 #define SDRAM_BANK0_SIZE 0x3ff0001 25 #define SDRAM_ADDR_CTRL 0x10 27 #define SDRAM_OP_NOP 0x05 28 #define SDRAM_OP_SETMODE 0x03 [all …]
|
/openbmc/linux/drivers/net/wireless/mediatek/mt76/mt76x2/ |
H A D | usb_mac.c | 11 s8 offset = 0; in mt76x2u_mac_fixup_xtal() 16 offset = eep_val & 0x7f; in mt76x2u_mac_fixup_xtal() 17 if ((eep_val & 0xff) == 0xff) in mt76x2u_mac_fixup_xtal() 18 offset = 0; in mt76x2u_mac_fixup_xtal() 19 else if (eep_val & 0x80) in mt76x2u_mac_fixup_xtal() 20 offset = 0 - offset; in mt76x2u_mac_fixup_xtal() 23 if (eep_val == 0x00 || eep_val == 0xff) { in mt76x2u_mac_fixup_xtal() 25 eep_val &= 0xff; in mt76x2u_mac_fixup_xtal() 27 if (eep_val == 0x00 || eep_val == 0xff) in mt76x2u_mac_fixup_xtal() 28 eep_val = 0x14; in mt76x2u_mac_fixup_xtal() [all …]
|
/openbmc/linux/arch/arm64/boot/dts/freescale/ |
H A D | imx8mn-pinfunc.h | 14 …ne MX8MN_IOMUXC_BOOT_MODE2_CCMSRCGPCMIX_BOOT_MODE2 0x020 0x25C 0x000 0x0 0x0 15 …ne MX8MN_IOMUXC_BOOT_MODE2_I2C1_SCL 0x020 0x25C 0x55C 0x1 0x3 16 …ne MX8MN_IOMUXC_BOOT_MODE3_CCMSRCGPCMIX_BOOT_MODE3 0x024 0x260 0x000 0x0 0x0 17 …ne MX8MN_IOMUXC_BOOT_MODE3_I2C1_SDA 0x024 0x260 0x56C 0x1 0x3 18 …ne MX8MN_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0x0 19 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x000 0x1 0x0 20 …ne MX8MN_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0x0 21 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0x0 22 …ne MX8MN_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0x0 23 …ne MX8MN_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0x0 [all …]
|
/openbmc/qemu/include/hw/nvram/ |
H A D | nrf51_nvm.h | 8 * + sysbus MMIO regions 0: NVMC peripheral registers 32 #define NRF51_NVMC_SIZE 0x1000 34 #define NRF51_NVMC_READY 0x400 35 #define NRF51_NVMC_READY_READY 0x01 36 #define NRF51_NVMC_CONFIG 0x504 37 #define NRF51_NVMC_CONFIG_MASK 0x03 38 #define NRF51_NVMC_CONFIG_WEN 0x01 39 #define NRF51_NVMC_CONFIG_EEN 0x02 40 #define NRF51_NVMC_ERASEPCR1 0x508 41 #define NRF51_NVMC_ERASEPCR0 0x510 [all …]
|
/openbmc/qemu/include/hw/timer/ |
H A D | nrf51_timer.h | 5 * + sysbus MMIO regions 0: GPIO registers 24 #define NRF51_TIMER_TASK_START 0x000 25 #define NRF51_TIMER_TASK_STOP 0x004 26 #define NRF51_TIMER_TASK_COUNT 0x008 27 #define NRF51_TIMER_TASK_CLEAR 0x00C 28 #define NRF51_TIMER_TASK_SHUTDOWN 0x010 29 #define NRF51_TIMER_TASK_CAPTURE_0 0x040 30 #define NRF51_TIMER_TASK_CAPTURE_3 0x04C 32 #define NRF51_TIMER_EVENT_COMPARE_0 0x140 33 #define NRF51_TIMER_EVENT_COMPARE_1 0x144 [all …]
|
/openbmc/u-boot/drivers/pinctrl/aspeed/ |
H A D | pinctrl_ast2600.c | 29 int ret = 0; in ast2600_pinctrl_probe() 45 return 0; in ast2600_pinctrl_probe() 49 { 0x418, GENMASK(9, 8), 1 }, 50 { 0x4B8, GENMASK(9, 8), 0 }, 54 { 0x418, GENMASK(11, 10), 1 }, 55 { 0x4B8, GENMASK(11, 10), 0 }, 59 { 0x418, GENMASK(13, 12), 1 }, 60 { 0x4B8, GENMASK(13, 12), 0 }, 64 { 0x418, GENMASK(15, 14), 1 }, 65 { 0x4B8, GENMASK(15, 14), 0 }, [all …]
|
/openbmc/qemu/include/hw/gpio/ |
H A D | nrf51_gpio.h | 5 * + sysbus MMIO regions 0: GPIO registers 6 * + Unnamed GPIO inputs 0-31: Set tri-state input level for GPIO pin. 8 * Level 0: Input externally driven LOW 10 * + Unnamed GPIO outputs 0-31: 12 * Level 0: Driven LOW 36 #define NRF51_GPIO_SIZE 0x1000 38 #define NRF51_GPIO_REG_OUT 0x504 39 #define NRF51_GPIO_REG_OUTSET 0x508 40 #define NRF51_GPIO_REG_OUTCLR 0x50C 41 #define NRF51_GPIO_REG_IN 0x510 [all …]
|
/openbmc/linux/include/dt-bindings/reset/ |
H A D | hisi,hi6220-resets.h | 9 #define PERIPH_RSTDIS0_MMC0 0x000 10 #define PERIPH_RSTDIS0_MMC1 0x001 11 #define PERIPH_RSTDIS0_MMC2 0x002 12 #define PERIPH_RSTDIS0_NANDC 0x003 13 #define PERIPH_RSTDIS0_USBOTG_BUS 0x004 14 #define PERIPH_RSTDIS0_POR_PICOPHY 0x005 15 #define PERIPH_RSTDIS0_USBOTG 0x006 16 #define PERIPH_RSTDIS0_USBOTG_32K 0x007 17 #define PERIPH_RSTDIS1_HIFI 0x100 18 #define PERIPH_RSTDIS1_DIGACODEC 0x105 [all …]
|
/openbmc/linux/arch/arm/mach-omap2/ |
H A D | omap4-sar-layout.h | 14 #define SAR_BANK1_OFFSET 0x0000 15 #define SAR_BANK2_OFFSET 0x1000 16 #define SAR_BANK3_OFFSET 0x2000 17 #define SAR_BANK4_OFFSET 0x3000 20 #define SCU_OFFSET0 0xfe4 21 #define SCU_OFFSET1 0xfe8 22 #define OMAP_TYPE_OFFSET 0xfec 23 #define L2X0_SAVE_OFFSET0 0xff0 24 #define L2X0_SAVE_OFFSET1 0xff4 25 #define L2X0_AUXCTRL_OFFSET 0xff8 [all …]
|
/openbmc/qemu/include/hw/misc/ |
H A D | nrf51_rng.h | 9 * + sysbus MMIO regions 0: Memory Region with tasks, events and registers 43 #define NRF51_RNG_SIZE 0x1000 45 #define NRF51_RNG_TASK_START 0x000 46 #define NRF51_RNG_TASK_STOP 0x004 47 #define NRF51_RNG_EVENT_VALRDY 0x100 48 #define NRF51_RNG_REG_SHORTS 0x200 49 #define NRF51_RNG_REG_SHORTS_VALRDY_STOP 0 50 #define NRF51_RNG_REG_INTEN 0x300 51 #define NRF51_RNG_REG_INTEN_VALRDY 0 52 #define NRF51_RNG_REG_INTENSET 0x304 [all …]
|
/openbmc/linux/drivers/staging/rtl8723bs/hal/ |
H A D | odm_reg.h | 16 #define ODM_BB_RESET 0x002 17 #define ODM_DUMMY 0x4fe 18 #define RF_T_METER_OLD 0x24 19 #define RF_T_METER_NEW 0x42 21 #define ODM_EDCA_VO_PARAM 0x500 22 #define ODM_EDCA_VI_PARAM 0x504 23 #define ODM_EDCA_BE_PARAM 0x508 24 #define ODM_EDCA_BK_PARAM 0x50C 25 #define ODM_TXPAUSE 0x522 28 #define ODM_FPGA_PHY0_PAGE8 0x800 [all …]
|
H A D | odm_RegDefine11N.h | 13 #define ODM_REG_RF_MODE_11N 0x00 14 #define ODM_REG_RF_0B_11N 0x0B 15 #define ODM_REG_CHNBW_11N 0x18 16 #define ODM_REG_T_METER_11N 0x24 17 #define ODM_REG_RF_25_11N 0x25 18 #define ODM_REG_RF_26_11N 0x26 19 #define ODM_REG_RF_27_11N 0x27 20 #define ODM_REG_RF_2B_11N 0x2B 21 #define ODM_REG_RF_2C_11N 0x2C 22 #define ODM_REG_RXRF_A3_11N 0x3C [all …]
|
/openbmc/linux/drivers/net/ethernet/intel/fm10k/ |
H A D | fm10k_pf.h | 15 FM10K_PF_MSG_ID_TEST = 0x000, /* msg ID reserved */ 16 FM10K_PF_MSG_ID_XCAST_MODES = 0x001, 17 FM10K_PF_MSG_ID_UPDATE_MAC_FWD_RULE = 0x002, 18 FM10K_PF_MSG_ID_LPORT_MAP = 0x100, 19 FM10K_PF_MSG_ID_LPORT_CREATE = 0x200, 20 FM10K_PF_MSG_ID_LPORT_DELETE = 0x201, 21 FM10K_PF_MSG_ID_CONFIG = 0x300, 22 FM10K_PF_MSG_ID_UPDATE_PVID = 0x400, 23 FM10K_PF_MSG_ID_CREATE_FLOW_TABLE = 0x501, 24 FM10K_PF_MSG_ID_DELETE_FLOW_TABLE = 0x502, [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/nvmem/ |
H A D | nvmem.yaml | 39 when it's driven low (logical '0') to allow writing. 50 "@[0-9a-f]+(,[0-7])?$": 68 reg = <0x00700000 0x100000>; 81 reg = <0x404 0x10>; 85 reg = <0x504 0x11>; 90 reg = <0x6 0x2>; 95 reg = <0xc 0x1>;
|
/openbmc/linux/Documentation/devicetree/bindings/iio/adc/ |
H A D | sprd,sc2720-adc.yaml | 87 #size-cells = <0>; 90 reg = <0x480>; 92 interrupts = <0 IRQ_TYPE_LEVEL_HIGH>; 104 #size-cells = <0>; 107 reg = <0x504>; 109 interrupts = <0 IRQ_TYPE_LEVEL_HIGH>;
|
/openbmc/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx51-pinfunc.h | 13 #define MX51_PAD_EIM_D16__AUD4_RXFS 0x05c 0x3f0 0x000 0x5 0x0 14 #define MX51_PAD_EIM_D16__AUD5_TXD 0x05c 0x3f0 0x8d8 0x7 0x0 15 #define MX51_PAD_EIM_D16__EIM_D16 0x05c 0x3f0 0x000 0x0 0x0 16 #define MX51_PAD_EIM_D16__GPIO2_0 0x05c 0x3f0 0x000 0x1 0x0 17 #define MX51_PAD_EIM_D16__I2C1_SDA 0x05c 0x3f0 0x9b4 0x4 0x0 18 #define MX51_PAD_EIM_D16__UART2_CTS 0x05c 0x3f0 0x000 0x3 0x0 19 #define MX51_PAD_EIM_D16__USBH2_DATA0 0x05c 0x3f0 0x000 0x2 0x0 20 #define MX51_PAD_EIM_D17__AUD5_RXD 0x060 0x3f4 0x8d4 0x7 0x0 21 #define MX51_PAD_EIM_D17__EIM_D17 0x060 0x3f4 0x000 0x0 0x0 22 #define MX51_PAD_EIM_D17__GPIO2_1 0x060 0x3f4 0x000 0x1 0x0 [all …]
|
H A D | imx6dl-pinfunc.h | 13 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC 0x04c 0x360 0x000 0x1 0x0 15 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x04c 0x360 0x7f8 0x2 0x0 16 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x04c 0x360 0x000 0x3 0x0 17 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x04c 0x360 0x8fc 0x3 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07 0x04c 0x360 0x000 0x7 0x0 20 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x050 0x364 0x000 0x0 0x0 21 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS 0x050 0x364 0x000 0x1 0x0 22 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0 0x050 0x364 0x800 0x2 0x0 [all …]
|
H A D | imx6sl-pinfunc.h | 13 #define MX6SL_PAD_AUD_MCLK__AUDIO_CLK_OUT 0x04c 0x2a4 0x000 0x0 0x0 14 #define MX6SL_PAD_AUD_MCLK__PWM4_OUT 0x04c 0x2a4 0x000 0x1 0x0 15 #define MX6SL_PAD_AUD_MCLK__ECSPI3_RDY 0x04c 0x2a4 0x6b4 0x2 0x0 16 #define MX6SL_PAD_AUD_MCLK__FEC_MDC 0x04c 0x2a4 0x000 0x3 0x0 17 #define MX6SL_PAD_AUD_MCLK__WDOG2_RESET_B_DEB 0x04c 0x2a4 0x000 0x4 0x0 18 #define MX6SL_PAD_AUD_MCLK__GPIO1_IO06 0x04c 0x2a4 0x000 0x5 0x0 19 #define MX6SL_PAD_AUD_MCLK__SPDIF_EXT_CLK 0x04c 0x2a4 0x7f4 0x6 0x0 20 #define MX6SL_PAD_AUD_RXC__AUD3_RXC 0x050 0x2a8 0x000 0x0 0x0 21 #define MX6SL_PAD_AUD_RXC__I2C1_SDA 0x050 0x2a8 0x720 0x1 0x0 22 #define MX6SL_PAD_AUD_RXC__UART3_TX_DATA 0x050 0x2a8 0x000 0x2 0x0 [all …]
|
/openbmc/linux/sound/soc/sh/rcar/ |
H A D | gen.c | 52 RSND_REG_SET(id, offset, 0, #id) 68 return 0; in rsnd_is_accessible_reg() 90 return 0; in rsnd_mod_read() 173 memset(®c, 0, sizeof(regc)); in _rsnd_gen_regmap_init() 198 for (i = 0; i < conf_size; i++) { in _rsnd_gen_regmap_init() 202 regf.lsb = 0; in _rsnd_gen_regmap_init() 215 return 0; in _rsnd_gen_regmap_init() 224 RSND_GEN_S_REG(SSI_SYS_INT_ENABLE0, 0x850), in rsnd_gen4_probe() 225 RSND_GEN_S_REG(SSI_SYS_INT_ENABLE2, 0x858), in rsnd_gen4_probe() 226 RSND_GEN_S_REG(SSI_SYS_INT_ENABLE4, 0x890), in rsnd_gen4_probe() [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | imx6dl-pinfunc.h | 17 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x04c 0x360 0x000 0x0 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC 0x04c 0x360 0x000 0x1 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x04c 0x360 0x7f8 0x2 0x0 20 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x04c 0x360 0x000 0x3 0x0 21 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x04c 0x360 0x8fc 0x3 0x0 22 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28 0x04c 0x360 0x000 0x5 0x0 23 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07 0x04c 0x360 0x000 0x7 0x0 24 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x050 0x364 0x000 0x0 0x0 25 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS 0x050 0x364 0x000 0x1 0x0 26 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0 0x050 0x364 0x800 0x2 0x0 [all …]
|
H A D | imx6sl-pinfunc.h | 17 #define MX6SL_PAD_AUD_MCLK__AUDIO_CLK_OUT 0x04c 0x2a4 0x000 0x0 0x0 18 #define MX6SL_PAD_AUD_MCLK__PWM4_OUT 0x04c 0x2a4 0x000 0x1 0x0 19 #define MX6SL_PAD_AUD_MCLK__ECSPI3_RDY 0x04c 0x2a4 0x6b4 0x2 0x0 20 #define MX6SL_PAD_AUD_MCLK__FEC_MDC 0x04c 0x2a4 0x000 0x3 0x0 21 #define MX6SL_PAD_AUD_MCLK__WDOG2_RESET_B_DEB 0x04c 0x2a4 0x000 0x4 0x0 22 #define MX6SL_PAD_AUD_MCLK__GPIO1_IO06 0x04c 0x2a4 0x000 0x5 0x0 23 #define MX6SL_PAD_AUD_MCLK__SPDIF_EXT_CLK 0x04c 0x2a4 0x7f4 0x6 0x0 24 #define MX6SL_PAD_AUD_RXC__AUD3_RXC 0x050 0x2a8 0x000 0x0 0x0 25 #define MX6SL_PAD_AUD_RXC__I2C1_SDA 0x050 0x2a8 0x720 0x1 0x0 26 #define MX6SL_PAD_AUD_RXC__UART3_TX_DATA 0x050 0x2a8 0x000 0x2 0x0 [all …]
|
/openbmc/linux/drivers/gpu/drm/radeon/ |
H A D | sumod.h | 30 #define RCU_FW_VERSION 0x30c 32 #define RCU_PWR_GATING_SEQ0 0x408 33 #define RCU_PWR_GATING_SEQ1 0x40c 34 #define RCU_PWR_GATING_CNTL 0x410 35 # define PWR_GATING_EN (1 << 0) 36 # define RSVD_MASK (0x3 << 1) 38 # define PCV_MASK (0x1f << 3) 41 # define PCP_MASK (0xf << 8) 44 # define RPW_MASK (0xf << 16) 47 # define ID_MASK (0xf << 24) [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-sunxi/ |
H A D | display.h | 12 u32 enable; /* 0x000 */ 13 u32 frame_ctrl; /* 0x004 */ 14 u32 bypass; /* 0x008 */ 15 u32 algorithm_sel; /* 0x00c */ 16 u32 line_int_ctrl; /* 0x010 */ 17 u8 res0[0x0c]; /* 0x014 */ 18 u32 ch0_addr; /* 0x020 */ 19 u32 ch1_addr; /* 0x024 */ 20 u32 ch2_addr; /* 0x028 */ 21 u32 field_sequence; /* 0x02c */ [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtlwifi/rtl8192ee/ |
H A D | dm.h | 11 #define MF_USC_LSC 0 14 #define MAIN_ANT 0 17 #define AUX_ANT_CG_TRX 0 18 #define MAIN_ANT_CGCS_RX 0 22 #define DM_REG_RF_MODE_11N 0x00 23 #define DM_REG_RF_0B_11N 0x0B 24 #define DM_REG_CHNBW_11N 0x18 25 #define DM_REG_T_METER_11N 0x24 26 #define DM_REG_RF_25_11N 0x25 27 #define DM_REG_RF_26_11N 0x26 [all …]
|