Searched +full:0 +full:x42d (Results 1 – 13 of 13) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/media/ |
H A D | qcom,sdm660-venus.yaml | 113 reg = <0x0cc00000 0xff000>; 119 interconnects = <&gnoc 0 &mnoc 13>, 123 iommus = <&mmss_smmu 0x400>, 124 <&mmss_smmu 0x401>, 125 <&mmss_smmu 0x40a>, 126 <&mmss_smmu 0x407>, 127 <&mmss_smmu 0x40e>, 128 <&mmss_smmu 0x40f>, 129 <&mmss_smmu 0x408>, 130 <&mmss_smmu 0x409>, [all …]
|
/openbmc/linux/drivers/media/dvb-frontends/ |
H A D | au8522_priv.h | 27 #define AU8522_ANALOG_MODE 0 88 #define AU8522_INPUT_CONTROL_REG081H 0x081 89 #define AU8522_PGA_CONTROL_REG082H 0x082 90 #define AU8522_CLAMPING_CONTROL_REG083H 0x083 92 #define AU8522_MODULE_CLOCK_CONTROL_REG0A3H 0x0A3 93 #define AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H 0x0A4 94 #define AU8522_SYSTEM_MODULE_CONTROL_1_REG0A5H 0x0A5 95 #define AU8522_AGC_CONTROL_RANGE_REG0A6H 0x0A6 96 #define AU8522_SYSTEM_GAIN_CONTROL_REG0A7H 0x0A7 97 #define AU8522_TUNER_AGC_RF_STOP_REG0A8H 0x0A8 [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/oss/ |
H A D | oss_2_0_d.h | 27 #define mmIH_VMID_0_LUT 0xf50 28 #define mmIH_VMID_1_LUT 0xf51 29 #define mmIH_VMID_2_LUT 0xf52 30 #define mmIH_VMID_3_LUT 0xf53 31 #define mmIH_VMID_4_LUT 0xf54 32 #define mmIH_VMID_5_LUT 0xf55 33 #define mmIH_VMID_6_LUT 0xf56 34 #define mmIH_VMID_7_LUT 0xf57 35 #define mmIH_VMID_8_LUT 0xf58 36 #define mmIH_VMID_9_LUT 0xf59 [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-tegra/ |
H A D | dc.h | 12 /* CMD register 0x000 ~ 0x43 */ 14 /* Address 0x000 ~ 0x002 */ 21 /* Address 0x008 ~ 0x00a */ 28 /* Address 0x010 ~ 0x012 */ 35 /* Address 0x018 ~ 0x01a */ 42 /* Address 0x028 */ 47 /* Address 0x030 ~ 0x033 */ 55 /* Address 0x036 ~ 0x03e */ 68 /* Address 0x040 ~ 0x043 */ 80 /* COM register 0x300 ~ 0x329 */ [all …]
|
/openbmc/linux/drivers/gpu/drm/tegra/ |
H A D | dc.h | 176 #define DC_CMD_GENERAL_INCR_SYNCPT 0x000 177 #define DC_CMD_GENERAL_INCR_SYNCPT_CNTRL 0x001 179 #define SYNCPT_CNTRL_SOFT_RESET (1 << 0) 180 #define DC_CMD_GENERAL_INCR_SYNCPT_ERROR 0x002 181 #define DC_CMD_WIN_A_INCR_SYNCPT 0x008 182 #define DC_CMD_WIN_A_INCR_SYNCPT_CNTRL 0x009 183 #define DC_CMD_WIN_A_INCR_SYNCPT_ERROR 0x00a 184 #define DC_CMD_WIN_B_INCR_SYNCPT 0x010 185 #define DC_CMD_WIN_B_INCR_SYNCPT_CNTRL 0x011 186 #define DC_CMD_WIN_B_INCR_SYNCPT_ERROR 0x012 [all …]
|
/openbmc/linux/drivers/media/i2c/ |
H A D | rj54n1cb0c.c | 24 #define RJ54N1_DEV_CODE 0x0400 25 #define RJ54N1_DEV_CODE2 0x0401 26 #define RJ54N1_OUT_SEL 0x0403 27 #define RJ54N1_XY_OUTPUT_SIZE_S_H 0x0404 28 #define RJ54N1_X_OUTPUT_SIZE_S_L 0x0405 29 #define RJ54N1_Y_OUTPUT_SIZE_S_L 0x0406 30 #define RJ54N1_XY_OUTPUT_SIZE_P_H 0x0407 31 #define RJ54N1_X_OUTPUT_SIZE_P_L 0x0408 32 #define RJ54N1_Y_OUTPUT_SIZE_P_L 0x0409 33 #define RJ54N1_LINE_LENGTH_PCK_S_H 0x040a [all …]
|
/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | sdm630.dtsi | 33 #clock-cells = <0>; 40 #clock-cells = <0>; 48 #size-cells = <0>; 53 reg = <0x0 0x100>; 73 reg = <0x0 0x101>; 88 reg = <0x0 0x102>; 103 reg = <0x0 0x103>; 115 CPU4: cpu@0 { 118 reg = <0x0 0x0>; 138 reg = <0x0 0x1>; [all …]
|
/openbmc/linux/include/linux/mfd/madera/ |
H A D | registers.h | 14 #define MADERA_SOFTWARE_RESET 0x00 15 #define MADERA_HARDWARE_REVISION 0x01 16 #define MADERA_CTRL_IF_CFG_1 0x08 17 #define MADERA_CTRL_IF_CFG_2 0x09 18 #define MADERA_CTRL_IF_CFG_3 0x0A 19 #define MADERA_WRITE_SEQUENCER_CTRL_0 0x16 20 #define MADERA_WRITE_SEQUENCER_CTRL_1 0x17 21 #define MADERA_WRITE_SEQUENCER_CTRL_2 0x18 22 #define MADERA_TONE_GENERATOR_1 0x20 23 #define MADERA_TONE_GENERATOR_2 0x21 [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtw89/ |
H A D | core.h | 22 #define MASKBYTE0 0xff 23 #define MASKBYTE1 0xff00 24 #define MASKBYTE2 0xff0000 25 #define MASKBYTE3 0xff000000 26 #define MASKBYTE4 0xff00000000ULL 27 #define MASKHWORD 0xffff0000 28 #define MASKLWORD 0x0000ffff 29 #define MASKDWORD 0xffffffff 30 #define RFREG_MASK 0xfffff 31 #define INV_RF_DATA 0xffffffff [all …]
|
/openbmc/qemu/disas/ |
H A D | alpha.c | 65 #define AXP_OPCODE_BASE 0x0001 /* Base architecture -- all cpus. */ 66 #define AXP_OPCODE_EV4 0x0002 /* EV4 specific PALcode insns. */ 67 #define AXP_OPCODE_EV5 0x0004 /* EV5 specific PALcode insns. */ 68 #define AXP_OPCODE_EV6 0x0008 /* EV6 specific PALcode insns. */ 69 #define AXP_OPCODE_BWX 0x0100 /* Byte/word extension (amask bit 0). */ 70 #define AXP_OPCODE_CIX 0x0200 /* "Count" extension (amask bit 1). */ 71 #define AXP_OPCODE_MAX 0x0400 /* Multimedia extension (amask bit 8). */ 76 #define AXP_OP(i) (((i) >> 26) & 0x3F) 79 #define AXP_NOPS 0x40 122 if ((o->flags & AXP_OPERAND_SIGNED) != 0 [all …]
|
/openbmc/linux/include/linux/mfd/arizona/ |
H A D | registers.h | 16 #define ARIZONA_SOFTWARE_RESET 0x00 17 #define ARIZONA_DEVICE_REVISION 0x01 18 #define ARIZONA_CTRL_IF_SPI_CFG_1 0x08 19 #define ARIZONA_CTRL_IF_I2C1_CFG_1 0x09 20 #define ARIZONA_CTRL_IF_I2C2_CFG_1 0x0A 21 #define ARIZONA_CTRL_IF_I2C1_CFG_2 0x0B 22 #define ARIZONA_CTRL_IF_I2C2_CFG_2 0x0C 23 #define ARIZONA_CTRL_IF_STATUS_1 0x0D 24 #define ARIZONA_WRITE_SEQUENCER_CTRL_0 0x16 25 #define ARIZONA_WRITE_SEQUENCER_CTRL_1 0x17 [all …]
|
/openbmc/linux/drivers/mfd/ |
H A D | cs47l85-tables.c | 18 { 0x80, 0x0003 }, 19 { 0x213, 0x03E4 }, 20 { 0x177, 0x0281 }, 21 { 0x197, 0x0281 }, 22 { 0x1B7, 0x0281 }, 23 { 0x4B1, 0x010A }, 24 { 0x4CF, 0x0933 }, 25 { 0x36C, 0x011B }, 26 { 0x4B8, 0x1120 }, 27 { 0x4A0, 0x3280 }, [all …]
|
/openbmc/linux/drivers/net/wireless/broadcom/brcm80211/brcmsmac/phy/ |
H A D | phy_n.c | 28 radio_type##_##jspace##0 : \ 34 radio_type##_##jspace##0 : \ 42 radio_type##_##jspace##0##_##reg_name : \ 47 radio_type##_##jspace##0##_##reg_name : \ 53 radio_type##_##reg_name##_##jspace##0 : \ 58 radio_type##_##reg_name##_##jspace##0 : \ 107 #define NPHY_RSSICAL_NB_TARGET 0 120 #define NPHY_RSSI_SXT(x) ((s8) (-((x) & 0x20) + ((x) & 0x1f))) 129 #define NPHY_N_GCTL 0x66 135 #define NPHY_PAPD_COMP_OFF 0 [all …]
|