/openbmc/linux/arch/arm/boot/dts/microchip/ |
H A D | at91-lmu5000.dts | 20 reg = <0x20000000 0x4000000>; 28 main_clock: clock@0 { 43 pinctrl-0 = <&pinctrl_nand_cs &pinctrl_nand_rb>; 48 reg = <0x3 0x0 0x800000>; 62 kernel@0 { 64 reg = <0x0 0x400000>; 69 reg = <0x400000 0x3C00000>; 74 reg = <0x4000000 0x2000000>; 79 reg = <0x6000000 0x2000000>; 107 pinctrl-0 = <&pinctrl_ssc0_tx>; [all …]
|
H A D | at91sam9m10g45ek.dts | 22 reg = <0x70000000 0x4000000>; 42 timer@0 { 44 reg = <0>, <1>; 54 pinctrl-0 = 70 reg = <0x30>; 72 pinctrl-0 = <&pinctrl_pck1_as_isi_mck &pinctrl_sensor_power &pinctrl_sensor_reset>; 98 pinctrl-0 = < 104 slot@0 { 105 reg = <0>; 112 pinctrl-0 = < [all …]
|
/openbmc/qemu/tests/qemu-iotests/ |
H A D | 204.out | 5 wrote 134217728/134217728 bytes at offset 0 8 wrote 115343360/115343360 bytes at offset 0 32 0/1048576 bytes allocated at offset 127 MiB 33 110 MiB (0x6e00000) bytes allocated at offset 0 bytes (0x0) 34 18 MiB (0x1200000) bytes not allocated at offset 110 MiB (0x6e00000) 37 read 1000/1000 bytes at offset 0 58 0 0x800000 TEST_DIR/t.IMGFMT 59 0x900000 0x2400000 TEST_DIR/t.IMGFMT 60 0x3c00000 0x1100000 TEST_DIR/t.IMGFMT 61 0x6a00000 0x400000 TEST_DIR/t.IMGFMT [all …]
|
/openbmc/u-boot/include/configs/ |
H A D | socfpga_stratix10_socdk.h | 17 #define CONFIG_LOADADDR 0x2000000 21 #define CPU_RELEASE_ADDR 0xFFD12210 23 #define CONFIG_SYS_MEM_RESERVE_SECURE 0 /* using OCRAM, not DDR */ 40 #define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000 41 #define CONFIG_SYS_INIT_RAM_SIZE 0x40000 51 #define CONFIG_ENV_SIZE 0x1000 52 #define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */ 60 /*#define CONFIG_QSPI_RBF_ADDR 0x720000*/ 68 #define CONFIG_ENV_OFFSET 0x710000 76 #define MTDIDS_DEFAULT "nor0=ff705000.spi.0" [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/clock/ |
H A D | qcom,sc7280-lpasscorecc.yaml | 136 reg = <0x3300000 0x30000>, 137 <0x32a9000 0x1000>; 154 reg = <0x3c00000 0x28>; 168 reg = <0x3900000 0x50000>; 183 reg = <0x3380000 0x30000>;
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | at91sam9m10g45ek.dts | 24 reg = <0x70000000 0x4000000>; 45 pinctrl-0 = 61 reg = <0x30>; 63 pinctrl-0 = <&pinctrl_pck1_as_isi_mck &pinctrl_sensor_power &pinctrl_sensor_reset>; 89 pinctrl-0 = < 94 slot@0 { 95 reg = <0>; 102 pinctrl-0 = < 107 slot@0 { 108 reg = <0>; [all …]
|
/openbmc/linux/drivers/media/dvb-frontends/ |
H A D | drxk_map.h | 2 #define AUD_COMM_EXEC__A 0x1000000 3 #define AUD_COMM_EXEC_STOP 0x0 4 #define FEC_COMM_EXEC__A 0x1C00000 5 #define FEC_COMM_EXEC_STOP 0x0 6 #define FEC_COMM_EXEC_ACTIVE 0x1 7 #define FEC_DI_COMM_EXEC__A 0x1C20000 8 #define FEC_DI_COMM_EXEC_STOP 0x0 9 #define FEC_DI_INPUT_CTL__A 0x1C20016 10 #define FEC_RS_COMM_EXEC__A 0x1C30000 11 #define FEC_RS_COMM_EXEC_STOP 0x0 [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/oss/ |
H A D | oss_3_0_1_sh_mask.h | 27 #define IH_VMID_0_LUT__PASID_MASK 0xffff 28 #define IH_VMID_0_LUT__PASID__SHIFT 0x0 29 #define IH_VMID_1_LUT__PASID_MASK 0xffff 30 #define IH_VMID_1_LUT__PASID__SHIFT 0x0 31 #define IH_VMID_2_LUT__PASID_MASK 0xffff 32 #define IH_VMID_2_LUT__PASID__SHIFT 0x0 33 #define IH_VMID_3_LUT__PASID_MASK 0xffff 34 #define IH_VMID_3_LUT__PASID__SHIFT 0x0 35 #define IH_VMID_4_LUT__PASID_MASK 0xffff 36 #define IH_VMID_4_LUT__PASID__SHIFT 0x0 [all …]
|
H A D | oss_3_0_sh_mask.h | 27 #define IH_VMID_0_LUT__PASID_MASK 0xffff 28 #define IH_VMID_0_LUT__PASID__SHIFT 0x0 29 #define IH_VMID_1_LUT__PASID_MASK 0xffff 30 #define IH_VMID_1_LUT__PASID__SHIFT 0x0 31 #define IH_VMID_2_LUT__PASID_MASK 0xffff 32 #define IH_VMID_2_LUT__PASID__SHIFT 0x0 33 #define IH_VMID_3_LUT__PASID_MASK 0xffff 34 #define IH_VMID_3_LUT__PASID__SHIFT 0x0 35 #define IH_VMID_4_LUT__PASID_MASK 0xffff 36 #define IH_VMID_4_LUT__PASID__SHIFT 0x0 [all …]
|
/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | sm8150-sony-xperia-kumano.dtsi | 26 qcom,msm-id = <339 0x20000>; /* SM8150 v2 */ 27 qcom,board-id = <8 0>; 36 reg = <0 0x9c000000 0 0x2300000>; 55 pinctrl-0 = <&focus_n &snapshot_n &vol_down_n>; 91 pinctrl-0 = <&main_cam_pwr_en>; 101 pinctrl-0 = <&sub_cam_pwr_en>; 111 pinctrl-0 = <&chat_cam_pwr_en>; 121 pinctrl-0 = <&supwc_pwr_en>; 131 pinctrl-0 = <&main_cam_pwr_vmdr_en>; 141 pinctrl-0 = <&rgbc_ir_pwr_en>; [all …]
|
/openbmc/linux/drivers/misc/ |
H A D | xilinx_sdfec.c | 34 #define XSDFEC_CODE_WR_PROTECT_ADDR (0x4) 37 #define XSDFEC_ACTIVE_ADDR (0x8) 38 #define XSDFEC_IS_ACTIVITY_SET (0x1) 41 #define XSDFEC_AXIS_WIDTH_ADDR (0xC) 45 #define XSDFEC_AXIS_DIN_WIDTH_LSB (0) 48 #define XSDFEC_AXIS_ENABLE_ADDR (0x10) 49 #define XSDFEC_AXIS_OUT_ENABLE_MASK (0x38) 50 #define XSDFEC_AXIS_IN_ENABLE_MASK (0x7) 55 #define XSDFEC_FEC_CODE_ADDR (0x14) 58 #define XSDFEC_ORDER_ADDR (0x18) [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/smu/ |
H A D | smu_8_0_sh_mask.h | 27 #define THM_TCON_CSR_CONFIG__TCC_ADDR_MASK 0x3ff 28 #define THM_TCON_CSR_CONFIG__TCC_ADDR__SHIFT 0x0 29 #define THM_TCON_CSR_CONFIG__TCC_READ_OP_MASK 0x400 30 #define THM_TCON_CSR_CONFIG__TCC_READ_OP__SHIFT 0xa 31 #define THM_TCON_CSR_DATA__TCC_DATA_MASK 0xfff 32 #define THM_TCON_CSR_DATA__TCC_DATA__SHIFT 0x0 33 #define THM_TCON_CSR_DATA__TCC_REQ_DONE_MASK 0x1000 34 #define THM_TCON_CSR_DATA__TCC_REQ_DONE__SHIFT 0xc 35 #define THM_TCON_HTC__HTC_EN_MASK 0x1 36 #define THM_TCON_HTC__HTC_EN__SHIFT 0x0 [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gca/ |
H A D | gfx_7_2_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE_MASK 0x8 36 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE__SHIFT 0x3 [all …]
|
H A D | gfx_8_0_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x1 36 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0 [all …]
|
H A D | gfx_8_1_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x1 36 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0 [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dce/ |
H A D | dce_8_0_sh_mask.h | 27 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON_MASK 0x1 28 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON__SHIFT 0x0 29 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE_MASK 0x1 30 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE__SHIFT 0x0 31 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA_MASK 0xffffff 32 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA__SHIFT 0x0 33 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS_MASK 0x3000000 34 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS__SHIFT 0x18 35 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE_MASK 0x10000000 36 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE__SHIFT 0x1c [all …]
|
H A D | dce_11_0_sh_mask.h | 27 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON_MASK 0x1 28 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON__SHIFT 0x0 29 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE_MASK 0x1 30 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE__SHIFT 0x0 31 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA_MASK 0xffffff 32 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA__SHIFT 0x0 33 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS_MASK 0x3000000 34 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS__SHIFT 0x18 35 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE_MASK 0x10000000 36 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE__SHIFT 0x1c [all …]
|
H A D | dce_10_0_sh_mask.h | 27 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON_MASK 0x1 28 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON__SHIFT 0x0 29 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE_MASK 0x1 30 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE__SHIFT 0x0 31 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA_MASK 0xffffff 32 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA__SHIFT 0x0 33 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS_MASK 0x3000000 34 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS__SHIFT 0x18 35 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE_MASK 0x10000000 36 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE__SHIFT 0x1c [all …]
|
H A D | dce_11_2_sh_mask.h | 27 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON_MASK 0x1 28 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON__SHIFT 0x0 29 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE_MASK 0x1 30 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE__SHIFT 0x0 31 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA_MASK 0xffffff 32 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA__SHIFT 0x0 33 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS_MASK 0x3000000 34 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS__SHIFT 0x18 35 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE_MASK 0x10000000 36 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE__SHIFT 0x1c [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/bif/ |
H A D | bif_4_1_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE_MASK 0x2 36 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE__SHIFT 0x1 [all …]
|
H A D | bif_5_0_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE_MASK 0x2 36 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE__SHIFT 0x1 [all …]
|
H A D | bif_5_1_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define BIF_MM_INDACCESS_CNTL__MM_INDACCESS_DIS_MASK 0x2 36 #define BIF_MM_INDACCESS_CNTL__MM_INDACCESS_DIS__SHIFT 0x1 [all …]
|