/openbmc/u-boot/arch/arm/include/asm/arch-sunxi/ |
H A D | cpu_sun50i_h6.h | 11 #define SUNXI_SRAM_C_BASE 0x00028000 12 #define SUNXI_SRAM_A2_BASE 0x00100000 14 #define SUNXI_DE3_BASE 0x01000000 15 #define SUNXI_SS_BASE 0x01904000 16 #define SUNXI_EMCE_BASE 0x01905000 18 #define SUNXI_SRAMC_BASE 0x03000000 19 #define SUNXI_CCM_BASE 0x03001000 20 #define SUNXI_DMA_BASE 0x03002000 21 /* SID address space starts at 0x03006000, but e-fuse is at offset 0x200 */ 22 #define SUNXI_SIDC_BASE 0x03006000 [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/display/msm/ |
H A D | mdp4.yaml | 44 port@0: 78 reg = <0x05100000 0xf0000>; 79 interrupts = <0 75 0>; 97 #size-cells = <0>; 99 port@0 { 100 reg = <0>;
|
/openbmc/linux/drivers/net/wireless/ath/ath9k/ |
H A D | ar9001_initvals.h | 19 {0x00001030, 0x00000230, 0x00000460, 0x000002c0, 0x00000160}, 20 {0x00001070, 0x00000168, 0x000002d0, 0x00000318, 0x0000018c}, 21 {0x000010b0, 0x00000e60, 0x00001cc0, 0x00007c70, 0x00003e38}, 22 {0x000010f0, 0x0000a000, 0x00014000, 0x00016000, 0x0000b000}, 23 {0x00008014, 0x03e803e8, 0x07d007d0, 0x10801600, 0x08400b00}, 24 {0x0000801c, 0x128d93a7, 0x128d93cf, 0x12e013d7, 0x12e013ab}, 25 {0x00008120, 0x08f04800, 0x08f04800, 0x08f04810, 0x08f04810}, 26 {0x000081d0, 0x00003210, 0x00003210, 0x0000320a, 0x0000320a}, 27 {0x00009804, 0x00000300, 0x000003c4, 0x000003c4, 0x00000300}, 28 {0x00009820, 0x02020200, 0x02020200, 0x02020200, 0x02020200}, [all …]
|
H A D | ar5008_initvals.h | 19 {0x00001030, 0x00000230, 0x00000460, 0x000002c0, 0x00000160}, 20 {0x00001070, 0x00000168, 0x000002d0, 0x00000318, 0x0000018c}, 21 {0x000010b0, 0x00000e60, 0x00001cc0, 0x00007c70, 0x00003e38}, 22 {0x000010f0, 0x0000a000, 0x00014000, 0x00016000, 0x0000b000}, 23 {0x00008014, 0x03e803e8, 0x07d007d0, 0x10801600, 0x08400b00}, 24 {0x0000801c, 0x128d93a7, 0x128d93cf, 0x12e013d7, 0x12e013ab}, 25 {0x00008120, 0x08f04800, 0x08f04800, 0x08f04810, 0x08f04810}, 26 {0x000081d0, 0x00003210, 0x00003210, 0x0000320a, 0x0000320a}, 27 {0x00009804, 0x00000300, 0x000003c4, 0x000003c4, 0x00000300}, 28 {0x00009820, 0x02020200, 0x02020200, 0x02020200, 0x02020200}, [all …]
|
/openbmc/linux/arch/arm/net/ |
H A D | bpf_jit_32.h | 12 #define ARM_R0 0 29 #define ARM_COND_EQ 0x0 /* == */ 30 #define ARM_COND_NE 0x1 /* != */ 31 #define ARM_COND_CS 0x2 /* unsigned >= */ 33 #define ARM_COND_CC 0x3 /* unsigned < */ 35 #define ARM_COND_MI 0x4 /* < 0 */ 36 #define ARM_COND_PL 0x5 /* >= 0 */ 37 #define ARM_COND_VS 0x6 /* Signed Overflow */ 38 #define ARM_COND_VC 0x7 /* No Signed Overflow */ 39 #define ARM_COND_HI 0x8 /* unsigned > */ [all …]
|
/openbmc/linux/arch/arm64/boot/dts/allwinner/ |
H A D | sun50i-h616.dtsi | 20 #size-cells = <0>; 22 cpu0: cpu@0 { 25 reg = <0>; 66 reg = <0x0 0x40000000 0x0 0x40000>; 72 #clock-cells = <0>; 109 ranges = <0x0 0x0 0x0 0x40000000>; 113 reg = <0x03000000 0x1000>; 120 reg = <0x00028000 0x30000>; 123 ranges = <0 0x00028000 0x30000>; 129 reg = <0x03001000 0x1000>; [all …]
|
H A D | sun50i-h6.dtsi | 22 #size-cells = <0>; 24 cpu0: cpu@0 { 27 reg = <0>; 72 #clock-cells = <0>; 114 reg = <0x1000000 0x400000>; 118 ranges = <0 0x1000000 0x400000>; 120 display_clocks: clock@0 { 122 reg = <0x0 0x10000>; 133 compatible = "allwinner,sun50i-h6-de3-mixer-0"; 134 reg = <0x100000 0x100000>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/qcom/ |
H A D | qcom-apq8064.dtsi | 25 reg = <0x80000000 0x200000>; 30 reg = <0x8f000000 0x700000>; 37 #size-cells = <0>; 39 CPU0: cpu@0 { 43 reg = <0>; 100 memory@0 { 102 reg = <0x0 0x0>; 111 coefficients = <1199 0>; 132 coefficients = <1132 0>; 153 coefficients = <1199 0>; [all …]
|
/openbmc/linux/drivers/net/wireless/ath/ath5k/ |
H A D | initvals.c | 32 * @ini_mode: 0 to write 1 to read (and clear) 39 AR5K_INI_WRITE = 0, /* Default */ 57 { AR5K_NOQCU_TXDP0, 0 }, 58 { AR5K_NOQCU_TXDP1, 0 }, 59 { AR5K_RXDP, 0 }, 60 { AR5K_CR, 0 }, 61 { AR5K_ISR, 0, AR5K_INI_READ }, 62 { AR5K_IMR, 0 }, 64 { AR5K_BSR, 0, AR5K_INI_READ }, 70 { AR5K_RPGTO, 0 }, [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtl8xxxu/ |
H A D | rtl8xxxu_8188f.c | 34 {0x024, 0xDF}, {0x025, 0x07}, {0x02B, 0x1C}, {0x283, 0x20}, 35 {0x421, 0x0F}, {0x428, 0x0A}, {0x429, 0x10}, {0x430, 0x00}, 36 {0x431, 0x00}, {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, 37 {0x435, 0x05}, {0x436, 0x07}, {0x437, 0x08}, {0x43C, 0x04}, 38 {0x43D, 0x05}, {0x43E, 0x07}, {0x43F, 0x08}, {0x440, 0x5D}, 39 {0x441, 0x01}, {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, 40 {0x446, 0x00}, {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xF0}, 41 {0x44A, 0x0F}, {0x44B, 0x3E}, {0x44C, 0x10}, {0x44D, 0x00}, 42 {0x44E, 0x00}, {0x44F, 0x00}, {0x450, 0x00}, {0x451, 0xF0}, 43 {0x452, 0x0F}, {0x453, 0x00}, {0x456, 0x5E}, {0x460, 0x44}, [all …]
|
/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | sdm630.dtsi | 33 #clock-cells = <0>; 40 #clock-cells = <0>; 48 #size-cells = <0>; 53 reg = <0x0 0x100>; 73 reg = <0x0 0x101>; 88 reg = <0x0 0x102>; 103 reg = <0x0 0x103>; 115 CPU4: cpu@0 { 118 reg = <0x0 0x0>; 138 reg = <0x0 0x1>; [all …]
|