1 /*
2  * Copyright 2016 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #include <linux/delay.h>
25 #include <linux/module.h>
26 #include <linux/pci.h>
27 #include <linux/slab.h>
28 
29 #include "hwmgr.h"
30 #include "amd_powerplay.h"
31 #include "hardwaremanager.h"
32 #include "ppatomfwctrl.h"
33 #include "atomfirmware.h"
34 #include "cgs_common.h"
35 #include "vega10_powertune.h"
36 #include "smu9.h"
37 #include "smu9_driver_if.h"
38 #include "vega10_inc.h"
39 #include "soc15_common.h"
40 #include "pppcielanes.h"
41 #include "vega10_hwmgr.h"
42 #include "vega10_smumgr.h"
43 #include "vega10_processpptables.h"
44 #include "vega10_pptable.h"
45 #include "vega10_thermal.h"
46 #include "pp_debug.h"
47 #include "amd_pcie_helpers.h"
48 #include "ppinterrupt.h"
49 #include "pp_overdriver.h"
50 #include "pp_thermal.h"
51 #include "vega10_baco.h"
52 
53 #include "smuio/smuio_9_0_offset.h"
54 #include "smuio/smuio_9_0_sh_mask.h"
55 
56 #define smnPCIE_LC_SPEED_CNTL			0x11140290
57 #define smnPCIE_LC_LINK_WIDTH_CNTL		0x11140288
58 
59 #define HBM_MEMORY_CHANNEL_WIDTH    128
60 
61 static const uint32_t channel_number[] = {1, 2, 0, 4, 0, 8, 0, 16, 2};
62 
63 #define mmDF_CS_AON0_DramBaseAddress0                                                                  0x0044
64 #define mmDF_CS_AON0_DramBaseAddress0_BASE_IDX                                                         0
65 
66 //DF_CS_AON0_DramBaseAddress0
67 #define DF_CS_AON0_DramBaseAddress0__AddrRngVal__SHIFT                                                        0x0
68 #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn__SHIFT                                                    0x1
69 #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT                                                      0x4
70 #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel__SHIFT                                                      0x8
71 #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr__SHIFT                                                      0xc
72 #define DF_CS_AON0_DramBaseAddress0__AddrRngVal_MASK                                                          0x00000001L
73 #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn_MASK                                                      0x00000002L
74 #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK                                                        0x000000F0L
75 #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel_MASK                                                        0x00000700L
76 #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr_MASK                                                        0xFFFFF000L
77 
78 typedef enum {
79 	CLK_SMNCLK = 0,
80 	CLK_SOCCLK,
81 	CLK_MP0CLK,
82 	CLK_MP1CLK,
83 	CLK_LCLK,
84 	CLK_DCEFCLK,
85 	CLK_VCLK,
86 	CLK_DCLK,
87 	CLK_ECLK,
88 	CLK_UCLK,
89 	CLK_GFXCLK,
90 	CLK_COUNT,
91 } CLOCK_ID_e;
92 
93 static const ULONG PhwVega10_Magic = (ULONG)(PHM_VIslands_Magic);
94 
cast_phw_vega10_power_state(struct pp_hw_power_state * hw_ps)95 static struct vega10_power_state *cast_phw_vega10_power_state(
96 				  struct pp_hw_power_state *hw_ps)
97 {
98 	PP_ASSERT_WITH_CODE((PhwVega10_Magic == hw_ps->magic),
99 				"Invalid Powerstate Type!",
100 				 return NULL;);
101 
102 	return (struct vega10_power_state *)hw_ps;
103 }
104 
cast_const_phw_vega10_power_state(const struct pp_hw_power_state * hw_ps)105 static const struct vega10_power_state *cast_const_phw_vega10_power_state(
106 				 const struct pp_hw_power_state *hw_ps)
107 {
108 	PP_ASSERT_WITH_CODE((PhwVega10_Magic == hw_ps->magic),
109 				"Invalid Powerstate Type!",
110 				 return NULL;);
111 
112 	return (const struct vega10_power_state *)hw_ps;
113 }
114 
vega10_set_default_registry_data(struct pp_hwmgr * hwmgr)115 static void vega10_set_default_registry_data(struct pp_hwmgr *hwmgr)
116 {
117 	struct vega10_hwmgr *data = hwmgr->backend;
118 
119 	data->registry_data.sclk_dpm_key_disabled =
120 			hwmgr->feature_mask & PP_SCLK_DPM_MASK ? false : true;
121 	data->registry_data.socclk_dpm_key_disabled =
122 			hwmgr->feature_mask & PP_SOCCLK_DPM_MASK ? false : true;
123 	data->registry_data.mclk_dpm_key_disabled =
124 			hwmgr->feature_mask & PP_MCLK_DPM_MASK ? false : true;
125 	data->registry_data.pcie_dpm_key_disabled =
126 			hwmgr->feature_mask & PP_PCIE_DPM_MASK ? false : true;
127 
128 	data->registry_data.dcefclk_dpm_key_disabled =
129 			hwmgr->feature_mask & PP_DCEFCLK_DPM_MASK ? false : true;
130 
131 	if (hwmgr->feature_mask & PP_POWER_CONTAINMENT_MASK) {
132 		data->registry_data.power_containment_support = 1;
133 		data->registry_data.enable_pkg_pwr_tracking_feature = 1;
134 		data->registry_data.enable_tdc_limit_feature = 1;
135 	}
136 
137 	data->registry_data.clock_stretcher_support =
138 			hwmgr->feature_mask & PP_CLOCK_STRETCH_MASK ? true : false;
139 
140 	data->registry_data.ulv_support =
141 			hwmgr->feature_mask & PP_ULV_MASK ? true : false;
142 
143 	data->registry_data.sclk_deep_sleep_support =
144 			hwmgr->feature_mask & PP_SCLK_DEEP_SLEEP_MASK ? true : false;
145 
146 	data->registry_data.disable_water_mark = 0;
147 
148 	data->registry_data.fan_control_support = 1;
149 	data->registry_data.thermal_support = 1;
150 	data->registry_data.fw_ctf_enabled = 1;
151 
152 	data->registry_data.avfs_support =
153 		hwmgr->feature_mask & PP_AVFS_MASK ? true : false;
154 	data->registry_data.led_dpm_enabled = 1;
155 
156 	data->registry_data.vr0hot_enabled = 1;
157 	data->registry_data.vr1hot_enabled = 1;
158 	data->registry_data.regulator_hot_gpio_support = 1;
159 
160 	data->registry_data.didt_support = 1;
161 	if (data->registry_data.didt_support) {
162 		data->registry_data.didt_mode = 6;
163 		data->registry_data.sq_ramping_support = 1;
164 		data->registry_data.db_ramping_support = 0;
165 		data->registry_data.td_ramping_support = 0;
166 		data->registry_data.tcp_ramping_support = 0;
167 		data->registry_data.dbr_ramping_support = 0;
168 		data->registry_data.edc_didt_support = 1;
169 		data->registry_data.gc_didt_support = 0;
170 		data->registry_data.psm_didt_support = 0;
171 	}
172 
173 	data->display_voltage_mode = PPVEGA10_VEGA10DISPLAYVOLTAGEMODE_DFLT;
174 	data->dcef_clk_quad_eqn_a = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
175 	data->dcef_clk_quad_eqn_b = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
176 	data->dcef_clk_quad_eqn_c = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
177 	data->disp_clk_quad_eqn_a = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
178 	data->disp_clk_quad_eqn_b = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
179 	data->disp_clk_quad_eqn_c = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
180 	data->pixel_clk_quad_eqn_a = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
181 	data->pixel_clk_quad_eqn_b = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
182 	data->pixel_clk_quad_eqn_c = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
183 	data->phy_clk_quad_eqn_a = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
184 	data->phy_clk_quad_eqn_b = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
185 	data->phy_clk_quad_eqn_c = PPREGKEY_VEGA10QUADRATICEQUATION_DFLT;
186 
187 	data->gfxclk_average_alpha = PPVEGA10_VEGA10GFXCLKAVERAGEALPHA_DFLT;
188 	data->socclk_average_alpha = PPVEGA10_VEGA10SOCCLKAVERAGEALPHA_DFLT;
189 	data->uclk_average_alpha = PPVEGA10_VEGA10UCLKCLKAVERAGEALPHA_DFLT;
190 	data->gfx_activity_average_alpha = PPVEGA10_VEGA10GFXACTIVITYAVERAGEALPHA_DFLT;
191 }
192 
vega10_set_features_platform_caps(struct pp_hwmgr * hwmgr)193 static int vega10_set_features_platform_caps(struct pp_hwmgr *hwmgr)
194 {
195 	struct vega10_hwmgr *data = hwmgr->backend;
196 	struct phm_ppt_v2_information *table_info =
197 			(struct phm_ppt_v2_information *)hwmgr->pptable;
198 	struct amdgpu_device *adev = hwmgr->adev;
199 
200 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
201 			PHM_PlatformCaps_SclkDeepSleep);
202 
203 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
204 			PHM_PlatformCaps_DynamicPatchPowerState);
205 
206 	if (data->vddci_control == VEGA10_VOLTAGE_CONTROL_NONE)
207 		phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
208 				PHM_PlatformCaps_ControlVDDCI);
209 
210 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
211 			PHM_PlatformCaps_EnableSMU7ThermalManagement);
212 
213 	if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
214 		phm_cap_set(hwmgr->platform_descriptor.platformCaps,
215 				PHM_PlatformCaps_UVDPowerGating);
216 
217 	if (adev->pg_flags & AMD_PG_SUPPORT_VCE)
218 		phm_cap_set(hwmgr->platform_descriptor.platformCaps,
219 				PHM_PlatformCaps_VCEPowerGating);
220 
221 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
222 			PHM_PlatformCaps_UnTabledHardwareInterface);
223 
224 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
225 			PHM_PlatformCaps_FanSpeedInTableIsRPM);
226 
227 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
228 			PHM_PlatformCaps_ODFuzzyFanControlSupport);
229 
230 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
231 				PHM_PlatformCaps_DynamicPowerManagement);
232 
233 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
234 			PHM_PlatformCaps_SMC);
235 
236 	/* power tune caps */
237 	/* assume disabled */
238 	phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
239 			PHM_PlatformCaps_PowerContainment);
240 	phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
241 			PHM_PlatformCaps_DiDtSupport);
242 	phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
243 			PHM_PlatformCaps_SQRamping);
244 	phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
245 			PHM_PlatformCaps_DBRamping);
246 	phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
247 			PHM_PlatformCaps_TDRamping);
248 	phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
249 			PHM_PlatformCaps_TCPRamping);
250 	phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
251 			PHM_PlatformCaps_DBRRamping);
252 	phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
253 			PHM_PlatformCaps_DiDtEDCEnable);
254 	phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
255 			PHM_PlatformCaps_GCEDC);
256 	phm_cap_unset(hwmgr->platform_descriptor.platformCaps,
257 			PHM_PlatformCaps_PSM);
258 
259 	if (data->registry_data.didt_support) {
260 		phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DiDtSupport);
261 		if (data->registry_data.sq_ramping_support)
262 			phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_SQRamping);
263 		if (data->registry_data.db_ramping_support)
264 			phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DBRamping);
265 		if (data->registry_data.td_ramping_support)
266 			phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_TDRamping);
267 		if (data->registry_data.tcp_ramping_support)
268 			phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_TCPRamping);
269 		if (data->registry_data.dbr_ramping_support)
270 			phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DBRRamping);
271 		if (data->registry_data.edc_didt_support)
272 			phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DiDtEDCEnable);
273 		if (data->registry_data.gc_didt_support)
274 			phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_GCEDC);
275 		if (data->registry_data.psm_didt_support)
276 			phm_cap_set(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_PSM);
277 	}
278 
279 	if (data->registry_data.power_containment_support)
280 		phm_cap_set(hwmgr->platform_descriptor.platformCaps,
281 				PHM_PlatformCaps_PowerContainment);
282 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
283 			PHM_PlatformCaps_CAC);
284 
285 	if (table_info->tdp_table->usClockStretchAmount &&
286 			data->registry_data.clock_stretcher_support)
287 		phm_cap_set(hwmgr->platform_descriptor.platformCaps,
288 				PHM_PlatformCaps_ClockStretcher);
289 
290 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
291 			PHM_PlatformCaps_RegulatorHot);
292 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
293 			PHM_PlatformCaps_AutomaticDCTransition);
294 
295 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
296 			PHM_PlatformCaps_UVDDPM);
297 	phm_cap_set(hwmgr->platform_descriptor.platformCaps,
298 			PHM_PlatformCaps_VCEDPM);
299 
300 	return 0;
301 }
302 
vega10_odn_initial_default_setting(struct pp_hwmgr * hwmgr)303 static int vega10_odn_initial_default_setting(struct pp_hwmgr *hwmgr)
304 {
305 	struct vega10_hwmgr *data = hwmgr->backend;
306 	struct phm_ppt_v2_information *table_info =
307 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
308 	struct vega10_odn_dpm_table *odn_table = &(data->odn_dpm_table);
309 	struct vega10_odn_vddc_lookup_table *od_lookup_table;
310 	struct phm_ppt_v1_voltage_lookup_table *vddc_lookup_table;
311 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_table[3];
312 	struct phm_ppt_v1_clock_voltage_dependency_table *od_table[3];
313 	struct pp_atomfwctrl_avfs_parameters avfs_params = {0};
314 	uint32_t i;
315 	int result;
316 
317 	result = pp_atomfwctrl_get_avfs_information(hwmgr, &avfs_params);
318 	if (!result) {
319 		data->odn_dpm_table.max_vddc = avfs_params.ulMaxVddc;
320 		data->odn_dpm_table.min_vddc = avfs_params.ulMinVddc;
321 	}
322 
323 	od_lookup_table = &odn_table->vddc_lookup_table;
324 	vddc_lookup_table = table_info->vddc_lookup_table;
325 
326 	for (i = 0; i < vddc_lookup_table->count; i++)
327 		od_lookup_table->entries[i].us_vdd = vddc_lookup_table->entries[i].us_vdd;
328 
329 	od_lookup_table->count = vddc_lookup_table->count;
330 
331 	dep_table[0] = table_info->vdd_dep_on_sclk;
332 	dep_table[1] = table_info->vdd_dep_on_mclk;
333 	dep_table[2] = table_info->vdd_dep_on_socclk;
334 	od_table[0] = (struct phm_ppt_v1_clock_voltage_dependency_table *)&odn_table->vdd_dep_on_sclk;
335 	od_table[1] = (struct phm_ppt_v1_clock_voltage_dependency_table *)&odn_table->vdd_dep_on_mclk;
336 	od_table[2] = (struct phm_ppt_v1_clock_voltage_dependency_table *)&odn_table->vdd_dep_on_socclk;
337 
338 	for (i = 0; i < 3; i++)
339 		smu_get_voltage_dependency_table_ppt_v1(dep_table[i], od_table[i]);
340 
341 	if (odn_table->max_vddc == 0 || odn_table->max_vddc > 2000)
342 		odn_table->max_vddc = dep_table[0]->entries[dep_table[0]->count - 1].vddc;
343 	if (odn_table->min_vddc == 0 || odn_table->min_vddc > 2000)
344 		odn_table->min_vddc = dep_table[0]->entries[0].vddc;
345 
346 	i = od_table[2]->count - 1;
347 	od_table[2]->entries[i].clk = hwmgr->platform_descriptor.overdriveLimit.memoryClock > od_table[2]->entries[i].clk ?
348 					hwmgr->platform_descriptor.overdriveLimit.memoryClock :
349 					od_table[2]->entries[i].clk;
350 	od_table[2]->entries[i].vddc = odn_table->max_vddc > od_table[2]->entries[i].vddc ?
351 					odn_table->max_vddc :
352 					od_table[2]->entries[i].vddc;
353 
354 	return 0;
355 }
356 
vega10_init_dpm_defaults(struct pp_hwmgr * hwmgr)357 static int vega10_init_dpm_defaults(struct pp_hwmgr *hwmgr)
358 {
359 	struct vega10_hwmgr *data = hwmgr->backend;
360 	uint32_t sub_vendor_id, hw_revision;
361 	uint32_t top32, bottom32;
362 	struct amdgpu_device *adev = hwmgr->adev;
363 	int ret, i;
364 
365 	vega10_initialize_power_tune_defaults(hwmgr);
366 
367 	for (i = 0; i < GNLD_FEATURES_MAX; i++) {
368 		data->smu_features[i].smu_feature_id = 0xffff;
369 		data->smu_features[i].smu_feature_bitmap = 1 << i;
370 		data->smu_features[i].enabled = false;
371 		data->smu_features[i].supported = false;
372 	}
373 
374 	data->smu_features[GNLD_DPM_PREFETCHER].smu_feature_id =
375 			FEATURE_DPM_PREFETCHER_BIT;
376 	data->smu_features[GNLD_DPM_GFXCLK].smu_feature_id =
377 			FEATURE_DPM_GFXCLK_BIT;
378 	data->smu_features[GNLD_DPM_UCLK].smu_feature_id =
379 			FEATURE_DPM_UCLK_BIT;
380 	data->smu_features[GNLD_DPM_SOCCLK].smu_feature_id =
381 			FEATURE_DPM_SOCCLK_BIT;
382 	data->smu_features[GNLD_DPM_UVD].smu_feature_id =
383 			FEATURE_DPM_UVD_BIT;
384 	data->smu_features[GNLD_DPM_VCE].smu_feature_id =
385 			FEATURE_DPM_VCE_BIT;
386 	data->smu_features[GNLD_DPM_MP0CLK].smu_feature_id =
387 			FEATURE_DPM_MP0CLK_BIT;
388 	data->smu_features[GNLD_DPM_LINK].smu_feature_id =
389 			FEATURE_DPM_LINK_BIT;
390 	data->smu_features[GNLD_DPM_DCEFCLK].smu_feature_id =
391 			FEATURE_DPM_DCEFCLK_BIT;
392 	data->smu_features[GNLD_ULV].smu_feature_id =
393 			FEATURE_ULV_BIT;
394 	data->smu_features[GNLD_AVFS].smu_feature_id =
395 			FEATURE_AVFS_BIT;
396 	data->smu_features[GNLD_DS_GFXCLK].smu_feature_id =
397 			FEATURE_DS_GFXCLK_BIT;
398 	data->smu_features[GNLD_DS_SOCCLK].smu_feature_id =
399 			FEATURE_DS_SOCCLK_BIT;
400 	data->smu_features[GNLD_DS_LCLK].smu_feature_id =
401 			FEATURE_DS_LCLK_BIT;
402 	data->smu_features[GNLD_PPT].smu_feature_id =
403 			FEATURE_PPT_BIT;
404 	data->smu_features[GNLD_TDC].smu_feature_id =
405 			FEATURE_TDC_BIT;
406 	data->smu_features[GNLD_THERMAL].smu_feature_id =
407 			FEATURE_THERMAL_BIT;
408 	data->smu_features[GNLD_GFX_PER_CU_CG].smu_feature_id =
409 			FEATURE_GFX_PER_CU_CG_BIT;
410 	data->smu_features[GNLD_RM].smu_feature_id =
411 			FEATURE_RM_BIT;
412 	data->smu_features[GNLD_DS_DCEFCLK].smu_feature_id =
413 			FEATURE_DS_DCEFCLK_BIT;
414 	data->smu_features[GNLD_ACDC].smu_feature_id =
415 			FEATURE_ACDC_BIT;
416 	data->smu_features[GNLD_VR0HOT].smu_feature_id =
417 			FEATURE_VR0HOT_BIT;
418 	data->smu_features[GNLD_VR1HOT].smu_feature_id =
419 			FEATURE_VR1HOT_BIT;
420 	data->smu_features[GNLD_FW_CTF].smu_feature_id =
421 			FEATURE_FW_CTF_BIT;
422 	data->smu_features[GNLD_LED_DISPLAY].smu_feature_id =
423 			FEATURE_LED_DISPLAY_BIT;
424 	data->smu_features[GNLD_FAN_CONTROL].smu_feature_id =
425 			FEATURE_FAN_CONTROL_BIT;
426 	data->smu_features[GNLD_ACG].smu_feature_id = FEATURE_ACG_BIT;
427 	data->smu_features[GNLD_DIDT].smu_feature_id = FEATURE_GFX_EDC_BIT;
428 	data->smu_features[GNLD_PCC_LIMIT].smu_feature_id = FEATURE_PCC_LIMIT_CONTROL_BIT;
429 
430 	if (!data->registry_data.prefetcher_dpm_key_disabled)
431 		data->smu_features[GNLD_DPM_PREFETCHER].supported = true;
432 
433 	if (!data->registry_data.sclk_dpm_key_disabled)
434 		data->smu_features[GNLD_DPM_GFXCLK].supported = true;
435 
436 	if (!data->registry_data.mclk_dpm_key_disabled)
437 		data->smu_features[GNLD_DPM_UCLK].supported = true;
438 
439 	if (!data->registry_data.socclk_dpm_key_disabled)
440 		data->smu_features[GNLD_DPM_SOCCLK].supported = true;
441 
442 	if (PP_CAP(PHM_PlatformCaps_UVDDPM))
443 		data->smu_features[GNLD_DPM_UVD].supported = true;
444 
445 	if (PP_CAP(PHM_PlatformCaps_VCEDPM))
446 		data->smu_features[GNLD_DPM_VCE].supported = true;
447 
448 	data->smu_features[GNLD_DPM_LINK].supported = true;
449 
450 	if (!data->registry_data.dcefclk_dpm_key_disabled)
451 		data->smu_features[GNLD_DPM_DCEFCLK].supported = true;
452 
453 	if (PP_CAP(PHM_PlatformCaps_SclkDeepSleep) &&
454 	    data->registry_data.sclk_deep_sleep_support) {
455 		data->smu_features[GNLD_DS_GFXCLK].supported = true;
456 		data->smu_features[GNLD_DS_SOCCLK].supported = true;
457 		data->smu_features[GNLD_DS_LCLK].supported = true;
458 		data->smu_features[GNLD_DS_DCEFCLK].supported = true;
459 	}
460 
461 	if (data->registry_data.enable_pkg_pwr_tracking_feature)
462 		data->smu_features[GNLD_PPT].supported = true;
463 
464 	if (data->registry_data.enable_tdc_limit_feature)
465 		data->smu_features[GNLD_TDC].supported = true;
466 
467 	if (data->registry_data.thermal_support)
468 		data->smu_features[GNLD_THERMAL].supported = true;
469 
470 	if (data->registry_data.fan_control_support)
471 		data->smu_features[GNLD_FAN_CONTROL].supported = true;
472 
473 	if (data->registry_data.fw_ctf_enabled)
474 		data->smu_features[GNLD_FW_CTF].supported = true;
475 
476 	if (data->registry_data.avfs_support)
477 		data->smu_features[GNLD_AVFS].supported = true;
478 
479 	if (data->registry_data.led_dpm_enabled)
480 		data->smu_features[GNLD_LED_DISPLAY].supported = true;
481 
482 	if (data->registry_data.vr1hot_enabled)
483 		data->smu_features[GNLD_VR1HOT].supported = true;
484 
485 	if (data->registry_data.vr0hot_enabled)
486 		data->smu_features[GNLD_VR0HOT].supported = true;
487 
488 	ret = smum_send_msg_to_smc(hwmgr,
489 			PPSMC_MSG_GetSmuVersion,
490 			&hwmgr->smu_version);
491 	if (ret)
492 		return ret;
493 
494 		/* ACG firmware has major version 5 */
495 	if ((hwmgr->smu_version & 0xff000000) == 0x5000000)
496 		data->smu_features[GNLD_ACG].supported = true;
497 	if (data->registry_data.didt_support)
498 		data->smu_features[GNLD_DIDT].supported = true;
499 
500 	hw_revision = adev->pdev->revision;
501 	sub_vendor_id = adev->pdev->subsystem_vendor;
502 
503 	if ((hwmgr->chip_id == 0x6862 ||
504 		hwmgr->chip_id == 0x6861 ||
505 		hwmgr->chip_id == 0x6868) &&
506 		(hw_revision == 0) &&
507 		(sub_vendor_id != 0x1002))
508 		data->smu_features[GNLD_PCC_LIMIT].supported = true;
509 
510 	/* Get the SN to turn into a Unique ID */
511 	ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_ReadSerialNumTop32, &top32);
512 	if (ret)
513 		return ret;
514 
515 	ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_ReadSerialNumBottom32, &bottom32);
516 	if (ret)
517 		return ret;
518 
519 	adev->unique_id = ((uint64_t)bottom32 << 32) | top32;
520 	return 0;
521 }
522 
523 #ifdef PPLIB_VEGA10_EVV_SUPPORT
vega10_get_socclk_for_voltage_evv(struct pp_hwmgr * hwmgr,phm_ppt_v1_voltage_lookup_table * lookup_table,uint16_t virtual_voltage_id,int32_t * socclk)524 static int vega10_get_socclk_for_voltage_evv(struct pp_hwmgr *hwmgr,
525 	phm_ppt_v1_voltage_lookup_table *lookup_table,
526 	uint16_t virtual_voltage_id, int32_t *socclk)
527 {
528 	uint8_t entry_id;
529 	uint8_t voltage_id;
530 	struct phm_ppt_v2_information *table_info =
531 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
532 
533 	PP_ASSERT_WITH_CODE(lookup_table->count != 0,
534 			"Lookup table is empty",
535 			return -EINVAL);
536 
537 	/* search for leakage voltage ID 0xff01 ~ 0xff08 and sclk */
538 	for (entry_id = 0; entry_id < table_info->vdd_dep_on_sclk->count; entry_id++) {
539 		voltage_id = table_info->vdd_dep_on_socclk->entries[entry_id].vddInd;
540 		if (lookup_table->entries[voltage_id].us_vdd == virtual_voltage_id)
541 			break;
542 	}
543 
544 	PP_ASSERT_WITH_CODE(entry_id < table_info->vdd_dep_on_socclk->count,
545 			"Can't find requested voltage id in vdd_dep_on_socclk table!",
546 			return -EINVAL);
547 
548 	*socclk = table_info->vdd_dep_on_socclk->entries[entry_id].clk;
549 
550 	return 0;
551 }
552 
553 #define ATOM_VIRTUAL_VOLTAGE_ID0             0xff01
554 /**
555  * vega10_get_evv_voltages - Get Leakage VDDC based on leakage ID.
556  *
557  * @hwmgr:  the address of the powerplay hardware manager.
558  * return:  always 0.
559  */
vega10_get_evv_voltages(struct pp_hwmgr * hwmgr)560 static int vega10_get_evv_voltages(struct pp_hwmgr *hwmgr)
561 {
562 	struct vega10_hwmgr *data = hwmgr->backend;
563 	uint16_t vv_id;
564 	uint32_t vddc = 0;
565 	uint16_t i, j;
566 	uint32_t sclk = 0;
567 	struct phm_ppt_v2_information *table_info =
568 			(struct phm_ppt_v2_information *)hwmgr->pptable;
569 	struct phm_ppt_v1_clock_voltage_dependency_table *socclk_table =
570 			table_info->vdd_dep_on_socclk;
571 	int result;
572 
573 	for (i = 0; i < VEGA10_MAX_LEAKAGE_COUNT; i++) {
574 		vv_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
575 
576 		if (!vega10_get_socclk_for_voltage_evv(hwmgr,
577 				table_info->vddc_lookup_table, vv_id, &sclk)) {
578 			if (PP_CAP(PHM_PlatformCaps_ClockStretcher)) {
579 				for (j = 1; j < socclk_table->count; j++) {
580 					if (socclk_table->entries[j].clk == sclk &&
581 							socclk_table->entries[j].cks_enable == 0) {
582 						sclk += 5000;
583 						break;
584 					}
585 				}
586 			}
587 
588 			PP_ASSERT_WITH_CODE(!atomctrl_get_voltage_evv_on_sclk_ai(hwmgr,
589 					VOLTAGE_TYPE_VDDC, sclk, vv_id, &vddc),
590 					"Error retrieving EVV voltage value!",
591 					continue);
592 
593 
594 			/* need to make sure vddc is less than 2v or else, it could burn the ASIC. */
595 			PP_ASSERT_WITH_CODE((vddc < 2000 && vddc != 0),
596 					"Invalid VDDC value", result = -EINVAL;);
597 
598 			/* the voltage should not be zero nor equal to leakage ID */
599 			if (vddc != 0 && vddc != vv_id) {
600 				data->vddc_leakage.actual_voltage[data->vddc_leakage.count] = (uint16_t)(vddc/100);
601 				data->vddc_leakage.leakage_id[data->vddc_leakage.count] = vv_id;
602 				data->vddc_leakage.count++;
603 			}
604 		}
605 	}
606 
607 	return 0;
608 }
609 
610 /**
611  * vega10_patch_with_vdd_leakage - Change virtual leakage voltage to actual value.
612  *
613  * @hwmgr:         the address of the powerplay hardware manager.
614  * @voltage:       pointer to changing voltage
615  * @leakage_table: pointer to leakage table
616  */
vega10_patch_with_vdd_leakage(struct pp_hwmgr * hwmgr,uint16_t * voltage,struct vega10_leakage_voltage * leakage_table)617 static void vega10_patch_with_vdd_leakage(struct pp_hwmgr *hwmgr,
618 		uint16_t *voltage, struct vega10_leakage_voltage *leakage_table)
619 {
620 	uint32_t index;
621 
622 	/* search for leakage voltage ID 0xff01 ~ 0xff08 */
623 	for (index = 0; index < leakage_table->count; index++) {
624 		/* if this voltage matches a leakage voltage ID */
625 		/* patch with actual leakage voltage */
626 		if (leakage_table->leakage_id[index] == *voltage) {
627 			*voltage = leakage_table->actual_voltage[index];
628 			break;
629 		}
630 	}
631 
632 	if (*voltage > ATOM_VIRTUAL_VOLTAGE_ID0)
633 		pr_info("Voltage value looks like a Leakage ID but it's not patched\n");
634 }
635 
636 /**
637  * vega10_patch_lookup_table_with_leakage - Patch voltage lookup table by EVV leakages.
638  *
639  * @hwmgr:         the address of the powerplay hardware manager.
640  * @lookup_table:  pointer to voltage lookup table
641  * @leakage_table: pointer to leakage table
642  * return:         always 0
643  */
vega10_patch_lookup_table_with_leakage(struct pp_hwmgr * hwmgr,phm_ppt_v1_voltage_lookup_table * lookup_table,struct vega10_leakage_voltage * leakage_table)644 static int vega10_patch_lookup_table_with_leakage(struct pp_hwmgr *hwmgr,
645 		phm_ppt_v1_voltage_lookup_table *lookup_table,
646 		struct vega10_leakage_voltage *leakage_table)
647 {
648 	uint32_t i;
649 
650 	for (i = 0; i < lookup_table->count; i++)
651 		vega10_patch_with_vdd_leakage(hwmgr,
652 				&lookup_table->entries[i].us_vdd, leakage_table);
653 
654 	return 0;
655 }
656 
vega10_patch_clock_voltage_limits_with_vddc_leakage(struct pp_hwmgr * hwmgr,struct vega10_leakage_voltage * leakage_table,uint16_t * vddc)657 static int vega10_patch_clock_voltage_limits_with_vddc_leakage(
658 		struct pp_hwmgr *hwmgr, struct vega10_leakage_voltage *leakage_table,
659 		uint16_t *vddc)
660 {
661 	vega10_patch_with_vdd_leakage(hwmgr, (uint16_t *)vddc, leakage_table);
662 
663 	return 0;
664 }
665 #endif
666 
vega10_patch_voltage_dependency_tables_with_lookup_table(struct pp_hwmgr * hwmgr)667 static int vega10_patch_voltage_dependency_tables_with_lookup_table(
668 		struct pp_hwmgr *hwmgr)
669 {
670 	uint8_t entry_id, voltage_id;
671 	unsigned i;
672 	struct phm_ppt_v2_information *table_info =
673 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
674 	struct phm_ppt_v1_mm_clock_voltage_dependency_table *mm_table =
675 			table_info->mm_dep_table;
676 	struct phm_ppt_v1_clock_voltage_dependency_table *mclk_table =
677 			table_info->vdd_dep_on_mclk;
678 
679 	for (i = 0; i < 6; i++) {
680 		struct phm_ppt_v1_clock_voltage_dependency_table *vdt;
681 		switch (i) {
682 			case 0: vdt = table_info->vdd_dep_on_socclk; break;
683 			case 1: vdt = table_info->vdd_dep_on_sclk; break;
684 			case 2: vdt = table_info->vdd_dep_on_dcefclk; break;
685 			case 3: vdt = table_info->vdd_dep_on_pixclk; break;
686 			case 4: vdt = table_info->vdd_dep_on_dispclk; break;
687 			case 5: vdt = table_info->vdd_dep_on_phyclk; break;
688 		}
689 
690 		for (entry_id = 0; entry_id < vdt->count; entry_id++) {
691 			voltage_id = vdt->entries[entry_id].vddInd;
692 			vdt->entries[entry_id].vddc =
693 					table_info->vddc_lookup_table->entries[voltage_id].us_vdd;
694 		}
695 	}
696 
697 	for (entry_id = 0; entry_id < mm_table->count; ++entry_id) {
698 		voltage_id = mm_table->entries[entry_id].vddcInd;
699 		mm_table->entries[entry_id].vddc =
700 			table_info->vddc_lookup_table->entries[voltage_id].us_vdd;
701 	}
702 
703 	for (entry_id = 0; entry_id < mclk_table->count; ++entry_id) {
704 		voltage_id = mclk_table->entries[entry_id].vddInd;
705 		mclk_table->entries[entry_id].vddc =
706 				table_info->vddc_lookup_table->entries[voltage_id].us_vdd;
707 		voltage_id = mclk_table->entries[entry_id].vddciInd;
708 		mclk_table->entries[entry_id].vddci =
709 				table_info->vddci_lookup_table->entries[voltage_id].us_vdd;
710 		voltage_id = mclk_table->entries[entry_id].mvddInd;
711 		mclk_table->entries[entry_id].mvdd =
712 				table_info->vddmem_lookup_table->entries[voltage_id].us_vdd;
713 	}
714 
715 
716 	return 0;
717 
718 }
719 
vega10_sort_lookup_table(struct pp_hwmgr * hwmgr,struct phm_ppt_v1_voltage_lookup_table * lookup_table)720 static int vega10_sort_lookup_table(struct pp_hwmgr *hwmgr,
721 		struct phm_ppt_v1_voltage_lookup_table *lookup_table)
722 {
723 	uint32_t table_size, i, j;
724 
725 	PP_ASSERT_WITH_CODE(lookup_table && lookup_table->count,
726 		"Lookup table is empty", return -EINVAL);
727 
728 	table_size = lookup_table->count;
729 
730 	/* Sorting voltages */
731 	for (i = 0; i < table_size - 1; i++) {
732 		for (j = i + 1; j > 0; j--) {
733 			if (lookup_table->entries[j].us_vdd <
734 					lookup_table->entries[j - 1].us_vdd) {
735 				swap(lookup_table->entries[j - 1],
736 				     lookup_table->entries[j]);
737 			}
738 		}
739 	}
740 
741 	return 0;
742 }
743 
vega10_complete_dependency_tables(struct pp_hwmgr * hwmgr)744 static int vega10_complete_dependency_tables(struct pp_hwmgr *hwmgr)
745 {
746 	int result = 0;
747 	int tmp_result;
748 	struct phm_ppt_v2_information *table_info =
749 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
750 #ifdef PPLIB_VEGA10_EVV_SUPPORT
751 	struct vega10_hwmgr *data = hwmgr->backend;
752 
753 	tmp_result = vega10_patch_lookup_table_with_leakage(hwmgr,
754 			table_info->vddc_lookup_table, &(data->vddc_leakage));
755 	if (tmp_result)
756 		result = tmp_result;
757 
758 	tmp_result = vega10_patch_clock_voltage_limits_with_vddc_leakage(hwmgr,
759 			&(data->vddc_leakage), &table_info->max_clock_voltage_on_dc.vddc);
760 	if (tmp_result)
761 		result = tmp_result;
762 #endif
763 
764 	tmp_result = vega10_patch_voltage_dependency_tables_with_lookup_table(hwmgr);
765 	if (tmp_result)
766 		result = tmp_result;
767 
768 	tmp_result = vega10_sort_lookup_table(hwmgr, table_info->vddc_lookup_table);
769 	if (tmp_result)
770 		result = tmp_result;
771 
772 	return result;
773 }
774 
vega10_set_private_data_based_on_pptable(struct pp_hwmgr * hwmgr)775 static int vega10_set_private_data_based_on_pptable(struct pp_hwmgr *hwmgr)
776 {
777 	struct phm_ppt_v2_information *table_info =
778 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
779 	struct phm_ppt_v1_clock_voltage_dependency_table *allowed_sclk_vdd_table =
780 			table_info->vdd_dep_on_socclk;
781 	struct phm_ppt_v1_clock_voltage_dependency_table *allowed_mclk_vdd_table =
782 			table_info->vdd_dep_on_mclk;
783 
784 	PP_ASSERT_WITH_CODE(allowed_sclk_vdd_table,
785 		"VDD dependency on SCLK table is missing. This table is mandatory", return -EINVAL);
786 	PP_ASSERT_WITH_CODE(allowed_sclk_vdd_table->count >= 1,
787 		"VDD dependency on SCLK table is empty. This table is mandatory", return -EINVAL);
788 
789 	PP_ASSERT_WITH_CODE(allowed_mclk_vdd_table,
790 		"VDD dependency on MCLK table is missing.  This table is mandatory", return -EINVAL);
791 	PP_ASSERT_WITH_CODE(allowed_mclk_vdd_table->count >= 1,
792 		"VDD dependency on MCLK table is empty.  This table is mandatory", return -EINVAL);
793 
794 	table_info->max_clock_voltage_on_ac.sclk =
795 		allowed_sclk_vdd_table->entries[allowed_sclk_vdd_table->count - 1].clk;
796 	table_info->max_clock_voltage_on_ac.mclk =
797 		allowed_mclk_vdd_table->entries[allowed_mclk_vdd_table->count - 1].clk;
798 	table_info->max_clock_voltage_on_ac.vddc =
799 		allowed_sclk_vdd_table->entries[allowed_sclk_vdd_table->count - 1].vddc;
800 	table_info->max_clock_voltage_on_ac.vddci =
801 		allowed_mclk_vdd_table->entries[allowed_mclk_vdd_table->count - 1].vddci;
802 
803 	hwmgr->dyn_state.max_clock_voltage_on_ac.sclk =
804 		table_info->max_clock_voltage_on_ac.sclk;
805 	hwmgr->dyn_state.max_clock_voltage_on_ac.mclk =
806 		table_info->max_clock_voltage_on_ac.mclk;
807 	hwmgr->dyn_state.max_clock_voltage_on_ac.vddc =
808 		table_info->max_clock_voltage_on_ac.vddc;
809 	hwmgr->dyn_state.max_clock_voltage_on_ac.vddci =
810 		table_info->max_clock_voltage_on_ac.vddci;
811 
812 	return 0;
813 }
814 
vega10_hwmgr_backend_fini(struct pp_hwmgr * hwmgr)815 static int vega10_hwmgr_backend_fini(struct pp_hwmgr *hwmgr)
816 {
817 	kfree(hwmgr->dyn_state.vddc_dep_on_dal_pwrl);
818 	hwmgr->dyn_state.vddc_dep_on_dal_pwrl = NULL;
819 
820 	kfree(hwmgr->backend);
821 	hwmgr->backend = NULL;
822 
823 	return 0;
824 }
825 
vega10_hwmgr_backend_init(struct pp_hwmgr * hwmgr)826 static int vega10_hwmgr_backend_init(struct pp_hwmgr *hwmgr)
827 {
828 	int result = 0;
829 	struct vega10_hwmgr *data;
830 	uint32_t config_telemetry = 0;
831 	struct pp_atomfwctrl_voltage_table vol_table;
832 	struct amdgpu_device *adev = hwmgr->adev;
833 
834 	data = kzalloc(sizeof(struct vega10_hwmgr), GFP_KERNEL);
835 	if (data == NULL)
836 		return -ENOMEM;
837 
838 	hwmgr->backend = data;
839 
840 	hwmgr->workload_mask = 1 << hwmgr->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT];
841 	hwmgr->power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
842 	hwmgr->default_power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
843 
844 	vega10_set_default_registry_data(hwmgr);
845 	data->disable_dpm_mask = 0xff;
846 
847 	/* need to set voltage control types before EVV patching */
848 	data->vddc_control = VEGA10_VOLTAGE_CONTROL_NONE;
849 	data->mvdd_control = VEGA10_VOLTAGE_CONTROL_NONE;
850 	data->vddci_control = VEGA10_VOLTAGE_CONTROL_NONE;
851 
852 	/* VDDCR_SOC */
853 	if (pp_atomfwctrl_is_voltage_controlled_by_gpio_v4(hwmgr,
854 			VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2)) {
855 		if (!pp_atomfwctrl_get_voltage_table_v4(hwmgr,
856 				VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2,
857 				&vol_table)) {
858 			config_telemetry = ((vol_table.telemetry_slope << 8) & 0xff00) |
859 					(vol_table.telemetry_offset & 0xff);
860 			data->vddc_control = VEGA10_VOLTAGE_CONTROL_BY_SVID2;
861 		}
862 	} else {
863 		kfree(hwmgr->backend);
864 		hwmgr->backend = NULL;
865 		PP_ASSERT_WITH_CODE(false,
866 				"VDDCR_SOC is not SVID2!",
867 				return -1);
868 	}
869 
870 	/* MVDDC */
871 	if (pp_atomfwctrl_is_voltage_controlled_by_gpio_v4(hwmgr,
872 			VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2)) {
873 		if (!pp_atomfwctrl_get_voltage_table_v4(hwmgr,
874 				VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2,
875 				&vol_table)) {
876 			config_telemetry |=
877 					((vol_table.telemetry_slope << 24) & 0xff000000) |
878 					((vol_table.telemetry_offset << 16) & 0xff0000);
879 			data->mvdd_control = VEGA10_VOLTAGE_CONTROL_BY_SVID2;
880 		}
881 	}
882 
883 	 /* VDDCI_MEM */
884 	if (PP_CAP(PHM_PlatformCaps_ControlVDDCI)) {
885 		if (pp_atomfwctrl_is_voltage_controlled_by_gpio_v4(hwmgr,
886 				VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
887 			data->vddci_control = VEGA10_VOLTAGE_CONTROL_BY_GPIO;
888 	}
889 
890 	data->config_telemetry = config_telemetry;
891 
892 	vega10_set_features_platform_caps(hwmgr);
893 
894 	result = vega10_init_dpm_defaults(hwmgr);
895 	if (result)
896 		return result;
897 
898 #ifdef PPLIB_VEGA10_EVV_SUPPORT
899 	/* Get leakage voltage based on leakage ID. */
900 	PP_ASSERT_WITH_CODE(!vega10_get_evv_voltages(hwmgr),
901 			"Get EVV Voltage Failed.  Abort Driver loading!",
902 			return -1);
903 #endif
904 
905 	/* Patch our voltage dependency table with actual leakage voltage
906 	 * We need to perform leakage translation before it's used by other functions
907 	 */
908 	vega10_complete_dependency_tables(hwmgr);
909 
910 	/* Parse pptable data read from VBIOS */
911 	vega10_set_private_data_based_on_pptable(hwmgr);
912 
913 	data->is_tlu_enabled = false;
914 
915 	hwmgr->platform_descriptor.hardwareActivityPerformanceLevels =
916 			VEGA10_MAX_HARDWARE_POWERLEVELS;
917 	hwmgr->platform_descriptor.hardwarePerformanceLevels = 2;
918 	hwmgr->platform_descriptor.minimumClocksReductionPercentage = 50;
919 
920 	hwmgr->platform_descriptor.vbiosInterruptId = 0x20000400; /* IRQ_SOURCE1_SW_INT */
921 	/* The true clock step depends on the frequency, typically 4.5 or 9 MHz. Here we use 5. */
922 	hwmgr->platform_descriptor.clockStep.engineClock = 500;
923 	hwmgr->platform_descriptor.clockStep.memoryClock = 500;
924 
925 	data->total_active_cus = adev->gfx.cu_info.number;
926 	if (!hwmgr->not_vf)
927 		return result;
928 
929 	/* Setup default Overdrive Fan control settings */
930 	data->odn_fan_table.target_fan_speed =
931 			hwmgr->thermal_controller.advanceFanControlParameters.usMaxFanRPM;
932 	data->odn_fan_table.target_temperature =
933 			hwmgr->thermal_controller.
934 			advanceFanControlParameters.ucTargetTemperature;
935 	data->odn_fan_table.min_performance_clock =
936 			hwmgr->thermal_controller.advanceFanControlParameters.
937 			ulMinFanSCLKAcousticLimit;
938 	data->odn_fan_table.min_fan_limit =
939 			hwmgr->thermal_controller.
940 			advanceFanControlParameters.usFanPWMMinLimit *
941 			hwmgr->thermal_controller.fanInfo.ulMaxRPM / 100;
942 
943 	data->mem_channels = (RREG32_SOC15(DF, 0, mmDF_CS_AON0_DramBaseAddress0) &
944 			DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK) >>
945 			DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT;
946 	PP_ASSERT_WITH_CODE(data->mem_channels < ARRAY_SIZE(channel_number),
947 			"Mem Channel Index Exceeded maximum!",
948 			return -EINVAL);
949 
950 	return result;
951 }
952 
vega10_init_sclk_threshold(struct pp_hwmgr * hwmgr)953 static int vega10_init_sclk_threshold(struct pp_hwmgr *hwmgr)
954 {
955 	struct vega10_hwmgr *data = hwmgr->backend;
956 
957 	data->low_sclk_interrupt_threshold = 0;
958 
959 	return 0;
960 }
961 
vega10_setup_dpm_led_config(struct pp_hwmgr * hwmgr)962 static int vega10_setup_dpm_led_config(struct pp_hwmgr *hwmgr)
963 {
964 	struct vega10_hwmgr *data = hwmgr->backend;
965 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
966 
967 	struct pp_atomfwctrl_voltage_table table;
968 	uint8_t i, j;
969 	uint32_t mask = 0;
970 	uint32_t tmp;
971 	int32_t ret = 0;
972 
973 	ret = pp_atomfwctrl_get_voltage_table_v4(hwmgr, VOLTAGE_TYPE_LEDDPM,
974 						VOLTAGE_OBJ_GPIO_LUT, &table);
975 
976 	if (!ret) {
977 		tmp = table.mask_low;
978 		for (i = 0, j = 0; i < 32; i++) {
979 			if (tmp & 1) {
980 				mask |= (uint32_t)(i << (8 * j));
981 				if (++j >= 3)
982 					break;
983 			}
984 			tmp >>= 1;
985 		}
986 	}
987 
988 	pp_table->LedPin0 = (uint8_t)(mask & 0xff);
989 	pp_table->LedPin1 = (uint8_t)((mask >> 8) & 0xff);
990 	pp_table->LedPin2 = (uint8_t)((mask >> 16) & 0xff);
991 	return 0;
992 }
993 
vega10_setup_asic_task(struct pp_hwmgr * hwmgr)994 static int vega10_setup_asic_task(struct pp_hwmgr *hwmgr)
995 {
996 	if (!hwmgr->not_vf)
997 		return 0;
998 
999 	PP_ASSERT_WITH_CODE(!vega10_init_sclk_threshold(hwmgr),
1000 			"Failed to init sclk threshold!",
1001 			return -EINVAL);
1002 
1003 	PP_ASSERT_WITH_CODE(!vega10_setup_dpm_led_config(hwmgr),
1004 			"Failed to set up led dpm config!",
1005 			return -EINVAL);
1006 
1007 	smum_send_msg_to_smc_with_parameter(hwmgr,
1008 				PPSMC_MSG_NumOfDisplays,
1009 				0,
1010 				NULL);
1011 
1012 	return 0;
1013 }
1014 
1015 /**
1016  * vega10_trim_voltage_table - Remove repeated voltage values and create table with unique values.
1017  *
1018  * @hwmgr:      the address of the powerplay hardware manager.
1019  * @vol_table:  the pointer to changing voltage table
1020  * return:      0 in success
1021  */
vega10_trim_voltage_table(struct pp_hwmgr * hwmgr,struct pp_atomfwctrl_voltage_table * vol_table)1022 static int vega10_trim_voltage_table(struct pp_hwmgr *hwmgr,
1023 		struct pp_atomfwctrl_voltage_table *vol_table)
1024 {
1025 	uint32_t i, j;
1026 	uint16_t vvalue;
1027 	bool found = false;
1028 	struct pp_atomfwctrl_voltage_table *table;
1029 
1030 	PP_ASSERT_WITH_CODE(vol_table,
1031 			"Voltage Table empty.", return -EINVAL);
1032 	table = kzalloc(sizeof(struct pp_atomfwctrl_voltage_table),
1033 			GFP_KERNEL);
1034 
1035 	if (!table)
1036 		return -ENOMEM;
1037 
1038 	table->mask_low = vol_table->mask_low;
1039 	table->phase_delay = vol_table->phase_delay;
1040 
1041 	for (i = 0; i < vol_table->count; i++) {
1042 		vvalue = vol_table->entries[i].value;
1043 		found = false;
1044 
1045 		for (j = 0; j < table->count; j++) {
1046 			if (vvalue == table->entries[j].value) {
1047 				found = true;
1048 				break;
1049 			}
1050 		}
1051 
1052 		if (!found) {
1053 			table->entries[table->count].value = vvalue;
1054 			table->entries[table->count].smio_low =
1055 					vol_table->entries[i].smio_low;
1056 			table->count++;
1057 		}
1058 	}
1059 
1060 	memcpy(vol_table, table, sizeof(struct pp_atomfwctrl_voltage_table));
1061 	kfree(table);
1062 
1063 	return 0;
1064 }
1065 
vega10_get_mvdd_voltage_table(struct pp_hwmgr * hwmgr,phm_ppt_v1_clock_voltage_dependency_table * dep_table,struct pp_atomfwctrl_voltage_table * vol_table)1066 static int vega10_get_mvdd_voltage_table(struct pp_hwmgr *hwmgr,
1067 		phm_ppt_v1_clock_voltage_dependency_table *dep_table,
1068 		struct pp_atomfwctrl_voltage_table *vol_table)
1069 {
1070 	int i;
1071 
1072 	PP_ASSERT_WITH_CODE(dep_table->count,
1073 			"Voltage Dependency Table empty.",
1074 			return -EINVAL);
1075 
1076 	vol_table->mask_low = 0;
1077 	vol_table->phase_delay = 0;
1078 	vol_table->count = dep_table->count;
1079 
1080 	for (i = 0; i < vol_table->count; i++) {
1081 		vol_table->entries[i].value = dep_table->entries[i].mvdd;
1082 		vol_table->entries[i].smio_low = 0;
1083 	}
1084 
1085 	PP_ASSERT_WITH_CODE(!vega10_trim_voltage_table(hwmgr,
1086 			vol_table),
1087 			"Failed to trim MVDD Table!",
1088 			return -1);
1089 
1090 	return 0;
1091 }
1092 
vega10_get_vddci_voltage_table(struct pp_hwmgr * hwmgr,phm_ppt_v1_clock_voltage_dependency_table * dep_table,struct pp_atomfwctrl_voltage_table * vol_table)1093 static int vega10_get_vddci_voltage_table(struct pp_hwmgr *hwmgr,
1094 		phm_ppt_v1_clock_voltage_dependency_table *dep_table,
1095 		struct pp_atomfwctrl_voltage_table *vol_table)
1096 {
1097 	uint32_t i;
1098 
1099 	PP_ASSERT_WITH_CODE(dep_table->count,
1100 			"Voltage Dependency Table empty.",
1101 			return -EINVAL);
1102 
1103 	vol_table->mask_low = 0;
1104 	vol_table->phase_delay = 0;
1105 	vol_table->count = dep_table->count;
1106 
1107 	for (i = 0; i < dep_table->count; i++) {
1108 		vol_table->entries[i].value = dep_table->entries[i].vddci;
1109 		vol_table->entries[i].smio_low = 0;
1110 	}
1111 
1112 	PP_ASSERT_WITH_CODE(!vega10_trim_voltage_table(hwmgr, vol_table),
1113 			"Failed to trim VDDCI table.",
1114 			return -1);
1115 
1116 	return 0;
1117 }
1118 
vega10_get_vdd_voltage_table(struct pp_hwmgr * hwmgr,phm_ppt_v1_clock_voltage_dependency_table * dep_table,struct pp_atomfwctrl_voltage_table * vol_table)1119 static int vega10_get_vdd_voltage_table(struct pp_hwmgr *hwmgr,
1120 		phm_ppt_v1_clock_voltage_dependency_table *dep_table,
1121 		struct pp_atomfwctrl_voltage_table *vol_table)
1122 {
1123 	int i;
1124 
1125 	PP_ASSERT_WITH_CODE(dep_table->count,
1126 			"Voltage Dependency Table empty.",
1127 			return -EINVAL);
1128 
1129 	vol_table->mask_low = 0;
1130 	vol_table->phase_delay = 0;
1131 	vol_table->count = dep_table->count;
1132 
1133 	for (i = 0; i < vol_table->count; i++) {
1134 		vol_table->entries[i].value = dep_table->entries[i].vddc;
1135 		vol_table->entries[i].smio_low = 0;
1136 	}
1137 
1138 	return 0;
1139 }
1140 
1141 /* ---- Voltage Tables ----
1142  * If the voltage table would be bigger than
1143  * what will fit into the state table on
1144  * the SMC keep only the higher entries.
1145  */
vega10_trim_voltage_table_to_fit_state_table(struct pp_hwmgr * hwmgr,uint32_t max_vol_steps,struct pp_atomfwctrl_voltage_table * vol_table)1146 static void vega10_trim_voltage_table_to_fit_state_table(
1147 		struct pp_hwmgr *hwmgr,
1148 		uint32_t max_vol_steps,
1149 		struct pp_atomfwctrl_voltage_table *vol_table)
1150 {
1151 	unsigned int i, diff;
1152 
1153 	if (vol_table->count <= max_vol_steps)
1154 		return;
1155 
1156 	diff = vol_table->count - max_vol_steps;
1157 
1158 	for (i = 0; i < max_vol_steps; i++)
1159 		vol_table->entries[i] = vol_table->entries[i + diff];
1160 
1161 	vol_table->count = max_vol_steps;
1162 }
1163 
1164 /**
1165  * vega10_construct_voltage_tables - Create Voltage Tables.
1166  *
1167  * @hwmgr:  the address of the powerplay hardware manager.
1168  * return:  always 0
1169  */
vega10_construct_voltage_tables(struct pp_hwmgr * hwmgr)1170 static int vega10_construct_voltage_tables(struct pp_hwmgr *hwmgr)
1171 {
1172 	struct vega10_hwmgr *data = hwmgr->backend;
1173 	struct phm_ppt_v2_information *table_info =
1174 			(struct phm_ppt_v2_information *)hwmgr->pptable;
1175 	int result;
1176 
1177 	if (data->mvdd_control == VEGA10_VOLTAGE_CONTROL_BY_SVID2 ||
1178 			data->mvdd_control == VEGA10_VOLTAGE_CONTROL_NONE) {
1179 		result = vega10_get_mvdd_voltage_table(hwmgr,
1180 				table_info->vdd_dep_on_mclk,
1181 				&(data->mvdd_voltage_table));
1182 		PP_ASSERT_WITH_CODE(!result,
1183 				"Failed to retrieve MVDDC table!",
1184 				return result);
1185 	}
1186 
1187 	if (data->vddci_control == VEGA10_VOLTAGE_CONTROL_NONE) {
1188 		result = vega10_get_vddci_voltage_table(hwmgr,
1189 				table_info->vdd_dep_on_mclk,
1190 				&(data->vddci_voltage_table));
1191 		PP_ASSERT_WITH_CODE(!result,
1192 				"Failed to retrieve VDDCI_MEM table!",
1193 				return result);
1194 	}
1195 
1196 	if (data->vddc_control == VEGA10_VOLTAGE_CONTROL_BY_SVID2 ||
1197 			data->vddc_control == VEGA10_VOLTAGE_CONTROL_NONE) {
1198 		result = vega10_get_vdd_voltage_table(hwmgr,
1199 				table_info->vdd_dep_on_sclk,
1200 				&(data->vddc_voltage_table));
1201 		PP_ASSERT_WITH_CODE(!result,
1202 				"Failed to retrieve VDDCR_SOC table!",
1203 				return result);
1204 	}
1205 
1206 	PP_ASSERT_WITH_CODE(data->vddc_voltage_table.count <= 16,
1207 			"Too many voltage values for VDDC. Trimming to fit state table.",
1208 			vega10_trim_voltage_table_to_fit_state_table(hwmgr,
1209 					16, &(data->vddc_voltage_table)));
1210 
1211 	PP_ASSERT_WITH_CODE(data->vddci_voltage_table.count <= 16,
1212 			"Too many voltage values for VDDCI. Trimming to fit state table.",
1213 			vega10_trim_voltage_table_to_fit_state_table(hwmgr,
1214 					16, &(data->vddci_voltage_table)));
1215 
1216 	PP_ASSERT_WITH_CODE(data->mvdd_voltage_table.count <= 16,
1217 			"Too many voltage values for MVDD. Trimming to fit state table.",
1218 			vega10_trim_voltage_table_to_fit_state_table(hwmgr,
1219 					16, &(data->mvdd_voltage_table)));
1220 
1221 
1222 	return 0;
1223 }
1224 
1225 /*
1226  * vega10_init_dpm_state
1227  * Function to initialize all Soft Min/Max and Hard Min/Max to 0xff.
1228  *
1229  * @dpm_state: - the address of the DPM Table to initiailize.
1230  * return:   None.
1231  */
vega10_init_dpm_state(struct vega10_dpm_state * dpm_state)1232 static void vega10_init_dpm_state(struct vega10_dpm_state *dpm_state)
1233 {
1234 	dpm_state->soft_min_level = 0xff;
1235 	dpm_state->soft_max_level = 0xff;
1236 	dpm_state->hard_min_level = 0xff;
1237 	dpm_state->hard_max_level = 0xff;
1238 }
1239 
vega10_setup_default_single_dpm_table(struct pp_hwmgr * hwmgr,struct vega10_single_dpm_table * dpm_table,struct phm_ppt_v1_clock_voltage_dependency_table * dep_table)1240 static void vega10_setup_default_single_dpm_table(struct pp_hwmgr *hwmgr,
1241 		struct vega10_single_dpm_table *dpm_table,
1242 		struct phm_ppt_v1_clock_voltage_dependency_table *dep_table)
1243 {
1244 	int i;
1245 
1246 	dpm_table->count = 0;
1247 
1248 	for (i = 0; i < dep_table->count; i++) {
1249 		if (i == 0 || dpm_table->dpm_levels[dpm_table->count - 1].value <=
1250 				dep_table->entries[i].clk) {
1251 			dpm_table->dpm_levels[dpm_table->count].value =
1252 					dep_table->entries[i].clk;
1253 			dpm_table->dpm_levels[dpm_table->count].enabled = true;
1254 			dpm_table->count++;
1255 		}
1256 	}
1257 }
vega10_setup_default_pcie_table(struct pp_hwmgr * hwmgr)1258 static int vega10_setup_default_pcie_table(struct pp_hwmgr *hwmgr)
1259 {
1260 	struct vega10_hwmgr *data = hwmgr->backend;
1261 	struct vega10_pcie_table *pcie_table = &(data->dpm_table.pcie_table);
1262 	struct phm_ppt_v2_information *table_info =
1263 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
1264 	struct phm_ppt_v1_pcie_table *bios_pcie_table =
1265 			table_info->pcie_table;
1266 	uint32_t i;
1267 
1268 	PP_ASSERT_WITH_CODE(bios_pcie_table->count,
1269 			"Incorrect number of PCIE States from VBIOS!",
1270 			return -1);
1271 
1272 	for (i = 0; i < NUM_LINK_LEVELS; i++) {
1273 		if (data->registry_data.pcieSpeedOverride)
1274 			pcie_table->pcie_gen[i] =
1275 					data->registry_data.pcieSpeedOverride;
1276 		else
1277 			pcie_table->pcie_gen[i] =
1278 					bios_pcie_table->entries[i].gen_speed;
1279 
1280 		if (data->registry_data.pcieLaneOverride)
1281 			pcie_table->pcie_lane[i] = (uint8_t)encode_pcie_lane_width(
1282 					data->registry_data.pcieLaneOverride);
1283 		else
1284 			pcie_table->pcie_lane[i] = (uint8_t)encode_pcie_lane_width(
1285 							bios_pcie_table->entries[i].lane_width);
1286 		if (data->registry_data.pcieClockOverride)
1287 			pcie_table->lclk[i] =
1288 					data->registry_data.pcieClockOverride;
1289 		else
1290 			pcie_table->lclk[i] =
1291 					bios_pcie_table->entries[i].pcie_sclk;
1292 	}
1293 
1294 	pcie_table->count = NUM_LINK_LEVELS;
1295 
1296 	return 0;
1297 }
1298 
1299 /*
1300  * This function is to initialize all DPM state tables
1301  * for SMU based on the dependency table.
1302  * Dynamic state patching function will then trim these
1303  * state tables to the allowed range based
1304  * on the power policy or external client requests,
1305  * such as UVD request, etc.
1306  */
vega10_setup_default_dpm_tables(struct pp_hwmgr * hwmgr)1307 static int vega10_setup_default_dpm_tables(struct pp_hwmgr *hwmgr)
1308 {
1309 	struct vega10_hwmgr *data = hwmgr->backend;
1310 	struct phm_ppt_v2_information *table_info =
1311 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
1312 	struct vega10_single_dpm_table *dpm_table;
1313 	uint32_t i;
1314 
1315 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_soc_table =
1316 			table_info->vdd_dep_on_socclk;
1317 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_gfx_table =
1318 			table_info->vdd_dep_on_sclk;
1319 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_mclk_table =
1320 			table_info->vdd_dep_on_mclk;
1321 	struct phm_ppt_v1_mm_clock_voltage_dependency_table *dep_mm_table =
1322 			table_info->mm_dep_table;
1323 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_dcef_table =
1324 			table_info->vdd_dep_on_dcefclk;
1325 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_pix_table =
1326 			table_info->vdd_dep_on_pixclk;
1327 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_disp_table =
1328 			table_info->vdd_dep_on_dispclk;
1329 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_phy_table =
1330 			table_info->vdd_dep_on_phyclk;
1331 
1332 	PP_ASSERT_WITH_CODE(dep_soc_table,
1333 			"SOCCLK dependency table is missing. This table is mandatory",
1334 			return -EINVAL);
1335 	PP_ASSERT_WITH_CODE(dep_soc_table->count >= 1,
1336 			"SOCCLK dependency table is empty. This table is mandatory",
1337 			return -EINVAL);
1338 
1339 	PP_ASSERT_WITH_CODE(dep_gfx_table,
1340 			"GFXCLK dependency table is missing. This table is mandatory",
1341 			return -EINVAL);
1342 	PP_ASSERT_WITH_CODE(dep_gfx_table->count >= 1,
1343 			"GFXCLK dependency table is empty. This table is mandatory",
1344 			return -EINVAL);
1345 
1346 	PP_ASSERT_WITH_CODE(dep_mclk_table,
1347 			"MCLK dependency table is missing. This table is mandatory",
1348 			return -EINVAL);
1349 	PP_ASSERT_WITH_CODE(dep_mclk_table->count >= 1,
1350 			"MCLK dependency table has to have is missing. This table is mandatory",
1351 			return -EINVAL);
1352 
1353 	/* Initialize Sclk DPM table based on allow Sclk values */
1354 	dpm_table = &(data->dpm_table.soc_table);
1355 	vega10_setup_default_single_dpm_table(hwmgr,
1356 			dpm_table,
1357 			dep_soc_table);
1358 
1359 	vega10_init_dpm_state(&(dpm_table->dpm_state));
1360 
1361 	dpm_table = &(data->dpm_table.gfx_table);
1362 	vega10_setup_default_single_dpm_table(hwmgr,
1363 			dpm_table,
1364 			dep_gfx_table);
1365 	if (hwmgr->platform_descriptor.overdriveLimit.engineClock == 0)
1366 		hwmgr->platform_descriptor.overdriveLimit.engineClock =
1367 					dpm_table->dpm_levels[dpm_table->count-1].value;
1368 	vega10_init_dpm_state(&(dpm_table->dpm_state));
1369 
1370 	/* Initialize Mclk DPM table based on allow Mclk values */
1371 	data->dpm_table.mem_table.count = 0;
1372 	dpm_table = &(data->dpm_table.mem_table);
1373 	vega10_setup_default_single_dpm_table(hwmgr,
1374 			dpm_table,
1375 			dep_mclk_table);
1376 	if (hwmgr->platform_descriptor.overdriveLimit.memoryClock == 0)
1377 		hwmgr->platform_descriptor.overdriveLimit.memoryClock =
1378 					dpm_table->dpm_levels[dpm_table->count-1].value;
1379 	vega10_init_dpm_state(&(dpm_table->dpm_state));
1380 
1381 	data->dpm_table.eclk_table.count = 0;
1382 	dpm_table = &(data->dpm_table.eclk_table);
1383 	for (i = 0; i < dep_mm_table->count; i++) {
1384 		if (i == 0 || dpm_table->dpm_levels
1385 				[dpm_table->count - 1].value <=
1386 						dep_mm_table->entries[i].eclk) {
1387 			dpm_table->dpm_levels[dpm_table->count].value =
1388 					dep_mm_table->entries[i].eclk;
1389 			dpm_table->dpm_levels[dpm_table->count].enabled = i == 0;
1390 			dpm_table->count++;
1391 		}
1392 	}
1393 	vega10_init_dpm_state(&(dpm_table->dpm_state));
1394 
1395 	data->dpm_table.vclk_table.count = 0;
1396 	data->dpm_table.dclk_table.count = 0;
1397 	dpm_table = &(data->dpm_table.vclk_table);
1398 	for (i = 0; i < dep_mm_table->count; i++) {
1399 		if (i == 0 || dpm_table->dpm_levels
1400 				[dpm_table->count - 1].value <=
1401 						dep_mm_table->entries[i].vclk) {
1402 			dpm_table->dpm_levels[dpm_table->count].value =
1403 					dep_mm_table->entries[i].vclk;
1404 			dpm_table->dpm_levels[dpm_table->count].enabled = i == 0;
1405 			dpm_table->count++;
1406 		}
1407 	}
1408 	vega10_init_dpm_state(&(dpm_table->dpm_state));
1409 
1410 	dpm_table = &(data->dpm_table.dclk_table);
1411 	for (i = 0; i < dep_mm_table->count; i++) {
1412 		if (i == 0 || dpm_table->dpm_levels
1413 				[dpm_table->count - 1].value <=
1414 						dep_mm_table->entries[i].dclk) {
1415 			dpm_table->dpm_levels[dpm_table->count].value =
1416 					dep_mm_table->entries[i].dclk;
1417 			dpm_table->dpm_levels[dpm_table->count].enabled = i == 0;
1418 			dpm_table->count++;
1419 		}
1420 	}
1421 	vega10_init_dpm_state(&(dpm_table->dpm_state));
1422 
1423 	/* Assume there is no headless Vega10 for now */
1424 	dpm_table = &(data->dpm_table.dcef_table);
1425 	vega10_setup_default_single_dpm_table(hwmgr,
1426 			dpm_table,
1427 			dep_dcef_table);
1428 
1429 	vega10_init_dpm_state(&(dpm_table->dpm_state));
1430 
1431 	dpm_table = &(data->dpm_table.pixel_table);
1432 	vega10_setup_default_single_dpm_table(hwmgr,
1433 			dpm_table,
1434 			dep_pix_table);
1435 
1436 	vega10_init_dpm_state(&(dpm_table->dpm_state));
1437 
1438 	dpm_table = &(data->dpm_table.display_table);
1439 	vega10_setup_default_single_dpm_table(hwmgr,
1440 			dpm_table,
1441 			dep_disp_table);
1442 
1443 	vega10_init_dpm_state(&(dpm_table->dpm_state));
1444 
1445 	dpm_table = &(data->dpm_table.phy_table);
1446 	vega10_setup_default_single_dpm_table(hwmgr,
1447 			dpm_table,
1448 			dep_phy_table);
1449 
1450 	vega10_init_dpm_state(&(dpm_table->dpm_state));
1451 
1452 	vega10_setup_default_pcie_table(hwmgr);
1453 
1454 	/* Zero out the saved copy of the CUSTOM profile
1455 	 * This will be checked when trying to set the profile
1456 	 * and will require that new values be passed in
1457 	 */
1458 	data->custom_profile_mode[0] = 0;
1459 	data->custom_profile_mode[1] = 0;
1460 	data->custom_profile_mode[2] = 0;
1461 	data->custom_profile_mode[3] = 0;
1462 
1463 	/* save a copy of the default DPM table */
1464 	memcpy(&(data->golden_dpm_table), &(data->dpm_table),
1465 			sizeof(struct vega10_dpm_table));
1466 
1467 	return 0;
1468 }
1469 
1470 /*
1471  * vega10_populate_ulv_state
1472  * Function to provide parameters for Utral Low Voltage state to SMC.
1473  *
1474  * @hwmgr: - the address of the hardware manager.
1475  * return:   Always 0.
1476  */
vega10_populate_ulv_state(struct pp_hwmgr * hwmgr)1477 static int vega10_populate_ulv_state(struct pp_hwmgr *hwmgr)
1478 {
1479 	struct vega10_hwmgr *data = hwmgr->backend;
1480 	struct phm_ppt_v2_information *table_info =
1481 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
1482 
1483 	data->smc_state_table.pp_table.UlvOffsetVid =
1484 			(uint8_t)table_info->us_ulv_voltage_offset;
1485 
1486 	data->smc_state_table.pp_table.UlvSmnclkDid =
1487 			(uint8_t)(table_info->us_ulv_smnclk_did);
1488 	data->smc_state_table.pp_table.UlvMp1clkDid =
1489 			(uint8_t)(table_info->us_ulv_mp1clk_did);
1490 	data->smc_state_table.pp_table.UlvGfxclkBypass =
1491 			(uint8_t)(table_info->us_ulv_gfxclk_bypass);
1492 	data->smc_state_table.pp_table.UlvPhaseSheddingPsi0 =
1493 			(uint8_t)(data->vddc_voltage_table.psi0_enable);
1494 	data->smc_state_table.pp_table.UlvPhaseSheddingPsi1 =
1495 			(uint8_t)(data->vddc_voltage_table.psi1_enable);
1496 
1497 	return 0;
1498 }
1499 
vega10_populate_single_lclk_level(struct pp_hwmgr * hwmgr,uint32_t lclock,uint8_t * curr_lclk_did)1500 static int vega10_populate_single_lclk_level(struct pp_hwmgr *hwmgr,
1501 		uint32_t lclock, uint8_t *curr_lclk_did)
1502 {
1503 	struct pp_atomfwctrl_clock_dividers_soc15 dividers;
1504 
1505 	PP_ASSERT_WITH_CODE(!pp_atomfwctrl_get_gpu_pll_dividers_vega10(
1506 			hwmgr,
1507 			COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
1508 			lclock, &dividers),
1509 			"Failed to get LCLK clock settings from VBIOS!",
1510 			return -1);
1511 
1512 	*curr_lclk_did = dividers.ulDid;
1513 
1514 	return 0;
1515 }
1516 
vega10_override_pcie_parameters(struct pp_hwmgr * hwmgr)1517 static int vega10_override_pcie_parameters(struct pp_hwmgr *hwmgr)
1518 {
1519 	struct amdgpu_device *adev = (struct amdgpu_device *)(hwmgr->adev);
1520 	struct vega10_hwmgr *data =
1521 			(struct vega10_hwmgr *)(hwmgr->backend);
1522 	uint32_t pcie_gen = 0, pcie_width = 0;
1523 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
1524 	int i;
1525 
1526 	if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4)
1527 		pcie_gen = 3;
1528 	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)
1529 		pcie_gen = 2;
1530 	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2)
1531 		pcie_gen = 1;
1532 	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1)
1533 		pcie_gen = 0;
1534 
1535 	if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X16)
1536 		pcie_width = 6;
1537 	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X12)
1538 		pcie_width = 5;
1539 	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X8)
1540 		pcie_width = 4;
1541 	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X4)
1542 		pcie_width = 3;
1543 	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X2)
1544 		pcie_width = 2;
1545 	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X1)
1546 		pcie_width = 1;
1547 
1548 	for (i = 0; i < NUM_LINK_LEVELS; i++) {
1549 		if (pp_table->PcieGenSpeed[i] > pcie_gen)
1550 			pp_table->PcieGenSpeed[i] = pcie_gen;
1551 
1552 		if (pp_table->PcieLaneCount[i] > pcie_width)
1553 			pp_table->PcieLaneCount[i] = pcie_width;
1554 	}
1555 
1556 	if (data->registry_data.pcie_dpm_key_disabled) {
1557 		for (i = 0; i < NUM_LINK_LEVELS; i++) {
1558 			pp_table->PcieGenSpeed[i] = pcie_gen;
1559 			pp_table->PcieLaneCount[i] = pcie_width;
1560 		}
1561 	}
1562 
1563 	return 0;
1564 }
1565 
vega10_populate_smc_link_levels(struct pp_hwmgr * hwmgr)1566 static int vega10_populate_smc_link_levels(struct pp_hwmgr *hwmgr)
1567 {
1568 	int result = -1;
1569 	struct vega10_hwmgr *data = hwmgr->backend;
1570 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
1571 	struct vega10_pcie_table *pcie_table =
1572 			&(data->dpm_table.pcie_table);
1573 	uint32_t i, j;
1574 
1575 	for (i = 0; i < pcie_table->count; i++) {
1576 		pp_table->PcieGenSpeed[i] = pcie_table->pcie_gen[i];
1577 		pp_table->PcieLaneCount[i] = pcie_table->pcie_lane[i];
1578 
1579 		result = vega10_populate_single_lclk_level(hwmgr,
1580 				pcie_table->lclk[i], &(pp_table->LclkDid[i]));
1581 		if (result) {
1582 			pr_info("Populate LClock Level %d Failed!\n", i);
1583 			return result;
1584 		}
1585 	}
1586 
1587 	j = i - 1;
1588 	while (i < NUM_LINK_LEVELS) {
1589 		pp_table->PcieGenSpeed[i] = pcie_table->pcie_gen[j];
1590 		pp_table->PcieLaneCount[i] = pcie_table->pcie_lane[j];
1591 
1592 		result = vega10_populate_single_lclk_level(hwmgr,
1593 				pcie_table->lclk[j], &(pp_table->LclkDid[i]));
1594 		if (result) {
1595 			pr_info("Populate LClock Level %d Failed!\n", i);
1596 			return result;
1597 		}
1598 		i++;
1599 	}
1600 
1601 	return result;
1602 }
1603 
1604 /**
1605  * vega10_populate_single_gfx_level - Populates single SMC GFXSCLK structure
1606  *                                    using the provided engine clock
1607  *
1608  * @hwmgr:      the address of the hardware manager
1609  * @gfx_clock:  the GFX clock to use to populate the structure.
1610  * @current_gfxclk_level:  location in PPTable for the SMC GFXCLK structure.
1611  * @acg_freq:   ACG frequenty to return (MHz)
1612  */
vega10_populate_single_gfx_level(struct pp_hwmgr * hwmgr,uint32_t gfx_clock,PllSetting_t * current_gfxclk_level,uint32_t * acg_freq)1613 static int vega10_populate_single_gfx_level(struct pp_hwmgr *hwmgr,
1614 		uint32_t gfx_clock, PllSetting_t *current_gfxclk_level,
1615 		uint32_t *acg_freq)
1616 {
1617 	struct phm_ppt_v2_information *table_info =
1618 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
1619 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_on_sclk;
1620 	struct vega10_hwmgr *data = hwmgr->backend;
1621 	struct pp_atomfwctrl_clock_dividers_soc15 dividers;
1622 	uint32_t gfx_max_clock =
1623 			hwmgr->platform_descriptor.overdriveLimit.engineClock;
1624 	uint32_t i = 0;
1625 
1626 	if (hwmgr->od_enabled)
1627 		dep_on_sclk = (struct phm_ppt_v1_clock_voltage_dependency_table *)
1628 						&(data->odn_dpm_table.vdd_dep_on_sclk);
1629 	else
1630 		dep_on_sclk = table_info->vdd_dep_on_sclk;
1631 
1632 	PP_ASSERT_WITH_CODE(dep_on_sclk,
1633 			"Invalid SOC_VDD-GFX_CLK Dependency Table!",
1634 			return -EINVAL);
1635 
1636 	if (data->need_update_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
1637 		gfx_clock = gfx_clock > gfx_max_clock ? gfx_max_clock : gfx_clock;
1638 	else {
1639 		for (i = 0; i < dep_on_sclk->count; i++) {
1640 			if (dep_on_sclk->entries[i].clk == gfx_clock)
1641 				break;
1642 		}
1643 		PP_ASSERT_WITH_CODE(dep_on_sclk->count > i,
1644 				"Cannot find gfx_clk in SOC_VDD-GFX_CLK!",
1645 				return -EINVAL);
1646 	}
1647 
1648 	PP_ASSERT_WITH_CODE(!pp_atomfwctrl_get_gpu_pll_dividers_vega10(hwmgr,
1649 			COMPUTE_GPUCLK_INPUT_FLAG_GFXCLK,
1650 			gfx_clock, &dividers),
1651 			"Failed to get GFX Clock settings from VBIOS!",
1652 			return -EINVAL);
1653 
1654 	/* Feedback Multiplier: bit 0:8 int, bit 15:12 post_div, bit 31:16 frac */
1655 	current_gfxclk_level->FbMult =
1656 			cpu_to_le32(dividers.ulPll_fb_mult);
1657 	/* Spread FB Multiplier bit: bit 0:8 int, bit 31:16 frac */
1658 	current_gfxclk_level->SsOn = dividers.ucPll_ss_enable;
1659 	current_gfxclk_level->SsFbMult =
1660 			cpu_to_le32(dividers.ulPll_ss_fbsmult);
1661 	current_gfxclk_level->SsSlewFrac =
1662 			cpu_to_le16(dividers.usPll_ss_slew_frac);
1663 	current_gfxclk_level->Did = (uint8_t)(dividers.ulDid);
1664 
1665 	*acg_freq = gfx_clock / 100; /* 100 Khz to Mhz conversion */
1666 
1667 	return 0;
1668 }
1669 
1670 /**
1671  * vega10_populate_single_soc_level - Populates single SMC SOCCLK structure
1672  *                                    using the provided clock.
1673  *
1674  * @hwmgr:     the address of the hardware manager.
1675  * @soc_clock: the SOC clock to use to populate the structure.
1676  * @current_soc_did:   DFS divider to pass back to caller
1677  * @current_vol_index: index of current VDD to pass back to caller
1678  * return:      0 on success
1679  */
vega10_populate_single_soc_level(struct pp_hwmgr * hwmgr,uint32_t soc_clock,uint8_t * current_soc_did,uint8_t * current_vol_index)1680 static int vega10_populate_single_soc_level(struct pp_hwmgr *hwmgr,
1681 		uint32_t soc_clock, uint8_t *current_soc_did,
1682 		uint8_t *current_vol_index)
1683 {
1684 	struct vega10_hwmgr *data = hwmgr->backend;
1685 	struct phm_ppt_v2_information *table_info =
1686 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
1687 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_on_soc;
1688 	struct pp_atomfwctrl_clock_dividers_soc15 dividers;
1689 	uint32_t i;
1690 
1691 	if (hwmgr->od_enabled) {
1692 		dep_on_soc = (struct phm_ppt_v1_clock_voltage_dependency_table *)
1693 						&data->odn_dpm_table.vdd_dep_on_socclk;
1694 		for (i = 0; i < dep_on_soc->count; i++) {
1695 			if (dep_on_soc->entries[i].clk >= soc_clock)
1696 				break;
1697 		}
1698 	} else {
1699 		dep_on_soc = table_info->vdd_dep_on_socclk;
1700 		for (i = 0; i < dep_on_soc->count; i++) {
1701 			if (dep_on_soc->entries[i].clk == soc_clock)
1702 				break;
1703 		}
1704 	}
1705 
1706 	PP_ASSERT_WITH_CODE(dep_on_soc->count > i,
1707 			"Cannot find SOC_CLK in SOC_VDD-SOC_CLK Dependency Table",
1708 			return -EINVAL);
1709 
1710 	PP_ASSERT_WITH_CODE(!pp_atomfwctrl_get_gpu_pll_dividers_vega10(hwmgr,
1711 			COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
1712 			soc_clock, &dividers),
1713 			"Failed to get SOC Clock settings from VBIOS!",
1714 			return -EINVAL);
1715 
1716 	*current_soc_did = (uint8_t)dividers.ulDid;
1717 	*current_vol_index = (uint8_t)(dep_on_soc->entries[i].vddInd);
1718 	return 0;
1719 }
1720 
1721 /**
1722  * vega10_populate_all_graphic_levels - Populates all SMC SCLK levels' structure
1723  *                                      based on the trimmed allowed dpm engine clock states
1724  *
1725  * @hwmgr:      the address of the hardware manager
1726  */
vega10_populate_all_graphic_levels(struct pp_hwmgr * hwmgr)1727 static int vega10_populate_all_graphic_levels(struct pp_hwmgr *hwmgr)
1728 {
1729 	struct vega10_hwmgr *data = hwmgr->backend;
1730 	struct phm_ppt_v2_information *table_info =
1731 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
1732 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
1733 	struct vega10_single_dpm_table *dpm_table = &(data->dpm_table.gfx_table);
1734 	int result = 0;
1735 	uint32_t i, j;
1736 
1737 	for (i = 0; i < dpm_table->count; i++) {
1738 		result = vega10_populate_single_gfx_level(hwmgr,
1739 				dpm_table->dpm_levels[i].value,
1740 				&(pp_table->GfxclkLevel[i]),
1741 				&(pp_table->AcgFreqTable[i]));
1742 		if (result)
1743 			return result;
1744 	}
1745 
1746 	j = i - 1;
1747 	while (i < NUM_GFXCLK_DPM_LEVELS) {
1748 		result = vega10_populate_single_gfx_level(hwmgr,
1749 				dpm_table->dpm_levels[j].value,
1750 				&(pp_table->GfxclkLevel[i]),
1751 				&(pp_table->AcgFreqTable[i]));
1752 		if (result)
1753 			return result;
1754 		i++;
1755 	}
1756 
1757 	pp_table->GfxclkSlewRate =
1758 			cpu_to_le16(table_info->us_gfxclk_slew_rate);
1759 
1760 	dpm_table = &(data->dpm_table.soc_table);
1761 	for (i = 0; i < dpm_table->count; i++) {
1762 		result = vega10_populate_single_soc_level(hwmgr,
1763 				dpm_table->dpm_levels[i].value,
1764 				&(pp_table->SocclkDid[i]),
1765 				&(pp_table->SocDpmVoltageIndex[i]));
1766 		if (result)
1767 			return result;
1768 	}
1769 
1770 	j = i - 1;
1771 	while (i < NUM_SOCCLK_DPM_LEVELS) {
1772 		result = vega10_populate_single_soc_level(hwmgr,
1773 				dpm_table->dpm_levels[j].value,
1774 				&(pp_table->SocclkDid[i]),
1775 				&(pp_table->SocDpmVoltageIndex[i]));
1776 		if (result)
1777 			return result;
1778 		i++;
1779 	}
1780 
1781 	return result;
1782 }
1783 
vega10_populate_vddc_soc_levels(struct pp_hwmgr * hwmgr)1784 static void vega10_populate_vddc_soc_levels(struct pp_hwmgr *hwmgr)
1785 {
1786 	struct vega10_hwmgr *data = hwmgr->backend;
1787 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
1788 	struct phm_ppt_v2_information *table_info = hwmgr->pptable;
1789 	struct phm_ppt_v1_voltage_lookup_table *vddc_lookup_table;
1790 
1791 	uint8_t soc_vid = 0;
1792 	uint32_t i, max_vddc_level;
1793 
1794 	if (hwmgr->od_enabled)
1795 		vddc_lookup_table = (struct phm_ppt_v1_voltage_lookup_table *)&data->odn_dpm_table.vddc_lookup_table;
1796 	else
1797 		vddc_lookup_table = table_info->vddc_lookup_table;
1798 
1799 	max_vddc_level = vddc_lookup_table->count;
1800 	for (i = 0; i < max_vddc_level; i++) {
1801 		soc_vid = (uint8_t)convert_to_vid(vddc_lookup_table->entries[i].us_vdd);
1802 		pp_table->SocVid[i] = soc_vid;
1803 	}
1804 	while (i < MAX_REGULAR_DPM_NUMBER) {
1805 		pp_table->SocVid[i] = soc_vid;
1806 		i++;
1807 	}
1808 }
1809 
1810 /*
1811  * Populates single SMC GFXCLK structure using the provided clock.
1812  *
1813  * @hwmgr:     the address of the hardware manager.
1814  * @mem_clock: the memory clock to use to populate the structure.
1815  * return:     0 on success..
1816  */
vega10_populate_single_memory_level(struct pp_hwmgr * hwmgr,uint32_t mem_clock,uint8_t * current_mem_vid,PllSetting_t * current_memclk_level,uint8_t * current_mem_soc_vind)1817 static int vega10_populate_single_memory_level(struct pp_hwmgr *hwmgr,
1818 		uint32_t mem_clock, uint8_t *current_mem_vid,
1819 		PllSetting_t *current_memclk_level, uint8_t *current_mem_soc_vind)
1820 {
1821 	struct vega10_hwmgr *data = hwmgr->backend;
1822 	struct phm_ppt_v2_information *table_info =
1823 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
1824 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_on_mclk;
1825 	struct pp_atomfwctrl_clock_dividers_soc15 dividers;
1826 	uint32_t mem_max_clock =
1827 			hwmgr->platform_descriptor.overdriveLimit.memoryClock;
1828 	uint32_t i = 0;
1829 
1830 	if (hwmgr->od_enabled)
1831 		dep_on_mclk = (struct phm_ppt_v1_clock_voltage_dependency_table *)
1832 					&data->odn_dpm_table.vdd_dep_on_mclk;
1833 	else
1834 		dep_on_mclk = table_info->vdd_dep_on_mclk;
1835 
1836 	PP_ASSERT_WITH_CODE(dep_on_mclk,
1837 			"Invalid SOC_VDD-UCLK Dependency Table!",
1838 			return -EINVAL);
1839 
1840 	if (data->need_update_dpm_table & DPMTABLE_OD_UPDATE_MCLK) {
1841 		mem_clock = mem_clock > mem_max_clock ? mem_max_clock : mem_clock;
1842 	} else {
1843 		for (i = 0; i < dep_on_mclk->count; i++) {
1844 			if (dep_on_mclk->entries[i].clk == mem_clock)
1845 				break;
1846 		}
1847 		PP_ASSERT_WITH_CODE(dep_on_mclk->count > i,
1848 				"Cannot find UCLK in SOC_VDD-UCLK Dependency Table!",
1849 				return -EINVAL);
1850 	}
1851 
1852 	PP_ASSERT_WITH_CODE(!pp_atomfwctrl_get_gpu_pll_dividers_vega10(
1853 			hwmgr, COMPUTE_GPUCLK_INPUT_FLAG_UCLK, mem_clock, &dividers),
1854 			"Failed to get UCLK settings from VBIOS!",
1855 			return -1);
1856 
1857 	*current_mem_vid =
1858 			(uint8_t)(convert_to_vid(dep_on_mclk->entries[i].mvdd));
1859 	*current_mem_soc_vind =
1860 			(uint8_t)(dep_on_mclk->entries[i].vddInd);
1861 	current_memclk_level->FbMult = cpu_to_le32(dividers.ulPll_fb_mult);
1862 	current_memclk_level->Did = (uint8_t)(dividers.ulDid);
1863 
1864 	PP_ASSERT_WITH_CODE(current_memclk_level->Did >= 1,
1865 			"Invalid Divider ID!",
1866 			return -EINVAL);
1867 
1868 	return 0;
1869 }
1870 
1871 /**
1872  * vega10_populate_all_memory_levels - Populates all SMC MCLK levels' structure
1873  *                                     based on the trimmed allowed dpm memory clock states.
1874  *
1875  * @hwmgr:  the address of the hardware manager.
1876  * return:   PP_Result_OK on success.
1877  */
vega10_populate_all_memory_levels(struct pp_hwmgr * hwmgr)1878 static int vega10_populate_all_memory_levels(struct pp_hwmgr *hwmgr)
1879 {
1880 	struct vega10_hwmgr *data = hwmgr->backend;
1881 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
1882 	struct vega10_single_dpm_table *dpm_table =
1883 			&(data->dpm_table.mem_table);
1884 	int result = 0;
1885 	uint32_t i, j;
1886 
1887 	for (i = 0; i < dpm_table->count; i++) {
1888 		result = vega10_populate_single_memory_level(hwmgr,
1889 				dpm_table->dpm_levels[i].value,
1890 				&(pp_table->MemVid[i]),
1891 				&(pp_table->UclkLevel[i]),
1892 				&(pp_table->MemSocVoltageIndex[i]));
1893 		if (result)
1894 			return result;
1895 	}
1896 
1897 	j = i - 1;
1898 	while (i < NUM_UCLK_DPM_LEVELS) {
1899 		result = vega10_populate_single_memory_level(hwmgr,
1900 				dpm_table->dpm_levels[j].value,
1901 				&(pp_table->MemVid[i]),
1902 				&(pp_table->UclkLevel[i]),
1903 				&(pp_table->MemSocVoltageIndex[i]));
1904 		if (result)
1905 			return result;
1906 		i++;
1907 	}
1908 
1909 	pp_table->NumMemoryChannels = (uint16_t)(data->mem_channels);
1910 	pp_table->MemoryChannelWidth =
1911 			(uint16_t)(HBM_MEMORY_CHANNEL_WIDTH *
1912 					channel_number[data->mem_channels]);
1913 
1914 	pp_table->LowestUclkReservedForUlv =
1915 			(uint8_t)(data->lowest_uclk_reserved_for_ulv);
1916 
1917 	return result;
1918 }
1919 
vega10_populate_single_display_type(struct pp_hwmgr * hwmgr,DSPCLK_e disp_clock)1920 static int vega10_populate_single_display_type(struct pp_hwmgr *hwmgr,
1921 		DSPCLK_e disp_clock)
1922 {
1923 	struct vega10_hwmgr *data = hwmgr->backend;
1924 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
1925 	struct phm_ppt_v2_information *table_info =
1926 			(struct phm_ppt_v2_information *)
1927 			(hwmgr->pptable);
1928 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_table;
1929 	uint32_t i;
1930 	uint16_t clk = 0, vddc = 0;
1931 	uint8_t vid = 0;
1932 
1933 	switch (disp_clock) {
1934 	case DSPCLK_DCEFCLK:
1935 		dep_table = table_info->vdd_dep_on_dcefclk;
1936 		break;
1937 	case DSPCLK_DISPCLK:
1938 		dep_table = table_info->vdd_dep_on_dispclk;
1939 		break;
1940 	case DSPCLK_PIXCLK:
1941 		dep_table = table_info->vdd_dep_on_pixclk;
1942 		break;
1943 	case DSPCLK_PHYCLK:
1944 		dep_table = table_info->vdd_dep_on_phyclk;
1945 		break;
1946 	default:
1947 		return -1;
1948 	}
1949 
1950 	PP_ASSERT_WITH_CODE(dep_table->count <= NUM_DSPCLK_LEVELS,
1951 			"Number Of Entries Exceeded maximum!",
1952 			return -1);
1953 
1954 	for (i = 0; i < dep_table->count; i++) {
1955 		clk = (uint16_t)(dep_table->entries[i].clk / 100);
1956 		vddc = table_info->vddc_lookup_table->
1957 				entries[dep_table->entries[i].vddInd].us_vdd;
1958 		vid = (uint8_t)convert_to_vid(vddc);
1959 		pp_table->DisplayClockTable[disp_clock][i].Freq =
1960 				cpu_to_le16(clk);
1961 		pp_table->DisplayClockTable[disp_clock][i].Vid =
1962 				cpu_to_le16(vid);
1963 	}
1964 
1965 	while (i < NUM_DSPCLK_LEVELS) {
1966 		pp_table->DisplayClockTable[disp_clock][i].Freq =
1967 				cpu_to_le16(clk);
1968 		pp_table->DisplayClockTable[disp_clock][i].Vid =
1969 				cpu_to_le16(vid);
1970 		i++;
1971 	}
1972 
1973 	return 0;
1974 }
1975 
vega10_populate_all_display_clock_levels(struct pp_hwmgr * hwmgr)1976 static int vega10_populate_all_display_clock_levels(struct pp_hwmgr *hwmgr)
1977 {
1978 	uint32_t i;
1979 
1980 	for (i = 0; i < DSPCLK_COUNT; i++) {
1981 		PP_ASSERT_WITH_CODE(!vega10_populate_single_display_type(hwmgr, i),
1982 				"Failed to populate Clock in DisplayClockTable!",
1983 				return -1);
1984 	}
1985 
1986 	return 0;
1987 }
1988 
vega10_populate_single_eclock_level(struct pp_hwmgr * hwmgr,uint32_t eclock,uint8_t * current_eclk_did,uint8_t * current_soc_vol)1989 static int vega10_populate_single_eclock_level(struct pp_hwmgr *hwmgr,
1990 		uint32_t eclock, uint8_t *current_eclk_did,
1991 		uint8_t *current_soc_vol)
1992 {
1993 	struct phm_ppt_v2_information *table_info =
1994 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
1995 	struct phm_ppt_v1_mm_clock_voltage_dependency_table *dep_table =
1996 			table_info->mm_dep_table;
1997 	struct pp_atomfwctrl_clock_dividers_soc15 dividers;
1998 	uint32_t i;
1999 
2000 	PP_ASSERT_WITH_CODE(!pp_atomfwctrl_get_gpu_pll_dividers_vega10(hwmgr,
2001 			COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2002 			eclock, &dividers),
2003 			"Failed to get ECLK clock settings from VBIOS!",
2004 			return -1);
2005 
2006 	*current_eclk_did = (uint8_t)dividers.ulDid;
2007 
2008 	for (i = 0; i < dep_table->count; i++) {
2009 		if (dep_table->entries[i].eclk == eclock)
2010 			*current_soc_vol = dep_table->entries[i].vddcInd;
2011 	}
2012 
2013 	return 0;
2014 }
2015 
vega10_populate_smc_vce_levels(struct pp_hwmgr * hwmgr)2016 static int vega10_populate_smc_vce_levels(struct pp_hwmgr *hwmgr)
2017 {
2018 	struct vega10_hwmgr *data = hwmgr->backend;
2019 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
2020 	struct vega10_single_dpm_table *dpm_table = &(data->dpm_table.eclk_table);
2021 	int result = -EINVAL;
2022 	uint32_t i, j;
2023 
2024 	for (i = 0; i < dpm_table->count; i++) {
2025 		result = vega10_populate_single_eclock_level(hwmgr,
2026 				dpm_table->dpm_levels[i].value,
2027 				&(pp_table->EclkDid[i]),
2028 				&(pp_table->VceDpmVoltageIndex[i]));
2029 		if (result)
2030 			return result;
2031 	}
2032 
2033 	j = i - 1;
2034 	while (i < NUM_VCE_DPM_LEVELS) {
2035 		result = vega10_populate_single_eclock_level(hwmgr,
2036 				dpm_table->dpm_levels[j].value,
2037 				&(pp_table->EclkDid[i]),
2038 				&(pp_table->VceDpmVoltageIndex[i]));
2039 		if (result)
2040 			return result;
2041 		i++;
2042 	}
2043 
2044 	return result;
2045 }
2046 
vega10_populate_single_vclock_level(struct pp_hwmgr * hwmgr,uint32_t vclock,uint8_t * current_vclk_did)2047 static int vega10_populate_single_vclock_level(struct pp_hwmgr *hwmgr,
2048 		uint32_t vclock, uint8_t *current_vclk_did)
2049 {
2050 	struct pp_atomfwctrl_clock_dividers_soc15 dividers;
2051 
2052 	PP_ASSERT_WITH_CODE(!pp_atomfwctrl_get_gpu_pll_dividers_vega10(hwmgr,
2053 			COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2054 			vclock, &dividers),
2055 			"Failed to get VCLK clock settings from VBIOS!",
2056 			return -EINVAL);
2057 
2058 	*current_vclk_did = (uint8_t)dividers.ulDid;
2059 
2060 	return 0;
2061 }
2062 
vega10_populate_single_dclock_level(struct pp_hwmgr * hwmgr,uint32_t dclock,uint8_t * current_dclk_did)2063 static int vega10_populate_single_dclock_level(struct pp_hwmgr *hwmgr,
2064 		uint32_t dclock, uint8_t *current_dclk_did)
2065 {
2066 	struct pp_atomfwctrl_clock_dividers_soc15 dividers;
2067 
2068 	PP_ASSERT_WITH_CODE(!pp_atomfwctrl_get_gpu_pll_dividers_vega10(hwmgr,
2069 			COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2070 			dclock, &dividers),
2071 			"Failed to get DCLK clock settings from VBIOS!",
2072 			return -EINVAL);
2073 
2074 	*current_dclk_did = (uint8_t)dividers.ulDid;
2075 
2076 	return 0;
2077 }
2078 
vega10_populate_smc_uvd_levels(struct pp_hwmgr * hwmgr)2079 static int vega10_populate_smc_uvd_levels(struct pp_hwmgr *hwmgr)
2080 {
2081 	struct vega10_hwmgr *data = hwmgr->backend;
2082 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
2083 	struct vega10_single_dpm_table *vclk_dpm_table =
2084 			&(data->dpm_table.vclk_table);
2085 	struct vega10_single_dpm_table *dclk_dpm_table =
2086 			&(data->dpm_table.dclk_table);
2087 	struct phm_ppt_v2_information *table_info =
2088 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
2089 	struct phm_ppt_v1_mm_clock_voltage_dependency_table *dep_table =
2090 			table_info->mm_dep_table;
2091 	int result = -EINVAL;
2092 	uint32_t i, j;
2093 
2094 	for (i = 0; i < vclk_dpm_table->count; i++) {
2095 		result = vega10_populate_single_vclock_level(hwmgr,
2096 				vclk_dpm_table->dpm_levels[i].value,
2097 				&(pp_table->VclkDid[i]));
2098 		if (result)
2099 			return result;
2100 	}
2101 
2102 	j = i - 1;
2103 	while (i < NUM_UVD_DPM_LEVELS) {
2104 		result = vega10_populate_single_vclock_level(hwmgr,
2105 				vclk_dpm_table->dpm_levels[j].value,
2106 				&(pp_table->VclkDid[i]));
2107 		if (result)
2108 			return result;
2109 		i++;
2110 	}
2111 
2112 	for (i = 0; i < dclk_dpm_table->count; i++) {
2113 		result = vega10_populate_single_dclock_level(hwmgr,
2114 				dclk_dpm_table->dpm_levels[i].value,
2115 				&(pp_table->DclkDid[i]));
2116 		if (result)
2117 			return result;
2118 	}
2119 
2120 	j = i - 1;
2121 	while (i < NUM_UVD_DPM_LEVELS) {
2122 		result = vega10_populate_single_dclock_level(hwmgr,
2123 				dclk_dpm_table->dpm_levels[j].value,
2124 				&(pp_table->DclkDid[i]));
2125 		if (result)
2126 			return result;
2127 		i++;
2128 	}
2129 
2130 	for (i = 0; i < dep_table->count; i++) {
2131 		if (dep_table->entries[i].vclk ==
2132 				vclk_dpm_table->dpm_levels[i].value &&
2133 			dep_table->entries[i].dclk ==
2134 				dclk_dpm_table->dpm_levels[i].value)
2135 			pp_table->UvdDpmVoltageIndex[i] =
2136 					dep_table->entries[i].vddcInd;
2137 		else
2138 			return -1;
2139 	}
2140 
2141 	j = i - 1;
2142 	while (i < NUM_UVD_DPM_LEVELS) {
2143 		pp_table->UvdDpmVoltageIndex[i] = dep_table->entries[j].vddcInd;
2144 		i++;
2145 	}
2146 
2147 	return 0;
2148 }
2149 
vega10_populate_clock_stretcher_table(struct pp_hwmgr * hwmgr)2150 static int vega10_populate_clock_stretcher_table(struct pp_hwmgr *hwmgr)
2151 {
2152 	struct vega10_hwmgr *data = hwmgr->backend;
2153 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
2154 	struct phm_ppt_v2_information *table_info =
2155 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
2156 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_table =
2157 			table_info->vdd_dep_on_sclk;
2158 	uint32_t i;
2159 
2160 	for (i = 0; i < dep_table->count; i++) {
2161 		pp_table->CksEnable[i] = dep_table->entries[i].cks_enable;
2162 		pp_table->CksVidOffset[i] = (uint8_t)(dep_table->entries[i].cks_voffset
2163 				* VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
2164 	}
2165 
2166 	return 0;
2167 }
2168 
vega10_populate_avfs_parameters(struct pp_hwmgr * hwmgr)2169 static int vega10_populate_avfs_parameters(struct pp_hwmgr *hwmgr)
2170 {
2171 	struct vega10_hwmgr *data = hwmgr->backend;
2172 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
2173 	struct phm_ppt_v2_information *table_info =
2174 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
2175 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_table =
2176 			table_info->vdd_dep_on_sclk;
2177 	struct pp_atomfwctrl_avfs_parameters avfs_params = {0};
2178 	int result = 0;
2179 	uint32_t i;
2180 
2181 	pp_table->MinVoltageVid = (uint8_t)0xff;
2182 	pp_table->MaxVoltageVid = (uint8_t)0;
2183 
2184 	if (data->smu_features[GNLD_AVFS].supported) {
2185 		result = pp_atomfwctrl_get_avfs_information(hwmgr, &avfs_params);
2186 		if (!result) {
2187 			pp_table->MinVoltageVid = (uint8_t)
2188 					convert_to_vid((uint16_t)(avfs_params.ulMinVddc));
2189 			pp_table->MaxVoltageVid = (uint8_t)
2190 					convert_to_vid((uint16_t)(avfs_params.ulMaxVddc));
2191 
2192 			pp_table->AConstant[0] = cpu_to_le32(avfs_params.ulMeanNsigmaAcontant0);
2193 			pp_table->AConstant[1] = cpu_to_le32(avfs_params.ulMeanNsigmaAcontant1);
2194 			pp_table->AConstant[2] = cpu_to_le32(avfs_params.ulMeanNsigmaAcontant2);
2195 			pp_table->DC_tol_sigma = cpu_to_le16(avfs_params.usMeanNsigmaDcTolSigma);
2196 			pp_table->Platform_mean = cpu_to_le16(avfs_params.usMeanNsigmaPlatformMean);
2197 			pp_table->Platform_sigma = cpu_to_le16(avfs_params.usMeanNsigmaDcTolSigma);
2198 			pp_table->PSM_Age_CompFactor = cpu_to_le16(avfs_params.usPsmAgeComfactor);
2199 
2200 			pp_table->BtcGbVdroopTableCksOff.a0 =
2201 					cpu_to_le32(avfs_params.ulGbVdroopTableCksoffA0);
2202 			pp_table->BtcGbVdroopTableCksOff.a0_shift = 20;
2203 			pp_table->BtcGbVdroopTableCksOff.a1 =
2204 					cpu_to_le32(avfs_params.ulGbVdroopTableCksoffA1);
2205 			pp_table->BtcGbVdroopTableCksOff.a1_shift = 20;
2206 			pp_table->BtcGbVdroopTableCksOff.a2 =
2207 					cpu_to_le32(avfs_params.ulGbVdroopTableCksoffA2);
2208 			pp_table->BtcGbVdroopTableCksOff.a2_shift = 20;
2209 
2210 			pp_table->OverrideBtcGbCksOn = avfs_params.ucEnableGbVdroopTableCkson;
2211 			pp_table->BtcGbVdroopTableCksOn.a0 =
2212 					cpu_to_le32(avfs_params.ulGbVdroopTableCksonA0);
2213 			pp_table->BtcGbVdroopTableCksOn.a0_shift = 20;
2214 			pp_table->BtcGbVdroopTableCksOn.a1 =
2215 					cpu_to_le32(avfs_params.ulGbVdroopTableCksonA1);
2216 			pp_table->BtcGbVdroopTableCksOn.a1_shift = 20;
2217 			pp_table->BtcGbVdroopTableCksOn.a2 =
2218 					cpu_to_le32(avfs_params.ulGbVdroopTableCksonA2);
2219 			pp_table->BtcGbVdroopTableCksOn.a2_shift = 20;
2220 
2221 			pp_table->AvfsGbCksOn.m1 =
2222 					cpu_to_le32(avfs_params.ulGbFuseTableCksonM1);
2223 			pp_table->AvfsGbCksOn.m2 =
2224 					cpu_to_le32(avfs_params.ulGbFuseTableCksonM2);
2225 			pp_table->AvfsGbCksOn.b =
2226 					cpu_to_le32(avfs_params.ulGbFuseTableCksonB);
2227 			pp_table->AvfsGbCksOn.m1_shift = 24;
2228 			pp_table->AvfsGbCksOn.m2_shift = 12;
2229 			pp_table->AvfsGbCksOn.b_shift = 0;
2230 
2231 			pp_table->OverrideAvfsGbCksOn =
2232 					avfs_params.ucEnableGbFuseTableCkson;
2233 			pp_table->AvfsGbCksOff.m1 =
2234 					cpu_to_le32(avfs_params.ulGbFuseTableCksoffM1);
2235 			pp_table->AvfsGbCksOff.m2 =
2236 					cpu_to_le32(avfs_params.ulGbFuseTableCksoffM2);
2237 			pp_table->AvfsGbCksOff.b =
2238 					cpu_to_le32(avfs_params.ulGbFuseTableCksoffB);
2239 			pp_table->AvfsGbCksOff.m1_shift = 24;
2240 			pp_table->AvfsGbCksOff.m2_shift = 12;
2241 			pp_table->AvfsGbCksOff.b_shift = 0;
2242 
2243 			for (i = 0; i < dep_table->count; i++)
2244 				pp_table->StaticVoltageOffsetVid[i] =
2245 						convert_to_vid((uint8_t)(dep_table->entries[i].sclk_offset));
2246 
2247 			if ((PPREGKEY_VEGA10QUADRATICEQUATION_DFLT !=
2248 					data->disp_clk_quad_eqn_a) &&
2249 				(PPREGKEY_VEGA10QUADRATICEQUATION_DFLT !=
2250 					data->disp_clk_quad_eqn_b)) {
2251 				pp_table->DisplayClock2Gfxclk[DSPCLK_DISPCLK].m1 =
2252 						(int32_t)data->disp_clk_quad_eqn_a;
2253 				pp_table->DisplayClock2Gfxclk[DSPCLK_DISPCLK].m2 =
2254 						(int32_t)data->disp_clk_quad_eqn_b;
2255 				pp_table->DisplayClock2Gfxclk[DSPCLK_DISPCLK].b =
2256 						(int32_t)data->disp_clk_quad_eqn_c;
2257 			} else {
2258 				pp_table->DisplayClock2Gfxclk[DSPCLK_DISPCLK].m1 =
2259 						(int32_t)avfs_params.ulDispclk2GfxclkM1;
2260 				pp_table->DisplayClock2Gfxclk[DSPCLK_DISPCLK].m2 =
2261 						(int32_t)avfs_params.ulDispclk2GfxclkM2;
2262 				pp_table->DisplayClock2Gfxclk[DSPCLK_DISPCLK].b =
2263 						(int32_t)avfs_params.ulDispclk2GfxclkB;
2264 			}
2265 
2266 			pp_table->DisplayClock2Gfxclk[DSPCLK_DISPCLK].m1_shift = 24;
2267 			pp_table->DisplayClock2Gfxclk[DSPCLK_DISPCLK].m2_shift = 12;
2268 			pp_table->DisplayClock2Gfxclk[DSPCLK_DISPCLK].b_shift = 12;
2269 
2270 			if ((PPREGKEY_VEGA10QUADRATICEQUATION_DFLT !=
2271 					data->dcef_clk_quad_eqn_a) &&
2272 				(PPREGKEY_VEGA10QUADRATICEQUATION_DFLT !=
2273 					data->dcef_clk_quad_eqn_b)) {
2274 				pp_table->DisplayClock2Gfxclk[DSPCLK_DCEFCLK].m1 =
2275 						(int32_t)data->dcef_clk_quad_eqn_a;
2276 				pp_table->DisplayClock2Gfxclk[DSPCLK_DCEFCLK].m2 =
2277 						(int32_t)data->dcef_clk_quad_eqn_b;
2278 				pp_table->DisplayClock2Gfxclk[DSPCLK_DCEFCLK].b =
2279 						(int32_t)data->dcef_clk_quad_eqn_c;
2280 			} else {
2281 				pp_table->DisplayClock2Gfxclk[DSPCLK_DCEFCLK].m1 =
2282 						(int32_t)avfs_params.ulDcefclk2GfxclkM1;
2283 				pp_table->DisplayClock2Gfxclk[DSPCLK_DCEFCLK].m2 =
2284 						(int32_t)avfs_params.ulDcefclk2GfxclkM2;
2285 				pp_table->DisplayClock2Gfxclk[DSPCLK_DCEFCLK].b =
2286 						(int32_t)avfs_params.ulDcefclk2GfxclkB;
2287 			}
2288 
2289 			pp_table->DisplayClock2Gfxclk[DSPCLK_DCEFCLK].m1_shift = 24;
2290 			pp_table->DisplayClock2Gfxclk[DSPCLK_DCEFCLK].m2_shift = 12;
2291 			pp_table->DisplayClock2Gfxclk[DSPCLK_DCEFCLK].b_shift = 12;
2292 
2293 			if ((PPREGKEY_VEGA10QUADRATICEQUATION_DFLT !=
2294 					data->pixel_clk_quad_eqn_a) &&
2295 				(PPREGKEY_VEGA10QUADRATICEQUATION_DFLT !=
2296 					data->pixel_clk_quad_eqn_b)) {
2297 				pp_table->DisplayClock2Gfxclk[DSPCLK_PIXCLK].m1 =
2298 						(int32_t)data->pixel_clk_quad_eqn_a;
2299 				pp_table->DisplayClock2Gfxclk[DSPCLK_PIXCLK].m2 =
2300 						(int32_t)data->pixel_clk_quad_eqn_b;
2301 				pp_table->DisplayClock2Gfxclk[DSPCLK_PIXCLK].b =
2302 						(int32_t)data->pixel_clk_quad_eqn_c;
2303 			} else {
2304 				pp_table->DisplayClock2Gfxclk[DSPCLK_PIXCLK].m1 =
2305 						(int32_t)avfs_params.ulPixelclk2GfxclkM1;
2306 				pp_table->DisplayClock2Gfxclk[DSPCLK_PIXCLK].m2 =
2307 						(int32_t)avfs_params.ulPixelclk2GfxclkM2;
2308 				pp_table->DisplayClock2Gfxclk[DSPCLK_PIXCLK].b =
2309 						(int32_t)avfs_params.ulPixelclk2GfxclkB;
2310 			}
2311 
2312 			pp_table->DisplayClock2Gfxclk[DSPCLK_PIXCLK].m1_shift = 24;
2313 			pp_table->DisplayClock2Gfxclk[DSPCLK_PIXCLK].m2_shift = 12;
2314 			pp_table->DisplayClock2Gfxclk[DSPCLK_PIXCLK].b_shift = 12;
2315 			if ((PPREGKEY_VEGA10QUADRATICEQUATION_DFLT !=
2316 					data->phy_clk_quad_eqn_a) &&
2317 				(PPREGKEY_VEGA10QUADRATICEQUATION_DFLT !=
2318 					data->phy_clk_quad_eqn_b)) {
2319 				pp_table->DisplayClock2Gfxclk[DSPCLK_PHYCLK].m1 =
2320 						(int32_t)data->phy_clk_quad_eqn_a;
2321 				pp_table->DisplayClock2Gfxclk[DSPCLK_PHYCLK].m2 =
2322 						(int32_t)data->phy_clk_quad_eqn_b;
2323 				pp_table->DisplayClock2Gfxclk[DSPCLK_PHYCLK].b =
2324 						(int32_t)data->phy_clk_quad_eqn_c;
2325 			} else {
2326 				pp_table->DisplayClock2Gfxclk[DSPCLK_PHYCLK].m1 =
2327 						(int32_t)avfs_params.ulPhyclk2GfxclkM1;
2328 				pp_table->DisplayClock2Gfxclk[DSPCLK_PHYCLK].m2 =
2329 						(int32_t)avfs_params.ulPhyclk2GfxclkM2;
2330 				pp_table->DisplayClock2Gfxclk[DSPCLK_PHYCLK].b =
2331 						(int32_t)avfs_params.ulPhyclk2GfxclkB;
2332 			}
2333 
2334 			pp_table->DisplayClock2Gfxclk[DSPCLK_PHYCLK].m1_shift = 24;
2335 			pp_table->DisplayClock2Gfxclk[DSPCLK_PHYCLK].m2_shift = 12;
2336 			pp_table->DisplayClock2Gfxclk[DSPCLK_PHYCLK].b_shift = 12;
2337 
2338 			pp_table->AcgBtcGbVdroopTable.a0       = avfs_params.ulAcgGbVdroopTableA0;
2339 			pp_table->AcgBtcGbVdroopTable.a0_shift = 20;
2340 			pp_table->AcgBtcGbVdroopTable.a1       = avfs_params.ulAcgGbVdroopTableA1;
2341 			pp_table->AcgBtcGbVdroopTable.a1_shift = 20;
2342 			pp_table->AcgBtcGbVdroopTable.a2       = avfs_params.ulAcgGbVdroopTableA2;
2343 			pp_table->AcgBtcGbVdroopTable.a2_shift = 20;
2344 
2345 			pp_table->AcgAvfsGb.m1                   = avfs_params.ulAcgGbFuseTableM1;
2346 			pp_table->AcgAvfsGb.m2                   = avfs_params.ulAcgGbFuseTableM2;
2347 			pp_table->AcgAvfsGb.b                    = avfs_params.ulAcgGbFuseTableB;
2348 			pp_table->AcgAvfsGb.m1_shift             = 24;
2349 			pp_table->AcgAvfsGb.m2_shift             = 12;
2350 			pp_table->AcgAvfsGb.b_shift              = 0;
2351 
2352 		} else {
2353 			data->smu_features[GNLD_AVFS].supported = false;
2354 		}
2355 	}
2356 
2357 	return 0;
2358 }
2359 
vega10_acg_enable(struct pp_hwmgr * hwmgr)2360 static int vega10_acg_enable(struct pp_hwmgr *hwmgr)
2361 {
2362 	struct vega10_hwmgr *data = hwmgr->backend;
2363 	uint32_t agc_btc_response;
2364 	int ret;
2365 
2366 	if (data->smu_features[GNLD_ACG].supported) {
2367 		if (0 == vega10_enable_smc_features(hwmgr, true,
2368 					data->smu_features[GNLD_DPM_PREFETCHER].smu_feature_bitmap))
2369 			data->smu_features[GNLD_DPM_PREFETCHER].enabled = true;
2370 
2371 		ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_InitializeAcg, NULL);
2372 		if (ret)
2373 			return ret;
2374 
2375 		ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_RunAcgBtc, &agc_btc_response);
2376 		if (ret)
2377 			agc_btc_response = 0;
2378 
2379 		if (1 == agc_btc_response) {
2380 			if (1 == data->acg_loop_state)
2381 				smum_send_msg_to_smc(hwmgr, PPSMC_MSG_RunAcgInClosedLoop, NULL);
2382 			else if (2 == data->acg_loop_state)
2383 				smum_send_msg_to_smc(hwmgr, PPSMC_MSG_RunAcgInOpenLoop, NULL);
2384 			if (0 == vega10_enable_smc_features(hwmgr, true,
2385 				data->smu_features[GNLD_ACG].smu_feature_bitmap))
2386 					data->smu_features[GNLD_ACG].enabled = true;
2387 		} else {
2388 			pr_info("[ACG_Enable] ACG BTC Returned Failed Status!\n");
2389 			data->smu_features[GNLD_ACG].enabled = false;
2390 		}
2391 	}
2392 
2393 	return 0;
2394 }
2395 
vega10_acg_disable(struct pp_hwmgr * hwmgr)2396 static int vega10_acg_disable(struct pp_hwmgr *hwmgr)
2397 {
2398 	struct vega10_hwmgr *data = hwmgr->backend;
2399 
2400 	if (data->smu_features[GNLD_ACG].supported &&
2401 	    data->smu_features[GNLD_ACG].enabled)
2402 		if (!vega10_enable_smc_features(hwmgr, false,
2403 			data->smu_features[GNLD_ACG].smu_feature_bitmap))
2404 			data->smu_features[GNLD_ACG].enabled = false;
2405 
2406 	return 0;
2407 }
2408 
vega10_populate_gpio_parameters(struct pp_hwmgr * hwmgr)2409 static int vega10_populate_gpio_parameters(struct pp_hwmgr *hwmgr)
2410 {
2411 	struct vega10_hwmgr *data = hwmgr->backend;
2412 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
2413 	struct pp_atomfwctrl_gpio_parameters gpio_params = {0};
2414 	int result;
2415 
2416 	result = pp_atomfwctrl_get_gpio_information(hwmgr, &gpio_params);
2417 	if (!result) {
2418 		if (PP_CAP(PHM_PlatformCaps_RegulatorHot) &&
2419 		    data->registry_data.regulator_hot_gpio_support) {
2420 			pp_table->VR0HotGpio = gpio_params.ucVR0HotGpio;
2421 			pp_table->VR0HotPolarity = gpio_params.ucVR0HotPolarity;
2422 			pp_table->VR1HotGpio = gpio_params.ucVR1HotGpio;
2423 			pp_table->VR1HotPolarity = gpio_params.ucVR1HotPolarity;
2424 		} else {
2425 			pp_table->VR0HotGpio = 0;
2426 			pp_table->VR0HotPolarity = 0;
2427 			pp_table->VR1HotGpio = 0;
2428 			pp_table->VR1HotPolarity = 0;
2429 		}
2430 
2431 		if (PP_CAP(PHM_PlatformCaps_AutomaticDCTransition) &&
2432 		    data->registry_data.ac_dc_switch_gpio_support) {
2433 			pp_table->AcDcGpio = gpio_params.ucAcDcGpio;
2434 			pp_table->AcDcPolarity = gpio_params.ucAcDcPolarity;
2435 		} else {
2436 			pp_table->AcDcGpio = 0;
2437 			pp_table->AcDcPolarity = 0;
2438 		}
2439 	}
2440 
2441 	return result;
2442 }
2443 
vega10_avfs_enable(struct pp_hwmgr * hwmgr,bool enable)2444 static int vega10_avfs_enable(struct pp_hwmgr *hwmgr, bool enable)
2445 {
2446 	struct vega10_hwmgr *data = hwmgr->backend;
2447 
2448 	if (data->smu_features[GNLD_AVFS].supported) {
2449 		/* Already enabled or disabled */
2450 		if (!(enable ^ data->smu_features[GNLD_AVFS].enabled))
2451 			return 0;
2452 
2453 		if (enable) {
2454 			PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2455 					true,
2456 					data->smu_features[GNLD_AVFS].smu_feature_bitmap),
2457 					"[avfs_control] Attempt to Enable AVFS feature Failed!",
2458 					return -1);
2459 			data->smu_features[GNLD_AVFS].enabled = true;
2460 		} else {
2461 			PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2462 					false,
2463 					data->smu_features[GNLD_AVFS].smu_feature_bitmap),
2464 					"[avfs_control] Attempt to Disable AVFS feature Failed!",
2465 					return -1);
2466 			data->smu_features[GNLD_AVFS].enabled = false;
2467 		}
2468 	}
2469 
2470 	return 0;
2471 }
2472 
vega10_update_avfs(struct pp_hwmgr * hwmgr)2473 static int vega10_update_avfs(struct pp_hwmgr *hwmgr)
2474 {
2475 	struct vega10_hwmgr *data = hwmgr->backend;
2476 
2477 	if (data->need_update_dpm_table & DPMTABLE_OD_UPDATE_VDDC) {
2478 		vega10_avfs_enable(hwmgr, false);
2479 	} else if (data->need_update_dpm_table) {
2480 		vega10_avfs_enable(hwmgr, false);
2481 		vega10_avfs_enable(hwmgr, true);
2482 	} else {
2483 		vega10_avfs_enable(hwmgr, true);
2484 	}
2485 
2486 	return 0;
2487 }
2488 
vega10_populate_and_upload_avfs_fuse_override(struct pp_hwmgr * hwmgr)2489 static int vega10_populate_and_upload_avfs_fuse_override(struct pp_hwmgr *hwmgr)
2490 {
2491 	int result = 0;
2492 
2493 	uint64_t serial_number = 0;
2494 	uint32_t top32, bottom32;
2495 	struct phm_fuses_default fuse;
2496 
2497 	struct vega10_hwmgr *data = hwmgr->backend;
2498 	AvfsFuseOverride_t *avfs_fuse_table = &(data->smc_state_table.avfs_fuse_override_table);
2499 
2500 	smum_send_msg_to_smc(hwmgr, PPSMC_MSG_ReadSerialNumTop32, &top32);
2501 
2502 	smum_send_msg_to_smc(hwmgr, PPSMC_MSG_ReadSerialNumBottom32, &bottom32);
2503 
2504 	serial_number = ((uint64_t)bottom32 << 32) | top32;
2505 
2506 	if (pp_override_get_default_fuse_value(serial_number, &fuse) == 0) {
2507 		avfs_fuse_table->VFT0_b  = fuse.VFT0_b;
2508 		avfs_fuse_table->VFT0_m1 = fuse.VFT0_m1;
2509 		avfs_fuse_table->VFT0_m2 = fuse.VFT0_m2;
2510 		avfs_fuse_table->VFT1_b  = fuse.VFT1_b;
2511 		avfs_fuse_table->VFT1_m1 = fuse.VFT1_m1;
2512 		avfs_fuse_table->VFT1_m2 = fuse.VFT1_m2;
2513 		avfs_fuse_table->VFT2_b  = fuse.VFT2_b;
2514 		avfs_fuse_table->VFT2_m1 = fuse.VFT2_m1;
2515 		avfs_fuse_table->VFT2_m2 = fuse.VFT2_m2;
2516 		result = smum_smc_table_manager(hwmgr,  (uint8_t *)avfs_fuse_table,
2517 						AVFSFUSETABLE, false);
2518 		PP_ASSERT_WITH_CODE(!result,
2519 			"Failed to upload FuseOVerride!",
2520 			);
2521 	}
2522 
2523 	return result;
2524 }
2525 
vega10_check_dpm_table_updated(struct pp_hwmgr * hwmgr)2526 static void vega10_check_dpm_table_updated(struct pp_hwmgr *hwmgr)
2527 {
2528 	struct vega10_hwmgr *data = hwmgr->backend;
2529 	struct vega10_odn_dpm_table *odn_table = &(data->odn_dpm_table);
2530 	struct phm_ppt_v2_information *table_info = hwmgr->pptable;
2531 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_table;
2532 	struct phm_ppt_v1_clock_voltage_dependency_table *odn_dep_table;
2533 	uint32_t i;
2534 
2535 	dep_table = table_info->vdd_dep_on_mclk;
2536 	odn_dep_table = (struct phm_ppt_v1_clock_voltage_dependency_table *)&(odn_table->vdd_dep_on_mclk);
2537 
2538 	for (i = 0; i < dep_table->count; i++) {
2539 		if (dep_table->entries[i].vddc != odn_dep_table->entries[i].vddc) {
2540 			data->need_update_dpm_table |= DPMTABLE_OD_UPDATE_VDDC | DPMTABLE_OD_UPDATE_MCLK;
2541 			return;
2542 		}
2543 	}
2544 
2545 	dep_table = table_info->vdd_dep_on_sclk;
2546 	odn_dep_table = (struct phm_ppt_v1_clock_voltage_dependency_table *)&(odn_table->vdd_dep_on_sclk);
2547 	for (i = 0; i < dep_table->count; i++) {
2548 		if (dep_table->entries[i].vddc != odn_dep_table->entries[i].vddc) {
2549 			data->need_update_dpm_table |= DPMTABLE_OD_UPDATE_VDDC | DPMTABLE_OD_UPDATE_SCLK;
2550 			return;
2551 		}
2552 	}
2553 }
2554 
2555 /**
2556  * vega10_init_smc_table - Initializes the SMC table and uploads it
2557  *
2558  * @hwmgr:  the address of the powerplay hardware manager.
2559  * return:  always 0
2560  */
vega10_init_smc_table(struct pp_hwmgr * hwmgr)2561 static int vega10_init_smc_table(struct pp_hwmgr *hwmgr)
2562 {
2563 	int result;
2564 	struct vega10_hwmgr *data = hwmgr->backend;
2565 	struct phm_ppt_v2_information *table_info =
2566 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
2567 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
2568 	struct pp_atomfwctrl_voltage_table voltage_table;
2569 	struct pp_atomfwctrl_bios_boot_up_values boot_up_values;
2570 	struct vega10_odn_dpm_table *odn_table = &(data->odn_dpm_table);
2571 
2572 	result = vega10_setup_default_dpm_tables(hwmgr);
2573 	PP_ASSERT_WITH_CODE(!result,
2574 			"Failed to setup default DPM tables!",
2575 			return result);
2576 
2577 	if (!hwmgr->not_vf)
2578 		return 0;
2579 
2580 	/* initialize ODN table */
2581 	if (hwmgr->od_enabled) {
2582 		if (odn_table->max_vddc) {
2583 			data->need_update_dpm_table |= DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_OD_UPDATE_MCLK;
2584 			vega10_check_dpm_table_updated(hwmgr);
2585 		} else {
2586 			vega10_odn_initial_default_setting(hwmgr);
2587 		}
2588 	}
2589 
2590 	result = pp_atomfwctrl_get_voltage_table_v4(hwmgr, VOLTAGE_TYPE_VDDC,
2591 			VOLTAGE_OBJ_SVID2,  &voltage_table);
2592 	PP_ASSERT_WITH_CODE(!result,
2593 			"Failed to get voltage table!",
2594 			return result);
2595 	pp_table->MaxVidStep = voltage_table.max_vid_step;
2596 
2597 	pp_table->GfxDpmVoltageMode =
2598 			(uint8_t)(table_info->uc_gfx_dpm_voltage_mode);
2599 	pp_table->SocDpmVoltageMode =
2600 			(uint8_t)(table_info->uc_soc_dpm_voltage_mode);
2601 	pp_table->UclkDpmVoltageMode =
2602 			(uint8_t)(table_info->uc_uclk_dpm_voltage_mode);
2603 	pp_table->UvdDpmVoltageMode =
2604 			(uint8_t)(table_info->uc_uvd_dpm_voltage_mode);
2605 	pp_table->VceDpmVoltageMode =
2606 			(uint8_t)(table_info->uc_vce_dpm_voltage_mode);
2607 	pp_table->Mp0DpmVoltageMode =
2608 			(uint8_t)(table_info->uc_mp0_dpm_voltage_mode);
2609 
2610 	pp_table->DisplayDpmVoltageMode =
2611 			(uint8_t)(table_info->uc_dcef_dpm_voltage_mode);
2612 
2613 	data->vddc_voltage_table.psi0_enable = voltage_table.psi0_enable;
2614 	data->vddc_voltage_table.psi1_enable = voltage_table.psi1_enable;
2615 
2616 	if (data->registry_data.ulv_support &&
2617 			table_info->us_ulv_voltage_offset) {
2618 		result = vega10_populate_ulv_state(hwmgr);
2619 		PP_ASSERT_WITH_CODE(!result,
2620 				"Failed to initialize ULV state!",
2621 				return result);
2622 	}
2623 
2624 	result = vega10_populate_smc_link_levels(hwmgr);
2625 	PP_ASSERT_WITH_CODE(!result,
2626 			"Failed to initialize Link Level!",
2627 			return result);
2628 
2629 	result = vega10_override_pcie_parameters(hwmgr);
2630 	PP_ASSERT_WITH_CODE(!result,
2631 			"Failed to override pcie parameters!",
2632 			return result);
2633 
2634 	result = vega10_populate_all_graphic_levels(hwmgr);
2635 	PP_ASSERT_WITH_CODE(!result,
2636 			"Failed to initialize Graphics Level!",
2637 			return result);
2638 
2639 	result = vega10_populate_all_memory_levels(hwmgr);
2640 	PP_ASSERT_WITH_CODE(!result,
2641 			"Failed to initialize Memory Level!",
2642 			return result);
2643 
2644 	vega10_populate_vddc_soc_levels(hwmgr);
2645 
2646 	result = vega10_populate_all_display_clock_levels(hwmgr);
2647 	PP_ASSERT_WITH_CODE(!result,
2648 			"Failed to initialize Display Level!",
2649 			return result);
2650 
2651 	result = vega10_populate_smc_vce_levels(hwmgr);
2652 	PP_ASSERT_WITH_CODE(!result,
2653 			"Failed to initialize VCE Level!",
2654 			return result);
2655 
2656 	result = vega10_populate_smc_uvd_levels(hwmgr);
2657 	PP_ASSERT_WITH_CODE(!result,
2658 			"Failed to initialize UVD Level!",
2659 			return result);
2660 
2661 	if (data->registry_data.clock_stretcher_support) {
2662 		result = vega10_populate_clock_stretcher_table(hwmgr);
2663 		PP_ASSERT_WITH_CODE(!result,
2664 				"Failed to populate Clock Stretcher Table!",
2665 				return result);
2666 	}
2667 
2668 	result = pp_atomfwctrl_get_vbios_bootup_values(hwmgr, &boot_up_values);
2669 	if (!result) {
2670 		data->vbios_boot_state.vddc     = boot_up_values.usVddc;
2671 		data->vbios_boot_state.vddci    = boot_up_values.usVddci;
2672 		data->vbios_boot_state.mvddc    = boot_up_values.usMvddc;
2673 		data->vbios_boot_state.gfx_clock = boot_up_values.ulGfxClk;
2674 		data->vbios_boot_state.mem_clock = boot_up_values.ulUClk;
2675 		pp_atomfwctrl_get_clk_information_by_clkid(hwmgr,
2676 				SMU9_SYSPLL0_SOCCLK_ID, 0, &boot_up_values.ulSocClk);
2677 
2678 		pp_atomfwctrl_get_clk_information_by_clkid(hwmgr,
2679 				SMU9_SYSPLL0_DCEFCLK_ID, 0, &boot_up_values.ulDCEFClk);
2680 
2681 		data->vbios_boot_state.soc_clock = boot_up_values.ulSocClk;
2682 		data->vbios_boot_state.dcef_clock = boot_up_values.ulDCEFClk;
2683 		if (0 != boot_up_values.usVddc) {
2684 			smum_send_msg_to_smc_with_parameter(hwmgr,
2685 						PPSMC_MSG_SetFloorSocVoltage,
2686 						(boot_up_values.usVddc * 4),
2687 						NULL);
2688 			data->vbios_boot_state.bsoc_vddc_lock = true;
2689 		} else {
2690 			data->vbios_boot_state.bsoc_vddc_lock = false;
2691 		}
2692 		smum_send_msg_to_smc_with_parameter(hwmgr,
2693 				PPSMC_MSG_SetMinDeepSleepDcefclk,
2694 			(uint32_t)(data->vbios_boot_state.dcef_clock / 100),
2695 				NULL);
2696 	}
2697 
2698 	result = vega10_populate_avfs_parameters(hwmgr);
2699 	PP_ASSERT_WITH_CODE(!result,
2700 			"Failed to initialize AVFS Parameters!",
2701 			return result);
2702 
2703 	result = vega10_populate_gpio_parameters(hwmgr);
2704 	PP_ASSERT_WITH_CODE(!result,
2705 			"Failed to initialize GPIO Parameters!",
2706 			return result);
2707 
2708 	pp_table->GfxclkAverageAlpha = (uint8_t)
2709 			(data->gfxclk_average_alpha);
2710 	pp_table->SocclkAverageAlpha = (uint8_t)
2711 			(data->socclk_average_alpha);
2712 	pp_table->UclkAverageAlpha = (uint8_t)
2713 			(data->uclk_average_alpha);
2714 	pp_table->GfxActivityAverageAlpha = (uint8_t)
2715 			(data->gfx_activity_average_alpha);
2716 
2717 	vega10_populate_and_upload_avfs_fuse_override(hwmgr);
2718 
2719 	result = smum_smc_table_manager(hwmgr, (uint8_t *)pp_table, PPTABLE, false);
2720 
2721 	PP_ASSERT_WITH_CODE(!result,
2722 			"Failed to upload PPtable!", return result);
2723 
2724 	result = vega10_avfs_enable(hwmgr, true);
2725 	PP_ASSERT_WITH_CODE(!result, "Attempt to enable AVFS feature Failed!",
2726 					return result);
2727 	vega10_acg_enable(hwmgr);
2728 
2729 	return 0;
2730 }
2731 
vega10_enable_thermal_protection(struct pp_hwmgr * hwmgr)2732 static int vega10_enable_thermal_protection(struct pp_hwmgr *hwmgr)
2733 {
2734 	struct vega10_hwmgr *data = hwmgr->backend;
2735 
2736 	if (data->smu_features[GNLD_THERMAL].supported) {
2737 		if (data->smu_features[GNLD_THERMAL].enabled)
2738 			pr_info("THERMAL Feature Already enabled!");
2739 
2740 		PP_ASSERT_WITH_CODE(
2741 				!vega10_enable_smc_features(hwmgr,
2742 				true,
2743 				data->smu_features[GNLD_THERMAL].smu_feature_bitmap),
2744 				"Enable THERMAL Feature Failed!",
2745 				return -1);
2746 		data->smu_features[GNLD_THERMAL].enabled = true;
2747 	}
2748 
2749 	return 0;
2750 }
2751 
vega10_disable_thermal_protection(struct pp_hwmgr * hwmgr)2752 static int vega10_disable_thermal_protection(struct pp_hwmgr *hwmgr)
2753 {
2754 	struct vega10_hwmgr *data = hwmgr->backend;
2755 
2756 	if (data->smu_features[GNLD_THERMAL].supported) {
2757 		if (!data->smu_features[GNLD_THERMAL].enabled)
2758 			pr_info("THERMAL Feature Already disabled!");
2759 
2760 		PP_ASSERT_WITH_CODE(
2761 				!vega10_enable_smc_features(hwmgr,
2762 				false,
2763 				data->smu_features[GNLD_THERMAL].smu_feature_bitmap),
2764 				"disable THERMAL Feature Failed!",
2765 				return -1);
2766 		data->smu_features[GNLD_THERMAL].enabled = false;
2767 	}
2768 
2769 	return 0;
2770 }
2771 
vega10_enable_vrhot_feature(struct pp_hwmgr * hwmgr)2772 static int vega10_enable_vrhot_feature(struct pp_hwmgr *hwmgr)
2773 {
2774 	struct vega10_hwmgr *data = hwmgr->backend;
2775 
2776 	if (PP_CAP(PHM_PlatformCaps_RegulatorHot)) {
2777 		if (data->smu_features[GNLD_VR0HOT].supported) {
2778 			PP_ASSERT_WITH_CODE(
2779 					!vega10_enable_smc_features(hwmgr,
2780 					true,
2781 					data->smu_features[GNLD_VR0HOT].smu_feature_bitmap),
2782 					"Attempt to Enable VR0 Hot feature Failed!",
2783 					return -1);
2784 			data->smu_features[GNLD_VR0HOT].enabled = true;
2785 		} else {
2786 			if (data->smu_features[GNLD_VR1HOT].supported) {
2787 				PP_ASSERT_WITH_CODE(
2788 						!vega10_enable_smc_features(hwmgr,
2789 						true,
2790 						data->smu_features[GNLD_VR1HOT].smu_feature_bitmap),
2791 						"Attempt to Enable VR0 Hot feature Failed!",
2792 						return -1);
2793 				data->smu_features[GNLD_VR1HOT].enabled = true;
2794 			}
2795 		}
2796 	}
2797 	return 0;
2798 }
2799 
vega10_enable_ulv(struct pp_hwmgr * hwmgr)2800 static int vega10_enable_ulv(struct pp_hwmgr *hwmgr)
2801 {
2802 	struct vega10_hwmgr *data = hwmgr->backend;
2803 
2804 	if (data->registry_data.ulv_support) {
2805 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2806 				true, data->smu_features[GNLD_ULV].smu_feature_bitmap),
2807 				"Enable ULV Feature Failed!",
2808 				return -1);
2809 		data->smu_features[GNLD_ULV].enabled = true;
2810 	}
2811 
2812 	return 0;
2813 }
2814 
vega10_disable_ulv(struct pp_hwmgr * hwmgr)2815 static int vega10_disable_ulv(struct pp_hwmgr *hwmgr)
2816 {
2817 	struct vega10_hwmgr *data = hwmgr->backend;
2818 
2819 	if (data->registry_data.ulv_support) {
2820 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2821 				false, data->smu_features[GNLD_ULV].smu_feature_bitmap),
2822 				"disable ULV Feature Failed!",
2823 				return -EINVAL);
2824 		data->smu_features[GNLD_ULV].enabled = false;
2825 	}
2826 
2827 	return 0;
2828 }
2829 
vega10_enable_deep_sleep_master_switch(struct pp_hwmgr * hwmgr)2830 static int vega10_enable_deep_sleep_master_switch(struct pp_hwmgr *hwmgr)
2831 {
2832 	struct vega10_hwmgr *data = hwmgr->backend;
2833 
2834 	if (data->smu_features[GNLD_DS_GFXCLK].supported) {
2835 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2836 				true, data->smu_features[GNLD_DS_GFXCLK].smu_feature_bitmap),
2837 				"Attempt to Enable DS_GFXCLK Feature Failed!",
2838 				return -EINVAL);
2839 		data->smu_features[GNLD_DS_GFXCLK].enabled = true;
2840 	}
2841 
2842 	if (data->smu_features[GNLD_DS_SOCCLK].supported) {
2843 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2844 				true, data->smu_features[GNLD_DS_SOCCLK].smu_feature_bitmap),
2845 				"Attempt to Enable DS_SOCCLK Feature Failed!",
2846 				return -EINVAL);
2847 		data->smu_features[GNLD_DS_SOCCLK].enabled = true;
2848 	}
2849 
2850 	if (data->smu_features[GNLD_DS_LCLK].supported) {
2851 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2852 				true, data->smu_features[GNLD_DS_LCLK].smu_feature_bitmap),
2853 				"Attempt to Enable DS_LCLK Feature Failed!",
2854 				return -EINVAL);
2855 		data->smu_features[GNLD_DS_LCLK].enabled = true;
2856 	}
2857 
2858 	if (data->smu_features[GNLD_DS_DCEFCLK].supported) {
2859 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2860 				true, data->smu_features[GNLD_DS_DCEFCLK].smu_feature_bitmap),
2861 				"Attempt to Enable DS_DCEFCLK Feature Failed!",
2862 				return -EINVAL);
2863 		data->smu_features[GNLD_DS_DCEFCLK].enabled = true;
2864 	}
2865 
2866 	return 0;
2867 }
2868 
vega10_disable_deep_sleep_master_switch(struct pp_hwmgr * hwmgr)2869 static int vega10_disable_deep_sleep_master_switch(struct pp_hwmgr *hwmgr)
2870 {
2871 	struct vega10_hwmgr *data = hwmgr->backend;
2872 
2873 	if (data->smu_features[GNLD_DS_GFXCLK].supported) {
2874 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2875 				false, data->smu_features[GNLD_DS_GFXCLK].smu_feature_bitmap),
2876 				"Attempt to disable DS_GFXCLK Feature Failed!",
2877 				return -EINVAL);
2878 		data->smu_features[GNLD_DS_GFXCLK].enabled = false;
2879 	}
2880 
2881 	if (data->smu_features[GNLD_DS_SOCCLK].supported) {
2882 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2883 				false, data->smu_features[GNLD_DS_SOCCLK].smu_feature_bitmap),
2884 				"Attempt to disable DS_ Feature Failed!",
2885 				return -EINVAL);
2886 		data->smu_features[GNLD_DS_SOCCLK].enabled = false;
2887 	}
2888 
2889 	if (data->smu_features[GNLD_DS_LCLK].supported) {
2890 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2891 				false, data->smu_features[GNLD_DS_LCLK].smu_feature_bitmap),
2892 				"Attempt to disable DS_LCLK Feature Failed!",
2893 				return -EINVAL);
2894 		data->smu_features[GNLD_DS_LCLK].enabled = false;
2895 	}
2896 
2897 	if (data->smu_features[GNLD_DS_DCEFCLK].supported) {
2898 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2899 				false, data->smu_features[GNLD_DS_DCEFCLK].smu_feature_bitmap),
2900 				"Attempt to disable DS_DCEFCLK Feature Failed!",
2901 				return -EINVAL);
2902 		data->smu_features[GNLD_DS_DCEFCLK].enabled = false;
2903 	}
2904 
2905 	return 0;
2906 }
2907 
vega10_stop_dpm(struct pp_hwmgr * hwmgr,uint32_t bitmap)2908 static int vega10_stop_dpm(struct pp_hwmgr *hwmgr, uint32_t bitmap)
2909 {
2910 	struct vega10_hwmgr *data = hwmgr->backend;
2911 	uint32_t i, feature_mask = 0;
2912 
2913 	if (!hwmgr->not_vf)
2914 		return 0;
2915 
2916 	if(data->smu_features[GNLD_LED_DISPLAY].supported == true){
2917 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2918 				false, data->smu_features[GNLD_LED_DISPLAY].smu_feature_bitmap),
2919 		"Attempt to disable LED DPM feature failed!", return -EINVAL);
2920 		data->smu_features[GNLD_LED_DISPLAY].enabled = false;
2921 	}
2922 
2923 	for (i = 0; i < GNLD_DPM_MAX; i++) {
2924 		if (data->smu_features[i].smu_feature_bitmap & bitmap) {
2925 			if (data->smu_features[i].supported) {
2926 				if (data->smu_features[i].enabled) {
2927 					feature_mask |= data->smu_features[i].
2928 							smu_feature_bitmap;
2929 					data->smu_features[i].enabled = false;
2930 				}
2931 			}
2932 		}
2933 	}
2934 
2935 	vega10_enable_smc_features(hwmgr, false, feature_mask);
2936 
2937 	return 0;
2938 }
2939 
2940 /**
2941  * vega10_start_dpm - Tell SMC to enabled the supported DPMs.
2942  *
2943  * @hwmgr:   the address of the powerplay hardware manager.
2944  * @bitmap:  bitmap for the features to enabled.
2945  * return:  0 on at least one DPM is successfully enabled.
2946  */
vega10_start_dpm(struct pp_hwmgr * hwmgr,uint32_t bitmap)2947 static int vega10_start_dpm(struct pp_hwmgr *hwmgr, uint32_t bitmap)
2948 {
2949 	struct vega10_hwmgr *data = hwmgr->backend;
2950 	uint32_t i, feature_mask = 0;
2951 
2952 	for (i = 0; i < GNLD_DPM_MAX; i++) {
2953 		if (data->smu_features[i].smu_feature_bitmap & bitmap) {
2954 			if (data->smu_features[i].supported) {
2955 				if (!data->smu_features[i].enabled) {
2956 					feature_mask |= data->smu_features[i].
2957 							smu_feature_bitmap;
2958 					data->smu_features[i].enabled = true;
2959 				}
2960 			}
2961 		}
2962 	}
2963 
2964 	if (vega10_enable_smc_features(hwmgr,
2965 			true, feature_mask)) {
2966 		for (i = 0; i < GNLD_DPM_MAX; i++) {
2967 			if (data->smu_features[i].smu_feature_bitmap &
2968 					feature_mask)
2969 				data->smu_features[i].enabled = false;
2970 		}
2971 	}
2972 
2973 	if(data->smu_features[GNLD_LED_DISPLAY].supported == true){
2974 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2975 				true, data->smu_features[GNLD_LED_DISPLAY].smu_feature_bitmap),
2976 		"Attempt to Enable LED DPM feature Failed!", return -EINVAL);
2977 		data->smu_features[GNLD_LED_DISPLAY].enabled = true;
2978 	}
2979 
2980 	if (data->vbios_boot_state.bsoc_vddc_lock) {
2981 		smum_send_msg_to_smc_with_parameter(hwmgr,
2982 						PPSMC_MSG_SetFloorSocVoltage, 0,
2983 						NULL);
2984 		data->vbios_boot_state.bsoc_vddc_lock = false;
2985 	}
2986 
2987 	if (PP_CAP(PHM_PlatformCaps_Falcon_QuickTransition)) {
2988 		if (data->smu_features[GNLD_ACDC].supported) {
2989 			PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2990 					true, data->smu_features[GNLD_ACDC].smu_feature_bitmap),
2991 					"Attempt to Enable DS_GFXCLK Feature Failed!",
2992 					return -1);
2993 			data->smu_features[GNLD_ACDC].enabled = true;
2994 		}
2995 	}
2996 
2997 	if (data->registry_data.pcie_dpm_key_disabled) {
2998 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
2999 				false, data->smu_features[GNLD_DPM_LINK].smu_feature_bitmap),
3000 		"Attempt to Disable Link DPM feature Failed!", return -EINVAL);
3001 		data->smu_features[GNLD_DPM_LINK].enabled = false;
3002 		data->smu_features[GNLD_DPM_LINK].supported = false;
3003 	}
3004 
3005 	return 0;
3006 }
3007 
3008 
vega10_enable_disable_PCC_limit_feature(struct pp_hwmgr * hwmgr,bool enable)3009 static int vega10_enable_disable_PCC_limit_feature(struct pp_hwmgr *hwmgr, bool enable)
3010 {
3011 	struct vega10_hwmgr *data = hwmgr->backend;
3012 
3013 	if (data->smu_features[GNLD_PCC_LIMIT].supported) {
3014 		if (enable == data->smu_features[GNLD_PCC_LIMIT].enabled)
3015 			pr_info("GNLD_PCC_LIMIT has been %s \n", enable ? "enabled" : "disabled");
3016 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
3017 				enable, data->smu_features[GNLD_PCC_LIMIT].smu_feature_bitmap),
3018 				"Attempt to Enable PCC Limit feature Failed!",
3019 				return -EINVAL);
3020 		data->smu_features[GNLD_PCC_LIMIT].enabled = enable;
3021 	}
3022 
3023 	return 0;
3024 }
3025 
vega10_populate_umdpstate_clocks(struct pp_hwmgr * hwmgr)3026 static void vega10_populate_umdpstate_clocks(struct pp_hwmgr *hwmgr)
3027 {
3028 	struct phm_ppt_v2_information *table_info =
3029 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
3030 
3031 	if (table_info->vdd_dep_on_sclk->count > VEGA10_UMD_PSTATE_GFXCLK_LEVEL &&
3032 	    table_info->vdd_dep_on_mclk->count > VEGA10_UMD_PSTATE_MCLK_LEVEL) {
3033 		hwmgr->pstate_sclk = table_info->vdd_dep_on_sclk->entries[VEGA10_UMD_PSTATE_GFXCLK_LEVEL].clk;
3034 		hwmgr->pstate_mclk = table_info->vdd_dep_on_mclk->entries[VEGA10_UMD_PSTATE_MCLK_LEVEL].clk;
3035 	} else {
3036 		hwmgr->pstate_sclk = table_info->vdd_dep_on_sclk->entries[0].clk;
3037 		hwmgr->pstate_mclk = table_info->vdd_dep_on_mclk->entries[0].clk;
3038 	}
3039 
3040 	hwmgr->pstate_sclk_peak = table_info->vdd_dep_on_sclk->entries[table_info->vdd_dep_on_sclk->count - 1].clk;
3041 	hwmgr->pstate_mclk_peak = table_info->vdd_dep_on_mclk->entries[table_info->vdd_dep_on_mclk->count - 1].clk;
3042 
3043 	/* make sure the output is in Mhz */
3044 	hwmgr->pstate_sclk /= 100;
3045 	hwmgr->pstate_mclk /= 100;
3046 	hwmgr->pstate_sclk_peak /= 100;
3047 	hwmgr->pstate_mclk_peak /= 100;
3048 }
3049 
vega10_enable_dpm_tasks(struct pp_hwmgr * hwmgr)3050 static int vega10_enable_dpm_tasks(struct pp_hwmgr *hwmgr)
3051 {
3052 	struct vega10_hwmgr *data = hwmgr->backend;
3053 	int tmp_result, result = 0;
3054 
3055 	if (hwmgr->not_vf) {
3056 		vega10_enable_disable_PCC_limit_feature(hwmgr, true);
3057 
3058 		smum_send_msg_to_smc_with_parameter(hwmgr,
3059 			PPSMC_MSG_ConfigureTelemetry, data->config_telemetry,
3060 			NULL);
3061 
3062 		tmp_result = vega10_construct_voltage_tables(hwmgr);
3063 		PP_ASSERT_WITH_CODE(!tmp_result,
3064 				    "Failed to construct voltage tables!",
3065 				    result = tmp_result);
3066 	}
3067 
3068 	if (hwmgr->not_vf || hwmgr->pp_one_vf) {
3069 		tmp_result = vega10_init_smc_table(hwmgr);
3070 		PP_ASSERT_WITH_CODE(!tmp_result,
3071 				    "Failed to initialize SMC table!",
3072 				    result = tmp_result);
3073 	}
3074 
3075 	if (hwmgr->not_vf) {
3076 		if (PP_CAP(PHM_PlatformCaps_ThermalController)) {
3077 			tmp_result = vega10_enable_thermal_protection(hwmgr);
3078 			PP_ASSERT_WITH_CODE(!tmp_result,
3079 					    "Failed to enable thermal protection!",
3080 					    result = tmp_result);
3081 		}
3082 
3083 		tmp_result = vega10_enable_vrhot_feature(hwmgr);
3084 		PP_ASSERT_WITH_CODE(!tmp_result,
3085 				    "Failed to enable VR hot feature!",
3086 				    result = tmp_result);
3087 
3088 		tmp_result = vega10_enable_deep_sleep_master_switch(hwmgr);
3089 		PP_ASSERT_WITH_CODE(!tmp_result,
3090 				    "Failed to enable deep sleep master switch!",
3091 				    result = tmp_result);
3092 	}
3093 
3094 	if (hwmgr->not_vf) {
3095 		tmp_result = vega10_start_dpm(hwmgr, SMC_DPM_FEATURES);
3096 		PP_ASSERT_WITH_CODE(!tmp_result,
3097 				    "Failed to start DPM!", result = tmp_result);
3098 	}
3099 
3100 	if (hwmgr->not_vf) {
3101 		/* enable didt, do not abort if failed didt */
3102 		tmp_result = vega10_enable_didt_config(hwmgr);
3103 		PP_ASSERT(!tmp_result,
3104 			  "Failed to enable didt config!");
3105 	}
3106 
3107 	tmp_result = vega10_enable_power_containment(hwmgr);
3108 	PP_ASSERT_WITH_CODE(!tmp_result,
3109 			    "Failed to enable power containment!",
3110 			    result = tmp_result);
3111 
3112 	if (hwmgr->not_vf) {
3113 		tmp_result = vega10_power_control_set_level(hwmgr);
3114 		PP_ASSERT_WITH_CODE(!tmp_result,
3115 				    "Failed to power control set level!",
3116 				    result = tmp_result);
3117 
3118 		tmp_result = vega10_enable_ulv(hwmgr);
3119 		PP_ASSERT_WITH_CODE(!tmp_result,
3120 				    "Failed to enable ULV!",
3121 				    result = tmp_result);
3122 	}
3123 
3124 	vega10_populate_umdpstate_clocks(hwmgr);
3125 
3126 	return result;
3127 }
3128 
vega10_get_power_state_size(struct pp_hwmgr * hwmgr)3129 static int vega10_get_power_state_size(struct pp_hwmgr *hwmgr)
3130 {
3131 	return sizeof(struct vega10_power_state);
3132 }
3133 
vega10_get_pp_table_entry_callback_func(struct pp_hwmgr * hwmgr,void * state,struct pp_power_state * power_state,void * pp_table,uint32_t classification_flag)3134 static int vega10_get_pp_table_entry_callback_func(struct pp_hwmgr *hwmgr,
3135 		void *state, struct pp_power_state *power_state,
3136 		void *pp_table, uint32_t classification_flag)
3137 {
3138 	ATOM_Vega10_GFXCLK_Dependency_Record_V2 *patom_record_V2;
3139 	struct vega10_power_state *vega10_ps =
3140 			cast_phw_vega10_power_state(&(power_state->hardware));
3141 	struct vega10_performance_level *performance_level;
3142 	ATOM_Vega10_State *state_entry = (ATOM_Vega10_State *)state;
3143 	ATOM_Vega10_POWERPLAYTABLE *powerplay_table =
3144 			(ATOM_Vega10_POWERPLAYTABLE *)pp_table;
3145 	ATOM_Vega10_SOCCLK_Dependency_Table *socclk_dep_table =
3146 			(ATOM_Vega10_SOCCLK_Dependency_Table *)
3147 			(((unsigned long)powerplay_table) +
3148 			le16_to_cpu(powerplay_table->usSocclkDependencyTableOffset));
3149 	ATOM_Vega10_GFXCLK_Dependency_Table *gfxclk_dep_table =
3150 			(ATOM_Vega10_GFXCLK_Dependency_Table *)
3151 			(((unsigned long)powerplay_table) +
3152 			le16_to_cpu(powerplay_table->usGfxclkDependencyTableOffset));
3153 	ATOM_Vega10_MCLK_Dependency_Table *mclk_dep_table =
3154 			(ATOM_Vega10_MCLK_Dependency_Table *)
3155 			(((unsigned long)powerplay_table) +
3156 			le16_to_cpu(powerplay_table->usMclkDependencyTableOffset));
3157 
3158 
3159 	/* The following fields are not initialized here:
3160 	 * id orderedList allStatesList
3161 	 */
3162 	power_state->classification.ui_label =
3163 			(le16_to_cpu(state_entry->usClassification) &
3164 			ATOM_PPLIB_CLASSIFICATION_UI_MASK) >>
3165 			ATOM_PPLIB_CLASSIFICATION_UI_SHIFT;
3166 	power_state->classification.flags = classification_flag;
3167 	/* NOTE: There is a classification2 flag in BIOS
3168 	 * that is not being used right now
3169 	 */
3170 	power_state->classification.temporary_state = false;
3171 	power_state->classification.to_be_deleted = false;
3172 
3173 	power_state->validation.disallowOnDC =
3174 			((le32_to_cpu(state_entry->ulCapsAndSettings) &
3175 					ATOM_Vega10_DISALLOW_ON_DC) != 0);
3176 
3177 	power_state->display.disableFrameModulation = false;
3178 	power_state->display.limitRefreshrate = false;
3179 	power_state->display.enableVariBright =
3180 			((le32_to_cpu(state_entry->ulCapsAndSettings) &
3181 					ATOM_Vega10_ENABLE_VARIBRIGHT) != 0);
3182 
3183 	power_state->validation.supportedPowerLevels = 0;
3184 	power_state->uvd_clocks.VCLK = 0;
3185 	power_state->uvd_clocks.DCLK = 0;
3186 	power_state->temperatures.min = 0;
3187 	power_state->temperatures.max = 0;
3188 
3189 	performance_level = &(vega10_ps->performance_levels
3190 			[vega10_ps->performance_level_count++]);
3191 
3192 	PP_ASSERT_WITH_CODE(
3193 			(vega10_ps->performance_level_count <
3194 					NUM_GFXCLK_DPM_LEVELS),
3195 			"Performance levels exceeds SMC limit!",
3196 			return -1);
3197 
3198 	PP_ASSERT_WITH_CODE(
3199 			(vega10_ps->performance_level_count <
3200 					hwmgr->platform_descriptor.
3201 					hardwareActivityPerformanceLevels),
3202 			"Performance levels exceeds Driver limit!",
3203 			return -1);
3204 
3205 	/* Performance levels are arranged from low to high. */
3206 	performance_level->soc_clock = socclk_dep_table->entries
3207 			[state_entry->ucSocClockIndexLow].ulClk;
3208 	performance_level->gfx_clock = gfxclk_dep_table->entries
3209 			[state_entry->ucGfxClockIndexLow].ulClk;
3210 	performance_level->mem_clock = mclk_dep_table->entries
3211 			[state_entry->ucMemClockIndexLow].ulMemClk;
3212 
3213 	performance_level = &(vega10_ps->performance_levels
3214 				[vega10_ps->performance_level_count++]);
3215 	performance_level->soc_clock = socclk_dep_table->entries
3216 				[state_entry->ucSocClockIndexHigh].ulClk;
3217 	if (gfxclk_dep_table->ucRevId == 0) {
3218 		/* under vega10 pp one vf mode, the gfx clk dpm need be lower
3219 		 * to level-4 due to the limited 110w-power
3220 		 */
3221 		if (hwmgr->pp_one_vf && (state_entry->ucGfxClockIndexHigh > 0))
3222 			performance_level->gfx_clock =
3223 				gfxclk_dep_table->entries[4].ulClk;
3224 		else
3225 			performance_level->gfx_clock = gfxclk_dep_table->entries
3226 				[state_entry->ucGfxClockIndexHigh].ulClk;
3227 	} else if (gfxclk_dep_table->ucRevId == 1) {
3228 		patom_record_V2 = (ATOM_Vega10_GFXCLK_Dependency_Record_V2 *)gfxclk_dep_table->entries;
3229 		if (hwmgr->pp_one_vf && (state_entry->ucGfxClockIndexHigh > 0))
3230 			performance_level->gfx_clock = patom_record_V2[4].ulClk;
3231 		else
3232 			performance_level->gfx_clock =
3233 				patom_record_V2[state_entry->ucGfxClockIndexHigh].ulClk;
3234 	}
3235 
3236 	performance_level->mem_clock = mclk_dep_table->entries
3237 			[state_entry->ucMemClockIndexHigh].ulMemClk;
3238 	return 0;
3239 }
3240 
vega10_get_pp_table_entry(struct pp_hwmgr * hwmgr,unsigned long entry_index,struct pp_power_state * state)3241 static int vega10_get_pp_table_entry(struct pp_hwmgr *hwmgr,
3242 		unsigned long entry_index, struct pp_power_state *state)
3243 {
3244 	int result;
3245 	struct vega10_power_state *vega10_ps;
3246 
3247 	state->hardware.magic = PhwVega10_Magic;
3248 
3249 	vega10_ps = cast_phw_vega10_power_state(&state->hardware);
3250 
3251 	result = vega10_get_powerplay_table_entry(hwmgr, entry_index, state,
3252 			vega10_get_pp_table_entry_callback_func);
3253 	if (result)
3254 		return result;
3255 
3256 	/*
3257 	 * This is the earliest time we have all the dependency table
3258 	 * and the VBIOS boot state
3259 	 */
3260 	/* set DC compatible flag if this state supports DC */
3261 	if (!state->validation.disallowOnDC)
3262 		vega10_ps->dc_compatible = true;
3263 
3264 	vega10_ps->uvd_clks.vclk = state->uvd_clocks.VCLK;
3265 	vega10_ps->uvd_clks.dclk = state->uvd_clocks.DCLK;
3266 
3267 	return 0;
3268 }
3269 
vega10_patch_boot_state(struct pp_hwmgr * hwmgr,struct pp_hw_power_state * hw_ps)3270 static int vega10_patch_boot_state(struct pp_hwmgr *hwmgr,
3271 	     struct pp_hw_power_state *hw_ps)
3272 {
3273 	return 0;
3274 }
3275 
vega10_apply_state_adjust_rules(struct pp_hwmgr * hwmgr,struct pp_power_state * request_ps,const struct pp_power_state * current_ps)3276 static int vega10_apply_state_adjust_rules(struct pp_hwmgr *hwmgr,
3277 				struct pp_power_state  *request_ps,
3278 			const struct pp_power_state *current_ps)
3279 {
3280 	struct amdgpu_device *adev = hwmgr->adev;
3281 	struct vega10_power_state *vega10_ps;
3282 	uint32_t sclk;
3283 	uint32_t mclk;
3284 	struct PP_Clocks minimum_clocks = {0};
3285 	bool disable_mclk_switching;
3286 	bool disable_mclk_switching_for_frame_lock;
3287 	bool disable_mclk_switching_for_vr;
3288 	bool force_mclk_high;
3289 	const struct phm_clock_and_voltage_limits *max_limits;
3290 	uint32_t i;
3291 	struct vega10_hwmgr *data = hwmgr->backend;
3292 	struct phm_ppt_v2_information *table_info =
3293 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
3294 	int32_t count;
3295 	uint32_t stable_pstate_sclk_dpm_percentage;
3296 	uint32_t stable_pstate_sclk = 0, stable_pstate_mclk = 0;
3297 	uint32_t latency;
3298 
3299 	vega10_ps = cast_phw_vega10_power_state(&request_ps->hardware);
3300 	if (!vega10_ps)
3301 		return -EINVAL;
3302 
3303 	data->battery_state = (PP_StateUILabel_Battery ==
3304 			request_ps->classification.ui_label);
3305 
3306 	if (vega10_ps->performance_level_count != 2)
3307 		pr_info("VI should always have 2 performance levels");
3308 
3309 	max_limits = adev->pm.ac_power ?
3310 			&(hwmgr->dyn_state.max_clock_voltage_on_ac) :
3311 			&(hwmgr->dyn_state.max_clock_voltage_on_dc);
3312 
3313 	/* Cap clock DPM tables at DC MAX if it is in DC. */
3314 	if (!adev->pm.ac_power) {
3315 		for (i = 0; i < vega10_ps->performance_level_count; i++) {
3316 			if (vega10_ps->performance_levels[i].mem_clock >
3317 				max_limits->mclk)
3318 				vega10_ps->performance_levels[i].mem_clock =
3319 						max_limits->mclk;
3320 			if (vega10_ps->performance_levels[i].gfx_clock >
3321 				max_limits->sclk)
3322 				vega10_ps->performance_levels[i].gfx_clock =
3323 						max_limits->sclk;
3324 		}
3325 	}
3326 
3327 	/* result = PHM_CheckVBlankTime(hwmgr, &vblankTooShort);*/
3328 	minimum_clocks.engineClock = hwmgr->display_config->min_core_set_clock;
3329 	minimum_clocks.memoryClock = hwmgr->display_config->min_mem_set_clock;
3330 
3331 	if (PP_CAP(PHM_PlatformCaps_StablePState)) {
3332 		stable_pstate_sclk_dpm_percentage =
3333 			data->registry_data.stable_pstate_sclk_dpm_percentage;
3334 		PP_ASSERT_WITH_CODE(
3335 			data->registry_data.stable_pstate_sclk_dpm_percentage >= 1 &&
3336 			data->registry_data.stable_pstate_sclk_dpm_percentage <= 100,
3337 			"percent sclk value must range from 1% to 100%, setting default value",
3338 			stable_pstate_sclk_dpm_percentage = 75);
3339 
3340 		max_limits = &(hwmgr->dyn_state.max_clock_voltage_on_ac);
3341 		stable_pstate_sclk = (max_limits->sclk *
3342 				stable_pstate_sclk_dpm_percentage) / 100;
3343 
3344 		for (count = table_info->vdd_dep_on_sclk->count - 1;
3345 				count >= 0; count--) {
3346 			if (stable_pstate_sclk >=
3347 					table_info->vdd_dep_on_sclk->entries[count].clk) {
3348 				stable_pstate_sclk =
3349 						table_info->vdd_dep_on_sclk->entries[count].clk;
3350 				break;
3351 			}
3352 		}
3353 
3354 		if (count < 0)
3355 			stable_pstate_sclk = table_info->vdd_dep_on_sclk->entries[0].clk;
3356 
3357 		stable_pstate_mclk = max_limits->mclk;
3358 
3359 		minimum_clocks.engineClock = stable_pstate_sclk;
3360 		minimum_clocks.memoryClock = stable_pstate_mclk;
3361 	}
3362 
3363 	disable_mclk_switching_for_frame_lock =
3364 		PP_CAP(PHM_PlatformCaps_DisableMclkSwitchingForFrameLock);
3365 	disable_mclk_switching_for_vr =
3366 		PP_CAP(PHM_PlatformCaps_DisableMclkSwitchForVR);
3367 	force_mclk_high = PP_CAP(PHM_PlatformCaps_ForceMclkHigh);
3368 
3369 	if (hwmgr->display_config->num_display == 0)
3370 		disable_mclk_switching = false;
3371 	else
3372 		disable_mclk_switching = ((1 < hwmgr->display_config->num_display) &&
3373 					  !hwmgr->display_config->multi_monitor_in_sync) ||
3374 			disable_mclk_switching_for_frame_lock ||
3375 			disable_mclk_switching_for_vr ||
3376 			force_mclk_high;
3377 
3378 	sclk = vega10_ps->performance_levels[0].gfx_clock;
3379 	mclk = vega10_ps->performance_levels[0].mem_clock;
3380 
3381 	if (sclk < minimum_clocks.engineClock)
3382 		sclk = (minimum_clocks.engineClock > max_limits->sclk) ?
3383 				max_limits->sclk : minimum_clocks.engineClock;
3384 
3385 	if (mclk < minimum_clocks.memoryClock)
3386 		mclk = (minimum_clocks.memoryClock > max_limits->mclk) ?
3387 				max_limits->mclk : minimum_clocks.memoryClock;
3388 
3389 	vega10_ps->performance_levels[0].gfx_clock = sclk;
3390 	vega10_ps->performance_levels[0].mem_clock = mclk;
3391 
3392 	if (vega10_ps->performance_levels[1].gfx_clock <
3393 			vega10_ps->performance_levels[0].gfx_clock)
3394 		vega10_ps->performance_levels[0].gfx_clock =
3395 				vega10_ps->performance_levels[1].gfx_clock;
3396 
3397 	if (disable_mclk_switching) {
3398 		/* Set Mclk the max of level 0 and level 1 */
3399 		if (mclk < vega10_ps->performance_levels[1].mem_clock)
3400 			mclk = vega10_ps->performance_levels[1].mem_clock;
3401 
3402 		/* Find the lowest MCLK frequency that is within
3403 		 * the tolerable latency defined in DAL
3404 		 */
3405 		latency = hwmgr->display_config->dce_tolerable_mclk_in_active_latency;
3406 		for (i = 0; i < data->mclk_latency_table.count; i++) {
3407 			if ((data->mclk_latency_table.entries[i].latency <= latency) &&
3408 				(data->mclk_latency_table.entries[i].frequency >=
3409 						vega10_ps->performance_levels[0].mem_clock) &&
3410 				(data->mclk_latency_table.entries[i].frequency <=
3411 						vega10_ps->performance_levels[1].mem_clock))
3412 				mclk = data->mclk_latency_table.entries[i].frequency;
3413 		}
3414 		vega10_ps->performance_levels[0].mem_clock = mclk;
3415 	} else {
3416 		if (vega10_ps->performance_levels[1].mem_clock <
3417 				vega10_ps->performance_levels[0].mem_clock)
3418 			vega10_ps->performance_levels[0].mem_clock =
3419 					vega10_ps->performance_levels[1].mem_clock;
3420 	}
3421 
3422 	if (PP_CAP(PHM_PlatformCaps_StablePState)) {
3423 		for (i = 0; i < vega10_ps->performance_level_count; i++) {
3424 			vega10_ps->performance_levels[i].gfx_clock = stable_pstate_sclk;
3425 			vega10_ps->performance_levels[i].mem_clock = stable_pstate_mclk;
3426 		}
3427 	}
3428 
3429 	return 0;
3430 }
3431 
vega10_find_dpm_states_clocks_in_dpm_table(struct pp_hwmgr * hwmgr,const void * input)3432 static int vega10_find_dpm_states_clocks_in_dpm_table(struct pp_hwmgr *hwmgr, const void *input)
3433 {
3434 	struct vega10_hwmgr *data = hwmgr->backend;
3435 	const struct phm_set_power_state_input *states =
3436 			(const struct phm_set_power_state_input *)input;
3437 	const struct vega10_power_state *vega10_ps =
3438 			cast_const_phw_vega10_power_state(states->pnew_state);
3439 	struct vega10_single_dpm_table *sclk_table = &(data->dpm_table.gfx_table);
3440 	struct vega10_single_dpm_table *mclk_table = &(data->dpm_table.mem_table);
3441 	uint32_t sclk, mclk;
3442 	uint32_t i;
3443 
3444 	if (vega10_ps == NULL)
3445 		return -EINVAL;
3446 	sclk = vega10_ps->performance_levels
3447 			[vega10_ps->performance_level_count - 1].gfx_clock;
3448 	mclk = vega10_ps->performance_levels
3449 			[vega10_ps->performance_level_count - 1].mem_clock;
3450 
3451 	for (i = 0; i < sclk_table->count; i++) {
3452 		if (sclk == sclk_table->dpm_levels[i].value)
3453 			break;
3454 	}
3455 
3456 	if (i >= sclk_table->count) {
3457 		if (sclk > sclk_table->dpm_levels[i-1].value) {
3458 			data->need_update_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
3459 			sclk_table->dpm_levels[i-1].value = sclk;
3460 		}
3461 	}
3462 
3463 	for (i = 0; i < mclk_table->count; i++) {
3464 		if (mclk == mclk_table->dpm_levels[i].value)
3465 			break;
3466 	}
3467 
3468 	if (i >= mclk_table->count) {
3469 		if (mclk > mclk_table->dpm_levels[i-1].value) {
3470 			data->need_update_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
3471 			mclk_table->dpm_levels[i-1].value = mclk;
3472 		}
3473 	}
3474 
3475 	if (data->display_timing.num_existing_displays != hwmgr->display_config->num_display)
3476 		data->need_update_dpm_table |= DPMTABLE_UPDATE_MCLK;
3477 
3478 	return 0;
3479 }
3480 
vega10_populate_and_upload_sclk_mclk_dpm_levels(struct pp_hwmgr * hwmgr,const void * input)3481 static int vega10_populate_and_upload_sclk_mclk_dpm_levels(
3482 		struct pp_hwmgr *hwmgr, const void *input)
3483 {
3484 	int result = 0;
3485 	struct vega10_hwmgr *data = hwmgr->backend;
3486 	struct vega10_dpm_table *dpm_table = &data->dpm_table;
3487 	struct vega10_odn_dpm_table *odn_table = &data->odn_dpm_table;
3488 	struct vega10_odn_clock_voltage_dependency_table *odn_clk_table = &odn_table->vdd_dep_on_sclk;
3489 	int count;
3490 
3491 	if (!data->need_update_dpm_table)
3492 		return 0;
3493 
3494 	if (hwmgr->od_enabled && data->need_update_dpm_table & DPMTABLE_OD_UPDATE_SCLK) {
3495 		for (count = 0; count < dpm_table->gfx_table.count; count++)
3496 			dpm_table->gfx_table.dpm_levels[count].value = odn_clk_table->entries[count].clk;
3497 	}
3498 
3499 	odn_clk_table = &odn_table->vdd_dep_on_mclk;
3500 	if (hwmgr->od_enabled && data->need_update_dpm_table & DPMTABLE_OD_UPDATE_MCLK) {
3501 		for (count = 0; count < dpm_table->mem_table.count; count++)
3502 			dpm_table->mem_table.dpm_levels[count].value = odn_clk_table->entries[count].clk;
3503 	}
3504 
3505 	if (data->need_update_dpm_table &
3506 			(DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK | DPMTABLE_UPDATE_SOCCLK)) {
3507 		result = vega10_populate_all_graphic_levels(hwmgr);
3508 		PP_ASSERT_WITH_CODE((0 == result),
3509 				"Failed to populate SCLK during PopulateNewDPMClocksStates Function!",
3510 				return result);
3511 	}
3512 
3513 	if (data->need_update_dpm_table &
3514 			(DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
3515 		result = vega10_populate_all_memory_levels(hwmgr);
3516 		PP_ASSERT_WITH_CODE((0 == result),
3517 				"Failed to populate MCLK during PopulateNewDPMClocksStates Function!",
3518 				return result);
3519 	}
3520 
3521 	vega10_populate_vddc_soc_levels(hwmgr);
3522 
3523 	return result;
3524 }
3525 
vega10_trim_single_dpm_states(struct pp_hwmgr * hwmgr,struct vega10_single_dpm_table * dpm_table,uint32_t low_limit,uint32_t high_limit)3526 static int vega10_trim_single_dpm_states(struct pp_hwmgr *hwmgr,
3527 		struct vega10_single_dpm_table *dpm_table,
3528 		uint32_t low_limit, uint32_t high_limit)
3529 {
3530 	uint32_t i;
3531 
3532 	for (i = 0; i < dpm_table->count; i++) {
3533 		if ((dpm_table->dpm_levels[i].value < low_limit) ||
3534 		    (dpm_table->dpm_levels[i].value > high_limit))
3535 			dpm_table->dpm_levels[i].enabled = false;
3536 		else
3537 			dpm_table->dpm_levels[i].enabled = true;
3538 	}
3539 	return 0;
3540 }
3541 
vega10_trim_single_dpm_states_with_mask(struct pp_hwmgr * hwmgr,struct vega10_single_dpm_table * dpm_table,uint32_t low_limit,uint32_t high_limit,uint32_t disable_dpm_mask)3542 static int vega10_trim_single_dpm_states_with_mask(struct pp_hwmgr *hwmgr,
3543 		struct vega10_single_dpm_table *dpm_table,
3544 		uint32_t low_limit, uint32_t high_limit,
3545 		uint32_t disable_dpm_mask)
3546 {
3547 	uint32_t i;
3548 
3549 	for (i = 0; i < dpm_table->count; i++) {
3550 		if ((dpm_table->dpm_levels[i].value < low_limit) ||
3551 		    (dpm_table->dpm_levels[i].value > high_limit))
3552 			dpm_table->dpm_levels[i].enabled = false;
3553 		else if (!((1 << i) & disable_dpm_mask))
3554 			dpm_table->dpm_levels[i].enabled = false;
3555 		else
3556 			dpm_table->dpm_levels[i].enabled = true;
3557 	}
3558 	return 0;
3559 }
3560 
vega10_trim_dpm_states(struct pp_hwmgr * hwmgr,const struct vega10_power_state * vega10_ps)3561 static int vega10_trim_dpm_states(struct pp_hwmgr *hwmgr,
3562 		const struct vega10_power_state *vega10_ps)
3563 {
3564 	struct vega10_hwmgr *data = hwmgr->backend;
3565 	uint32_t high_limit_count;
3566 
3567 	PP_ASSERT_WITH_CODE((vega10_ps->performance_level_count >= 1),
3568 			"power state did not have any performance level",
3569 			return -1);
3570 
3571 	high_limit_count = (vega10_ps->performance_level_count == 1) ? 0 : 1;
3572 
3573 	vega10_trim_single_dpm_states(hwmgr,
3574 			&(data->dpm_table.soc_table),
3575 			vega10_ps->performance_levels[0].soc_clock,
3576 			vega10_ps->performance_levels[high_limit_count].soc_clock);
3577 
3578 	vega10_trim_single_dpm_states_with_mask(hwmgr,
3579 			&(data->dpm_table.gfx_table),
3580 			vega10_ps->performance_levels[0].gfx_clock,
3581 			vega10_ps->performance_levels[high_limit_count].gfx_clock,
3582 			data->disable_dpm_mask);
3583 
3584 	vega10_trim_single_dpm_states(hwmgr,
3585 			&(data->dpm_table.mem_table),
3586 			vega10_ps->performance_levels[0].mem_clock,
3587 			vega10_ps->performance_levels[high_limit_count].mem_clock);
3588 
3589 	return 0;
3590 }
3591 
vega10_find_lowest_dpm_level(struct vega10_single_dpm_table * table)3592 static uint32_t vega10_find_lowest_dpm_level(
3593 		struct vega10_single_dpm_table *table)
3594 {
3595 	uint32_t i;
3596 
3597 	for (i = 0; i < table->count; i++) {
3598 		if (table->dpm_levels[i].enabled)
3599 			break;
3600 	}
3601 
3602 	return i;
3603 }
3604 
vega10_find_highest_dpm_level(struct vega10_single_dpm_table * table)3605 static uint32_t vega10_find_highest_dpm_level(
3606 		struct vega10_single_dpm_table *table)
3607 {
3608 	uint32_t i = 0;
3609 
3610 	if (table->count <= MAX_REGULAR_DPM_NUMBER) {
3611 		for (i = table->count; i > 0; i--) {
3612 			if (table->dpm_levels[i - 1].enabled)
3613 				return i - 1;
3614 		}
3615 	} else {
3616 		pr_info("DPM Table Has Too Many Entries!");
3617 		return MAX_REGULAR_DPM_NUMBER - 1;
3618 	}
3619 
3620 	return i;
3621 }
3622 
vega10_apply_dal_minimum_voltage_request(struct pp_hwmgr * hwmgr)3623 static void vega10_apply_dal_minimum_voltage_request(
3624 		struct pp_hwmgr *hwmgr)
3625 {
3626 	return;
3627 }
3628 
vega10_get_soc_index_for_max_uclk(struct pp_hwmgr * hwmgr)3629 static int vega10_get_soc_index_for_max_uclk(struct pp_hwmgr *hwmgr)
3630 {
3631 	struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_table_on_mclk;
3632 	struct phm_ppt_v2_information *table_info =
3633 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
3634 
3635 	vdd_dep_table_on_mclk  = table_info->vdd_dep_on_mclk;
3636 
3637 	return vdd_dep_table_on_mclk->entries[NUM_UCLK_DPM_LEVELS - 1].vddInd + 1;
3638 }
3639 
vega10_upload_dpm_bootup_level(struct pp_hwmgr * hwmgr)3640 static int vega10_upload_dpm_bootup_level(struct pp_hwmgr *hwmgr)
3641 {
3642 	struct vega10_hwmgr *data = hwmgr->backend;
3643 	uint32_t socclk_idx;
3644 
3645 	vega10_apply_dal_minimum_voltage_request(hwmgr);
3646 
3647 	if (!data->registry_data.sclk_dpm_key_disabled) {
3648 		if (data->smc_state_table.gfx_boot_level !=
3649 				data->dpm_table.gfx_table.dpm_state.soft_min_level) {
3650 			smum_send_msg_to_smc_with_parameter(hwmgr,
3651 				PPSMC_MSG_SetSoftMinGfxclkByIndex,
3652 				data->smc_state_table.gfx_boot_level,
3653 				NULL);
3654 
3655 			data->dpm_table.gfx_table.dpm_state.soft_min_level =
3656 					data->smc_state_table.gfx_boot_level;
3657 		}
3658 	}
3659 
3660 	if (!data->registry_data.mclk_dpm_key_disabled) {
3661 		if (data->smc_state_table.mem_boot_level !=
3662 				data->dpm_table.mem_table.dpm_state.soft_min_level) {
3663 			if ((data->smc_state_table.mem_boot_level == NUM_UCLK_DPM_LEVELS - 1)
3664 			    && hwmgr->not_vf) {
3665 				socclk_idx = vega10_get_soc_index_for_max_uclk(hwmgr);
3666 				smum_send_msg_to_smc_with_parameter(hwmgr,
3667 						PPSMC_MSG_SetSoftMinSocclkByIndex,
3668 						socclk_idx,
3669 						NULL);
3670 			} else {
3671 				smum_send_msg_to_smc_with_parameter(hwmgr,
3672 						PPSMC_MSG_SetSoftMinUclkByIndex,
3673 						data->smc_state_table.mem_boot_level,
3674 						NULL);
3675 			}
3676 			data->dpm_table.mem_table.dpm_state.soft_min_level =
3677 					data->smc_state_table.mem_boot_level;
3678 		}
3679 	}
3680 
3681 	if (!hwmgr->not_vf)
3682 		return 0;
3683 
3684 	if (!data->registry_data.socclk_dpm_key_disabled) {
3685 		if (data->smc_state_table.soc_boot_level !=
3686 				data->dpm_table.soc_table.dpm_state.soft_min_level) {
3687 			smum_send_msg_to_smc_with_parameter(hwmgr,
3688 				PPSMC_MSG_SetSoftMinSocclkByIndex,
3689 				data->smc_state_table.soc_boot_level,
3690 				NULL);
3691 			data->dpm_table.soc_table.dpm_state.soft_min_level =
3692 					data->smc_state_table.soc_boot_level;
3693 		}
3694 	}
3695 
3696 	return 0;
3697 }
3698 
vega10_upload_dpm_max_level(struct pp_hwmgr * hwmgr)3699 static int vega10_upload_dpm_max_level(struct pp_hwmgr *hwmgr)
3700 {
3701 	struct vega10_hwmgr *data = hwmgr->backend;
3702 
3703 	vega10_apply_dal_minimum_voltage_request(hwmgr);
3704 
3705 	if (!data->registry_data.sclk_dpm_key_disabled) {
3706 		if (data->smc_state_table.gfx_max_level !=
3707 			data->dpm_table.gfx_table.dpm_state.soft_max_level) {
3708 			smum_send_msg_to_smc_with_parameter(hwmgr,
3709 				PPSMC_MSG_SetSoftMaxGfxclkByIndex,
3710 				data->smc_state_table.gfx_max_level,
3711 				NULL);
3712 			data->dpm_table.gfx_table.dpm_state.soft_max_level =
3713 					data->smc_state_table.gfx_max_level;
3714 		}
3715 	}
3716 
3717 	if (!data->registry_data.mclk_dpm_key_disabled) {
3718 		if (data->smc_state_table.mem_max_level !=
3719 			data->dpm_table.mem_table.dpm_state.soft_max_level) {
3720 			smum_send_msg_to_smc_with_parameter(hwmgr,
3721 					PPSMC_MSG_SetSoftMaxUclkByIndex,
3722 					data->smc_state_table.mem_max_level,
3723 					NULL);
3724 			data->dpm_table.mem_table.dpm_state.soft_max_level =
3725 					data->smc_state_table.mem_max_level;
3726 		}
3727 	}
3728 
3729 	if (!hwmgr->not_vf)
3730 		return 0;
3731 
3732 	if (!data->registry_data.socclk_dpm_key_disabled) {
3733 		if (data->smc_state_table.soc_max_level !=
3734 			data->dpm_table.soc_table.dpm_state.soft_max_level) {
3735 			smum_send_msg_to_smc_with_parameter(hwmgr,
3736 				PPSMC_MSG_SetSoftMaxSocclkByIndex,
3737 				data->smc_state_table.soc_max_level,
3738 				NULL);
3739 			data->dpm_table.soc_table.dpm_state.soft_max_level =
3740 					data->smc_state_table.soc_max_level;
3741 		}
3742 	}
3743 
3744 	return 0;
3745 }
3746 
vega10_generate_dpm_level_enable_mask(struct pp_hwmgr * hwmgr,const void * input)3747 static int vega10_generate_dpm_level_enable_mask(
3748 		struct pp_hwmgr *hwmgr, const void *input)
3749 {
3750 	struct vega10_hwmgr *data = hwmgr->backend;
3751 	const struct phm_set_power_state_input *states =
3752 			(const struct phm_set_power_state_input *)input;
3753 	const struct vega10_power_state *vega10_ps =
3754 			cast_const_phw_vega10_power_state(states->pnew_state);
3755 	int i;
3756 
3757 	if (vega10_ps == NULL)
3758 		return -EINVAL;
3759 
3760 	PP_ASSERT_WITH_CODE(!vega10_trim_dpm_states(hwmgr, vega10_ps),
3761 			"Attempt to Trim DPM States Failed!",
3762 			return -1);
3763 
3764 	data->smc_state_table.gfx_boot_level =
3765 			vega10_find_lowest_dpm_level(&(data->dpm_table.gfx_table));
3766 	data->smc_state_table.gfx_max_level =
3767 			vega10_find_highest_dpm_level(&(data->dpm_table.gfx_table));
3768 	data->smc_state_table.mem_boot_level =
3769 			vega10_find_lowest_dpm_level(&(data->dpm_table.mem_table));
3770 	data->smc_state_table.mem_max_level =
3771 			vega10_find_highest_dpm_level(&(data->dpm_table.mem_table));
3772 	data->smc_state_table.soc_boot_level =
3773 			vega10_find_lowest_dpm_level(&(data->dpm_table.soc_table));
3774 	data->smc_state_table.soc_max_level =
3775 			vega10_find_highest_dpm_level(&(data->dpm_table.soc_table));
3776 
3777 	PP_ASSERT_WITH_CODE(!vega10_upload_dpm_bootup_level(hwmgr),
3778 			"Attempt to upload DPM Bootup Levels Failed!",
3779 			return -1);
3780 	PP_ASSERT_WITH_CODE(!vega10_upload_dpm_max_level(hwmgr),
3781 			"Attempt to upload DPM Max Levels Failed!",
3782 			return -1);
3783 	for(i = data->smc_state_table.gfx_boot_level; i < data->smc_state_table.gfx_max_level; i++)
3784 		data->dpm_table.gfx_table.dpm_levels[i].enabled = true;
3785 
3786 
3787 	for(i = data->smc_state_table.mem_boot_level; i < data->smc_state_table.mem_max_level; i++)
3788 		data->dpm_table.mem_table.dpm_levels[i].enabled = true;
3789 
3790 	for (i = data->smc_state_table.soc_boot_level; i < data->smc_state_table.soc_max_level; i++)
3791 		data->dpm_table.soc_table.dpm_levels[i].enabled = true;
3792 
3793 	return 0;
3794 }
3795 
vega10_enable_disable_vce_dpm(struct pp_hwmgr * hwmgr,bool enable)3796 int vega10_enable_disable_vce_dpm(struct pp_hwmgr *hwmgr, bool enable)
3797 {
3798 	struct vega10_hwmgr *data = hwmgr->backend;
3799 
3800 	if (data->smu_features[GNLD_DPM_VCE].supported) {
3801 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
3802 				enable,
3803 				data->smu_features[GNLD_DPM_VCE].smu_feature_bitmap),
3804 				"Attempt to Enable/Disable DPM VCE Failed!",
3805 				return -1);
3806 		data->smu_features[GNLD_DPM_VCE].enabled = enable;
3807 	}
3808 
3809 	return 0;
3810 }
3811 
vega10_update_sclk_threshold(struct pp_hwmgr * hwmgr)3812 static int vega10_update_sclk_threshold(struct pp_hwmgr *hwmgr)
3813 {
3814 	struct vega10_hwmgr *data = hwmgr->backend;
3815 	uint32_t low_sclk_interrupt_threshold = 0;
3816 
3817 	if (PP_CAP(PHM_PlatformCaps_SclkThrottleLowNotification) &&
3818 		(data->low_sclk_interrupt_threshold != 0)) {
3819 		low_sclk_interrupt_threshold =
3820 				data->low_sclk_interrupt_threshold;
3821 
3822 		data->smc_state_table.pp_table.LowGfxclkInterruptThreshold =
3823 				cpu_to_le32(low_sclk_interrupt_threshold);
3824 
3825 		/* This message will also enable SmcToHost Interrupt */
3826 		smum_send_msg_to_smc_with_parameter(hwmgr,
3827 				PPSMC_MSG_SetLowGfxclkInterruptThreshold,
3828 				(uint32_t)low_sclk_interrupt_threshold,
3829 				NULL);
3830 	}
3831 
3832 	return 0;
3833 }
3834 
vega10_set_power_state_tasks(struct pp_hwmgr * hwmgr,const void * input)3835 static int vega10_set_power_state_tasks(struct pp_hwmgr *hwmgr,
3836 		const void *input)
3837 {
3838 	int tmp_result, result = 0;
3839 	struct vega10_hwmgr *data = hwmgr->backend;
3840 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
3841 
3842 	tmp_result = vega10_find_dpm_states_clocks_in_dpm_table(hwmgr, input);
3843 	PP_ASSERT_WITH_CODE(!tmp_result,
3844 			"Failed to find DPM states clocks in DPM table!",
3845 			result = tmp_result);
3846 
3847 	tmp_result = vega10_populate_and_upload_sclk_mclk_dpm_levels(hwmgr, input);
3848 	PP_ASSERT_WITH_CODE(!tmp_result,
3849 			"Failed to populate and upload SCLK MCLK DPM levels!",
3850 			result = tmp_result);
3851 
3852 	tmp_result = vega10_generate_dpm_level_enable_mask(hwmgr, input);
3853 	PP_ASSERT_WITH_CODE(!tmp_result,
3854 			"Failed to generate DPM level enabled mask!",
3855 			result = tmp_result);
3856 
3857 	tmp_result = vega10_update_sclk_threshold(hwmgr);
3858 	PP_ASSERT_WITH_CODE(!tmp_result,
3859 			"Failed to update SCLK threshold!",
3860 			result = tmp_result);
3861 
3862 	result = smum_smc_table_manager(hwmgr, (uint8_t *)pp_table, PPTABLE, false);
3863 	PP_ASSERT_WITH_CODE(!result,
3864 			"Failed to upload PPtable!", return result);
3865 
3866 	/*
3867 	 * If a custom pp table is loaded, set DPMTABLE_OD_UPDATE_VDDC flag.
3868 	 * That effectively disables AVFS feature.
3869 	 */
3870 	if(hwmgr->hardcode_pp_table != NULL)
3871 		data->need_update_dpm_table |= DPMTABLE_OD_UPDATE_VDDC;
3872 
3873 	vega10_update_avfs(hwmgr);
3874 
3875 	/*
3876 	 * Clear all OD flags except DPMTABLE_OD_UPDATE_VDDC.
3877 	 * That will help to keep AVFS disabled.
3878 	 */
3879 	data->need_update_dpm_table &= DPMTABLE_OD_UPDATE_VDDC;
3880 
3881 	return 0;
3882 }
3883 
vega10_dpm_get_sclk(struct pp_hwmgr * hwmgr,bool low)3884 static uint32_t vega10_dpm_get_sclk(struct pp_hwmgr *hwmgr, bool low)
3885 {
3886 	struct pp_power_state *ps;
3887 	struct vega10_power_state *vega10_ps;
3888 
3889 	if (hwmgr == NULL)
3890 		return -EINVAL;
3891 
3892 	ps = hwmgr->request_ps;
3893 
3894 	if (ps == NULL)
3895 		return -EINVAL;
3896 
3897 	vega10_ps = cast_phw_vega10_power_state(&ps->hardware);
3898 
3899 	if (low)
3900 		return vega10_ps->performance_levels[0].gfx_clock;
3901 	else
3902 		return vega10_ps->performance_levels
3903 				[vega10_ps->performance_level_count - 1].gfx_clock;
3904 }
3905 
vega10_dpm_get_mclk(struct pp_hwmgr * hwmgr,bool low)3906 static uint32_t vega10_dpm_get_mclk(struct pp_hwmgr *hwmgr, bool low)
3907 {
3908 	struct pp_power_state *ps;
3909 	struct vega10_power_state *vega10_ps;
3910 
3911 	if (hwmgr == NULL)
3912 		return -EINVAL;
3913 
3914 	ps = hwmgr->request_ps;
3915 
3916 	if (ps == NULL)
3917 		return -EINVAL;
3918 
3919 	vega10_ps = cast_phw_vega10_power_state(&ps->hardware);
3920 
3921 	if (low)
3922 		return vega10_ps->performance_levels[0].mem_clock;
3923 	else
3924 		return vega10_ps->performance_levels
3925 				[vega10_ps->performance_level_count-1].mem_clock;
3926 }
3927 
vega10_get_gpu_power(struct pp_hwmgr * hwmgr,uint32_t * query)3928 static int vega10_get_gpu_power(struct pp_hwmgr *hwmgr,
3929 		uint32_t *query)
3930 {
3931 	uint32_t value;
3932 	int ret;
3933 
3934 	if (!query)
3935 		return -EINVAL;
3936 
3937 	ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrPkgPwr, &value);
3938 	if (ret)
3939 		return ret;
3940 
3941 	/* SMC returning actual watts, keep consistent with legacy asics, low 8 bit as 8 fractional bits */
3942 	*query = value << 8;
3943 
3944 	return 0;
3945 }
3946 
vega10_read_sensor(struct pp_hwmgr * hwmgr,int idx,void * value,int * size)3947 static int vega10_read_sensor(struct pp_hwmgr *hwmgr, int idx,
3948 			      void *value, int *size)
3949 {
3950 	struct amdgpu_device *adev = hwmgr->adev;
3951 	uint32_t sclk_mhz, mclk_idx, activity_percent = 0;
3952 	struct vega10_hwmgr *data = hwmgr->backend;
3953 	struct vega10_dpm_table *dpm_table = &data->dpm_table;
3954 	int ret = 0;
3955 	uint32_t val_vid;
3956 
3957 	switch (idx) {
3958 	case AMDGPU_PP_SENSOR_GFX_SCLK:
3959 		smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetAverageGfxclkActualFrequency, &sclk_mhz);
3960 		*((uint32_t *)value) = sclk_mhz * 100;
3961 		break;
3962 	case AMDGPU_PP_SENSOR_GFX_MCLK:
3963 		smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentUclkIndex, &mclk_idx);
3964 		if (mclk_idx < dpm_table->mem_table.count) {
3965 			*((uint32_t *)value) = dpm_table->mem_table.dpm_levels[mclk_idx].value;
3966 			*size = 4;
3967 		} else {
3968 			ret = -EINVAL;
3969 		}
3970 		break;
3971 	case AMDGPU_PP_SENSOR_GPU_LOAD:
3972 		smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_GetAverageGfxActivity, 0,
3973 						&activity_percent);
3974 		*((uint32_t *)value) = activity_percent > 100 ? 100 : activity_percent;
3975 		*size = 4;
3976 		break;
3977 	case AMDGPU_PP_SENSOR_GPU_TEMP:
3978 		*((uint32_t *)value) = vega10_thermal_get_temperature(hwmgr);
3979 		*size = 4;
3980 		break;
3981 	case AMDGPU_PP_SENSOR_HOTSPOT_TEMP:
3982 		smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetTemperatureHotspot, (uint32_t *)value);
3983 		*((uint32_t *)value) = *((uint32_t *)value) *
3984 			PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
3985 		*size = 4;
3986 		break;
3987 	case AMDGPU_PP_SENSOR_MEM_TEMP:
3988 		smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetTemperatureHBM, (uint32_t *)value);
3989 		*((uint32_t *)value) = *((uint32_t *)value) *
3990 			PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
3991 		*size = 4;
3992 		break;
3993 	case AMDGPU_PP_SENSOR_UVD_POWER:
3994 		*((uint32_t *)value) = data->uvd_power_gated ? 0 : 1;
3995 		*size = 4;
3996 		break;
3997 	case AMDGPU_PP_SENSOR_VCE_POWER:
3998 		*((uint32_t *)value) = data->vce_power_gated ? 0 : 1;
3999 		*size = 4;
4000 		break;
4001 	case AMDGPU_PP_SENSOR_GPU_INPUT_POWER:
4002 		ret = vega10_get_gpu_power(hwmgr, (uint32_t *)value);
4003 		break;
4004 	case AMDGPU_PP_SENSOR_VDDGFX:
4005 		val_vid = (RREG32_SOC15(SMUIO, 0, mmSMUSVI0_PLANE0_CURRENTVID) &
4006 			SMUSVI0_PLANE0_CURRENTVID__CURRENT_SVI0_PLANE0_VID_MASK) >>
4007 			SMUSVI0_PLANE0_CURRENTVID__CURRENT_SVI0_PLANE0_VID__SHIFT;
4008 		*((uint32_t *)value) = (uint32_t)convert_to_vddc((uint8_t)val_vid);
4009 		return 0;
4010 	case AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK:
4011 		ret = vega10_get_enabled_smc_features(hwmgr, (uint64_t *)value);
4012 		if (!ret)
4013 			*size = 8;
4014 		break;
4015 	default:
4016 		ret = -EOPNOTSUPP;
4017 		break;
4018 	}
4019 
4020 	return ret;
4021 }
4022 
vega10_notify_smc_display_change(struct pp_hwmgr * hwmgr,bool has_disp)4023 static void vega10_notify_smc_display_change(struct pp_hwmgr *hwmgr,
4024 		bool has_disp)
4025 {
4026 	smum_send_msg_to_smc_with_parameter(hwmgr,
4027 			PPSMC_MSG_SetUclkFastSwitch,
4028 			has_disp ? 1 : 0,
4029 			NULL);
4030 }
4031 
vega10_display_clock_voltage_request(struct pp_hwmgr * hwmgr,struct pp_display_clock_request * clock_req)4032 static int vega10_display_clock_voltage_request(struct pp_hwmgr *hwmgr,
4033 		struct pp_display_clock_request *clock_req)
4034 {
4035 	int result = 0;
4036 	enum amd_pp_clock_type clk_type = clock_req->clock_type;
4037 	uint32_t clk_freq = clock_req->clock_freq_in_khz / 1000;
4038 	DSPCLK_e clk_select = 0;
4039 	uint32_t clk_request = 0;
4040 
4041 	switch (clk_type) {
4042 	case amd_pp_dcef_clock:
4043 		clk_select = DSPCLK_DCEFCLK;
4044 		break;
4045 	case amd_pp_disp_clock:
4046 		clk_select = DSPCLK_DISPCLK;
4047 		break;
4048 	case amd_pp_pixel_clock:
4049 		clk_select = DSPCLK_PIXCLK;
4050 		break;
4051 	case amd_pp_phy_clock:
4052 		clk_select = DSPCLK_PHYCLK;
4053 		break;
4054 	default:
4055 		pr_info("[DisplayClockVoltageRequest]Invalid Clock Type!");
4056 		result = -1;
4057 		break;
4058 	}
4059 
4060 	if (!result) {
4061 		clk_request = (clk_freq << 16) | clk_select;
4062 		smum_send_msg_to_smc_with_parameter(hwmgr,
4063 				PPSMC_MSG_RequestDisplayClockByFreq,
4064 				clk_request,
4065 				NULL);
4066 	}
4067 
4068 	return result;
4069 }
4070 
vega10_get_uclk_index(struct pp_hwmgr * hwmgr,struct phm_ppt_v1_clock_voltage_dependency_table * mclk_table,uint32_t frequency)4071 static uint8_t vega10_get_uclk_index(struct pp_hwmgr *hwmgr,
4072 			struct phm_ppt_v1_clock_voltage_dependency_table *mclk_table,
4073 						uint32_t frequency)
4074 {
4075 	uint8_t count;
4076 	uint8_t i;
4077 
4078 	if (mclk_table == NULL || mclk_table->count == 0)
4079 		return 0;
4080 
4081 	count = (uint8_t)(mclk_table->count);
4082 
4083 	for(i = 0; i < count; i++) {
4084 		if(mclk_table->entries[i].clk >= frequency)
4085 			return i;
4086 	}
4087 
4088 	return i-1;
4089 }
4090 
vega10_notify_smc_display_config_after_ps_adjustment(struct pp_hwmgr * hwmgr)4091 static int vega10_notify_smc_display_config_after_ps_adjustment(
4092 		struct pp_hwmgr *hwmgr)
4093 {
4094 	struct vega10_hwmgr *data = hwmgr->backend;
4095 	struct vega10_single_dpm_table *dpm_table =
4096 			&data->dpm_table.dcef_table;
4097 	struct phm_ppt_v2_information *table_info =
4098 			(struct phm_ppt_v2_information *)hwmgr->pptable;
4099 	struct phm_ppt_v1_clock_voltage_dependency_table *mclk_table = table_info->vdd_dep_on_mclk;
4100 	uint32_t idx;
4101 	struct PP_Clocks min_clocks = {0};
4102 	uint32_t i;
4103 	struct pp_display_clock_request clock_req;
4104 
4105 	if ((hwmgr->display_config->num_display > 1) &&
4106 	     !hwmgr->display_config->multi_monitor_in_sync &&
4107 	     !hwmgr->display_config->nb_pstate_switch_disable)
4108 		vega10_notify_smc_display_change(hwmgr, false);
4109 	else
4110 		vega10_notify_smc_display_change(hwmgr, true);
4111 
4112 	min_clocks.dcefClock = hwmgr->display_config->min_dcef_set_clk;
4113 	min_clocks.dcefClockInSR = hwmgr->display_config->min_dcef_deep_sleep_set_clk;
4114 	min_clocks.memoryClock = hwmgr->display_config->min_mem_set_clock;
4115 
4116 	for (i = 0; i < dpm_table->count; i++) {
4117 		if (dpm_table->dpm_levels[i].value == min_clocks.dcefClock)
4118 			break;
4119 	}
4120 
4121 	if (i < dpm_table->count) {
4122 		clock_req.clock_type = amd_pp_dcef_clock;
4123 		clock_req.clock_freq_in_khz = dpm_table->dpm_levels[i].value * 10;
4124 		if (!vega10_display_clock_voltage_request(hwmgr, &clock_req)) {
4125 			smum_send_msg_to_smc_with_parameter(
4126 					hwmgr, PPSMC_MSG_SetMinDeepSleepDcefclk,
4127 					min_clocks.dcefClockInSR / 100,
4128 					NULL);
4129 		} else {
4130 			pr_info("Attempt to set Hard Min for DCEFCLK Failed!");
4131 		}
4132 	} else {
4133 		pr_debug("Cannot find requested DCEFCLK!");
4134 	}
4135 
4136 	if (min_clocks.memoryClock != 0) {
4137 		idx = vega10_get_uclk_index(hwmgr, mclk_table, min_clocks.memoryClock);
4138 		smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_SetSoftMinUclkByIndex, idx,
4139 						NULL);
4140 		data->dpm_table.mem_table.dpm_state.soft_min_level= idx;
4141 	}
4142 
4143 	return 0;
4144 }
4145 
vega10_force_dpm_highest(struct pp_hwmgr * hwmgr)4146 static int vega10_force_dpm_highest(struct pp_hwmgr *hwmgr)
4147 {
4148 	struct vega10_hwmgr *data = hwmgr->backend;
4149 
4150 	data->smc_state_table.gfx_boot_level =
4151 	data->smc_state_table.gfx_max_level =
4152 			vega10_find_highest_dpm_level(&(data->dpm_table.gfx_table));
4153 	data->smc_state_table.mem_boot_level =
4154 	data->smc_state_table.mem_max_level =
4155 			vega10_find_highest_dpm_level(&(data->dpm_table.mem_table));
4156 
4157 	PP_ASSERT_WITH_CODE(!vega10_upload_dpm_bootup_level(hwmgr),
4158 			"Failed to upload boot level to highest!",
4159 			return -1);
4160 
4161 	PP_ASSERT_WITH_CODE(!vega10_upload_dpm_max_level(hwmgr),
4162 			"Failed to upload dpm max level to highest!",
4163 			return -1);
4164 
4165 	return 0;
4166 }
4167 
vega10_force_dpm_lowest(struct pp_hwmgr * hwmgr)4168 static int vega10_force_dpm_lowest(struct pp_hwmgr *hwmgr)
4169 {
4170 	struct vega10_hwmgr *data = hwmgr->backend;
4171 
4172 	data->smc_state_table.gfx_boot_level =
4173 	data->smc_state_table.gfx_max_level =
4174 			vega10_find_lowest_dpm_level(&(data->dpm_table.gfx_table));
4175 	data->smc_state_table.mem_boot_level =
4176 	data->smc_state_table.mem_max_level =
4177 			vega10_find_lowest_dpm_level(&(data->dpm_table.mem_table));
4178 
4179 	PP_ASSERT_WITH_CODE(!vega10_upload_dpm_bootup_level(hwmgr),
4180 			"Failed to upload boot level to highest!",
4181 			return -1);
4182 
4183 	PP_ASSERT_WITH_CODE(!vega10_upload_dpm_max_level(hwmgr),
4184 			"Failed to upload dpm max level to highest!",
4185 			return -1);
4186 
4187 	return 0;
4188 
4189 }
4190 
vega10_unforce_dpm_levels(struct pp_hwmgr * hwmgr)4191 static int vega10_unforce_dpm_levels(struct pp_hwmgr *hwmgr)
4192 {
4193 	struct vega10_hwmgr *data = hwmgr->backend;
4194 
4195 	data->smc_state_table.gfx_boot_level =
4196 			vega10_find_lowest_dpm_level(&(data->dpm_table.gfx_table));
4197 	data->smc_state_table.gfx_max_level =
4198 			vega10_find_highest_dpm_level(&(data->dpm_table.gfx_table));
4199 	data->smc_state_table.mem_boot_level =
4200 			vega10_find_lowest_dpm_level(&(data->dpm_table.mem_table));
4201 	data->smc_state_table.mem_max_level =
4202 			vega10_find_highest_dpm_level(&(data->dpm_table.mem_table));
4203 
4204 	PP_ASSERT_WITH_CODE(!vega10_upload_dpm_bootup_level(hwmgr),
4205 			"Failed to upload DPM Bootup Levels!",
4206 			return -1);
4207 
4208 	PP_ASSERT_WITH_CODE(!vega10_upload_dpm_max_level(hwmgr),
4209 			"Failed to upload DPM Max Levels!",
4210 			return -1);
4211 	return 0;
4212 }
4213 
vega10_get_profiling_clk_mask(struct pp_hwmgr * hwmgr,enum amd_dpm_forced_level level,uint32_t * sclk_mask,uint32_t * mclk_mask,uint32_t * soc_mask)4214 static int vega10_get_profiling_clk_mask(struct pp_hwmgr *hwmgr, enum amd_dpm_forced_level level,
4215 				uint32_t *sclk_mask, uint32_t *mclk_mask, uint32_t *soc_mask)
4216 {
4217 	struct phm_ppt_v2_information *table_info =
4218 			(struct phm_ppt_v2_information *)(hwmgr->pptable);
4219 
4220 	if (table_info->vdd_dep_on_sclk->count > VEGA10_UMD_PSTATE_GFXCLK_LEVEL &&
4221 		table_info->vdd_dep_on_socclk->count > VEGA10_UMD_PSTATE_SOCCLK_LEVEL &&
4222 		table_info->vdd_dep_on_mclk->count > VEGA10_UMD_PSTATE_MCLK_LEVEL) {
4223 		*sclk_mask = VEGA10_UMD_PSTATE_GFXCLK_LEVEL;
4224 		*soc_mask = VEGA10_UMD_PSTATE_SOCCLK_LEVEL;
4225 		*mclk_mask = VEGA10_UMD_PSTATE_MCLK_LEVEL;
4226 	}
4227 
4228 	if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) {
4229 		*sclk_mask = 0;
4230 	} else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) {
4231 		*mclk_mask = 0;
4232 	} else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
4233 		/* under vega10  pp one vf mode, the gfx clk dpm need be lower
4234 		 * to level-4 due to the limited power
4235 		 */
4236 		if (hwmgr->pp_one_vf)
4237 			*sclk_mask = 4;
4238 		else
4239 			*sclk_mask = table_info->vdd_dep_on_sclk->count - 1;
4240 		*soc_mask = table_info->vdd_dep_on_socclk->count - 1;
4241 		*mclk_mask = table_info->vdd_dep_on_mclk->count - 1;
4242 	}
4243 
4244 	return 0;
4245 }
4246 
vega10_set_fan_control_mode(struct pp_hwmgr * hwmgr,uint32_t mode)4247 static void vega10_set_fan_control_mode(struct pp_hwmgr *hwmgr, uint32_t mode)
4248 {
4249 	if (!hwmgr->not_vf)
4250 		return;
4251 
4252 	switch (mode) {
4253 	case AMD_FAN_CTRL_NONE:
4254 		vega10_fan_ctrl_set_fan_speed_pwm(hwmgr, 255);
4255 		break;
4256 	case AMD_FAN_CTRL_MANUAL:
4257 		if (PP_CAP(PHM_PlatformCaps_MicrocodeFanControl))
4258 			vega10_fan_ctrl_stop_smc_fan_control(hwmgr);
4259 		break;
4260 	case AMD_FAN_CTRL_AUTO:
4261 		if (PP_CAP(PHM_PlatformCaps_MicrocodeFanControl))
4262 			vega10_fan_ctrl_start_smc_fan_control(hwmgr);
4263 		break;
4264 	default:
4265 		break;
4266 	}
4267 }
4268 
vega10_force_clock_level(struct pp_hwmgr * hwmgr,enum pp_clock_type type,uint32_t mask)4269 static int vega10_force_clock_level(struct pp_hwmgr *hwmgr,
4270 		enum pp_clock_type type, uint32_t mask)
4271 {
4272 	struct vega10_hwmgr *data = hwmgr->backend;
4273 
4274 	switch (type) {
4275 	case PP_SCLK:
4276 		data->smc_state_table.gfx_boot_level = mask ? (ffs(mask) - 1) : 0;
4277 		data->smc_state_table.gfx_max_level = mask ? (fls(mask) - 1) : 0;
4278 
4279 		PP_ASSERT_WITH_CODE(!vega10_upload_dpm_bootup_level(hwmgr),
4280 			"Failed to upload boot level to lowest!",
4281 			return -EINVAL);
4282 
4283 		PP_ASSERT_WITH_CODE(!vega10_upload_dpm_max_level(hwmgr),
4284 			"Failed to upload dpm max level to highest!",
4285 			return -EINVAL);
4286 		break;
4287 
4288 	case PP_MCLK:
4289 		data->smc_state_table.mem_boot_level = mask ? (ffs(mask) - 1) : 0;
4290 		data->smc_state_table.mem_max_level = mask ? (fls(mask) - 1) : 0;
4291 
4292 		PP_ASSERT_WITH_CODE(!vega10_upload_dpm_bootup_level(hwmgr),
4293 			"Failed to upload boot level to lowest!",
4294 			return -EINVAL);
4295 
4296 		PP_ASSERT_WITH_CODE(!vega10_upload_dpm_max_level(hwmgr),
4297 			"Failed to upload dpm max level to highest!",
4298 			return -EINVAL);
4299 
4300 		break;
4301 
4302 	case PP_SOCCLK:
4303 		data->smc_state_table.soc_boot_level = mask ? (ffs(mask) - 1) : 0;
4304 		data->smc_state_table.soc_max_level = mask ? (fls(mask) - 1) : 0;
4305 
4306 		PP_ASSERT_WITH_CODE(!vega10_upload_dpm_bootup_level(hwmgr),
4307 			"Failed to upload boot level to lowest!",
4308 			return -EINVAL);
4309 
4310 		PP_ASSERT_WITH_CODE(!vega10_upload_dpm_max_level(hwmgr),
4311 			"Failed to upload dpm max level to highest!",
4312 			return -EINVAL);
4313 
4314 		break;
4315 
4316 	case PP_DCEFCLK:
4317 		pr_info("Setting DCEFCLK min/max dpm level is not supported!\n");
4318 		break;
4319 
4320 	case PP_PCIE:
4321 	default:
4322 		break;
4323 	}
4324 
4325 	return 0;
4326 }
4327 
vega10_dpm_force_dpm_level(struct pp_hwmgr * hwmgr,enum amd_dpm_forced_level level)4328 static int vega10_dpm_force_dpm_level(struct pp_hwmgr *hwmgr,
4329 				enum amd_dpm_forced_level level)
4330 {
4331 	int ret = 0;
4332 	uint32_t sclk_mask = 0;
4333 	uint32_t mclk_mask = 0;
4334 	uint32_t soc_mask = 0;
4335 
4336 	switch (level) {
4337 	case AMD_DPM_FORCED_LEVEL_HIGH:
4338 		ret = vega10_force_dpm_highest(hwmgr);
4339 		break;
4340 	case AMD_DPM_FORCED_LEVEL_LOW:
4341 		ret = vega10_force_dpm_lowest(hwmgr);
4342 		break;
4343 	case AMD_DPM_FORCED_LEVEL_AUTO:
4344 		ret = vega10_unforce_dpm_levels(hwmgr);
4345 		break;
4346 	case AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD:
4347 	case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK:
4348 	case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK:
4349 	case AMD_DPM_FORCED_LEVEL_PROFILE_PEAK:
4350 		ret = vega10_get_profiling_clk_mask(hwmgr, level, &sclk_mask, &mclk_mask, &soc_mask);
4351 		if (ret)
4352 			return ret;
4353 		vega10_force_clock_level(hwmgr, PP_SCLK, 1<<sclk_mask);
4354 		vega10_force_clock_level(hwmgr, PP_MCLK, 1<<mclk_mask);
4355 		break;
4356 	case AMD_DPM_FORCED_LEVEL_MANUAL:
4357 	case AMD_DPM_FORCED_LEVEL_PROFILE_EXIT:
4358 	default:
4359 		break;
4360 	}
4361 
4362 	if (!hwmgr->not_vf)
4363 		return ret;
4364 
4365 	if (!ret) {
4366 		if (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK && hwmgr->dpm_level != AMD_DPM_FORCED_LEVEL_PROFILE_PEAK)
4367 			vega10_set_fan_control_mode(hwmgr, AMD_FAN_CTRL_NONE);
4368 		else if (level != AMD_DPM_FORCED_LEVEL_PROFILE_PEAK && hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK)
4369 			vega10_set_fan_control_mode(hwmgr, AMD_FAN_CTRL_AUTO);
4370 	}
4371 
4372 	return ret;
4373 }
4374 
vega10_get_fan_control_mode(struct pp_hwmgr * hwmgr)4375 static uint32_t vega10_get_fan_control_mode(struct pp_hwmgr *hwmgr)
4376 {
4377 	struct vega10_hwmgr *data = hwmgr->backend;
4378 
4379 	if (data->smu_features[GNLD_FAN_CONTROL].enabled == false)
4380 		return AMD_FAN_CTRL_MANUAL;
4381 	else
4382 		return AMD_FAN_CTRL_AUTO;
4383 }
4384 
vega10_get_dal_power_level(struct pp_hwmgr * hwmgr,struct amd_pp_simple_clock_info * info)4385 static int vega10_get_dal_power_level(struct pp_hwmgr *hwmgr,
4386 		struct amd_pp_simple_clock_info *info)
4387 {
4388 	struct phm_ppt_v2_information *table_info =
4389 			(struct phm_ppt_v2_information *)hwmgr->pptable;
4390 	struct phm_clock_and_voltage_limits *max_limits =
4391 			&table_info->max_clock_voltage_on_ac;
4392 
4393 	info->engine_max_clock = max_limits->sclk;
4394 	info->memory_max_clock = max_limits->mclk;
4395 
4396 	return 0;
4397 }
4398 
vega10_get_sclks(struct pp_hwmgr * hwmgr,struct pp_clock_levels_with_latency * clocks)4399 static void vega10_get_sclks(struct pp_hwmgr *hwmgr,
4400 		struct pp_clock_levels_with_latency *clocks)
4401 {
4402 	struct phm_ppt_v2_information *table_info =
4403 			(struct phm_ppt_v2_information *)hwmgr->pptable;
4404 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_table =
4405 			table_info->vdd_dep_on_sclk;
4406 	uint32_t i;
4407 
4408 	clocks->num_levels = 0;
4409 	for (i = 0; i < dep_table->count; i++) {
4410 		if (dep_table->entries[i].clk) {
4411 			clocks->data[clocks->num_levels].clocks_in_khz =
4412 					dep_table->entries[i].clk * 10;
4413 			clocks->num_levels++;
4414 		}
4415 	}
4416 
4417 }
4418 
vega10_get_memclocks(struct pp_hwmgr * hwmgr,struct pp_clock_levels_with_latency * clocks)4419 static void vega10_get_memclocks(struct pp_hwmgr *hwmgr,
4420 		struct pp_clock_levels_with_latency *clocks)
4421 {
4422 	struct phm_ppt_v2_information *table_info =
4423 			(struct phm_ppt_v2_information *)hwmgr->pptable;
4424 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_table =
4425 			table_info->vdd_dep_on_mclk;
4426 	struct vega10_hwmgr *data = hwmgr->backend;
4427 	uint32_t j = 0;
4428 	uint32_t i;
4429 
4430 	for (i = 0; i < dep_table->count; i++) {
4431 		if (dep_table->entries[i].clk) {
4432 
4433 			clocks->data[j].clocks_in_khz =
4434 						dep_table->entries[i].clk * 10;
4435 			data->mclk_latency_table.entries[j].frequency =
4436 							dep_table->entries[i].clk;
4437 			clocks->data[j].latency_in_us =
4438 				data->mclk_latency_table.entries[j].latency = 25;
4439 			j++;
4440 		}
4441 	}
4442 	clocks->num_levels = data->mclk_latency_table.count = j;
4443 }
4444 
vega10_get_dcefclocks(struct pp_hwmgr * hwmgr,struct pp_clock_levels_with_latency * clocks)4445 static void vega10_get_dcefclocks(struct pp_hwmgr *hwmgr,
4446 		struct pp_clock_levels_with_latency *clocks)
4447 {
4448 	struct phm_ppt_v2_information *table_info =
4449 			(struct phm_ppt_v2_information *)hwmgr->pptable;
4450 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_table =
4451 			table_info->vdd_dep_on_dcefclk;
4452 	uint32_t i;
4453 
4454 	for (i = 0; i < dep_table->count; i++) {
4455 		clocks->data[i].clocks_in_khz = dep_table->entries[i].clk * 10;
4456 		clocks->data[i].latency_in_us = 0;
4457 		clocks->num_levels++;
4458 	}
4459 }
4460 
vega10_get_socclocks(struct pp_hwmgr * hwmgr,struct pp_clock_levels_with_latency * clocks)4461 static void vega10_get_socclocks(struct pp_hwmgr *hwmgr,
4462 		struct pp_clock_levels_with_latency *clocks)
4463 {
4464 	struct phm_ppt_v2_information *table_info =
4465 			(struct phm_ppt_v2_information *)hwmgr->pptable;
4466 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_table =
4467 			table_info->vdd_dep_on_socclk;
4468 	uint32_t i;
4469 
4470 	for (i = 0; i < dep_table->count; i++) {
4471 		clocks->data[i].clocks_in_khz = dep_table->entries[i].clk * 10;
4472 		clocks->data[i].latency_in_us = 0;
4473 		clocks->num_levels++;
4474 	}
4475 }
4476 
vega10_get_clock_by_type_with_latency(struct pp_hwmgr * hwmgr,enum amd_pp_clock_type type,struct pp_clock_levels_with_latency * clocks)4477 static int vega10_get_clock_by_type_with_latency(struct pp_hwmgr *hwmgr,
4478 		enum amd_pp_clock_type type,
4479 		struct pp_clock_levels_with_latency *clocks)
4480 {
4481 	switch (type) {
4482 	case amd_pp_sys_clock:
4483 		vega10_get_sclks(hwmgr, clocks);
4484 		break;
4485 	case amd_pp_mem_clock:
4486 		vega10_get_memclocks(hwmgr, clocks);
4487 		break;
4488 	case amd_pp_dcef_clock:
4489 		vega10_get_dcefclocks(hwmgr, clocks);
4490 		break;
4491 	case amd_pp_soc_clock:
4492 		vega10_get_socclocks(hwmgr, clocks);
4493 		break;
4494 	default:
4495 		return -1;
4496 	}
4497 
4498 	return 0;
4499 }
4500 
vega10_get_clock_by_type_with_voltage(struct pp_hwmgr * hwmgr,enum amd_pp_clock_type type,struct pp_clock_levels_with_voltage * clocks)4501 static int vega10_get_clock_by_type_with_voltage(struct pp_hwmgr *hwmgr,
4502 		enum amd_pp_clock_type type,
4503 		struct pp_clock_levels_with_voltage *clocks)
4504 {
4505 	struct phm_ppt_v2_information *table_info =
4506 			(struct phm_ppt_v2_information *)hwmgr->pptable;
4507 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_table;
4508 	uint32_t i;
4509 
4510 	switch (type) {
4511 	case amd_pp_mem_clock:
4512 		dep_table = table_info->vdd_dep_on_mclk;
4513 		break;
4514 	case amd_pp_dcef_clock:
4515 		dep_table = table_info->vdd_dep_on_dcefclk;
4516 		break;
4517 	case amd_pp_disp_clock:
4518 		dep_table = table_info->vdd_dep_on_dispclk;
4519 		break;
4520 	case amd_pp_pixel_clock:
4521 		dep_table = table_info->vdd_dep_on_pixclk;
4522 		break;
4523 	case amd_pp_phy_clock:
4524 		dep_table = table_info->vdd_dep_on_phyclk;
4525 		break;
4526 	default:
4527 		return -1;
4528 	}
4529 
4530 	for (i = 0; i < dep_table->count; i++) {
4531 		clocks->data[i].clocks_in_khz = dep_table->entries[i].clk  * 10;
4532 		clocks->data[i].voltage_in_mv = (uint32_t)(table_info->vddc_lookup_table->
4533 				entries[dep_table->entries[i].vddInd].us_vdd);
4534 		clocks->num_levels++;
4535 	}
4536 
4537 	if (i < dep_table->count)
4538 		return -1;
4539 
4540 	return 0;
4541 }
4542 
vega10_set_watermarks_for_clocks_ranges(struct pp_hwmgr * hwmgr,void * clock_range)4543 static int vega10_set_watermarks_for_clocks_ranges(struct pp_hwmgr *hwmgr,
4544 							void *clock_range)
4545 {
4546 	struct vega10_hwmgr *data = hwmgr->backend;
4547 	struct dm_pp_wm_sets_with_clock_ranges_soc15 *wm_with_clock_ranges = clock_range;
4548 	Watermarks_t *table = &(data->smc_state_table.water_marks_table);
4549 
4550 	if (!data->registry_data.disable_water_mark) {
4551 		smu_set_watermarks_for_clocks_ranges(table, wm_with_clock_ranges);
4552 		data->water_marks_bitmap = WaterMarksExist;
4553 	}
4554 
4555 	return 0;
4556 }
4557 
vega10_get_ppfeature_status(struct pp_hwmgr * hwmgr,char * buf)4558 static int vega10_get_ppfeature_status(struct pp_hwmgr *hwmgr, char *buf)
4559 {
4560 	static const char *ppfeature_name[] = {
4561 				"DPM_PREFETCHER",
4562 				"GFXCLK_DPM",
4563 				"UCLK_DPM",
4564 				"SOCCLK_DPM",
4565 				"UVD_DPM",
4566 				"VCE_DPM",
4567 				"ULV",
4568 				"MP0CLK_DPM",
4569 				"LINK_DPM",
4570 				"DCEFCLK_DPM",
4571 				"AVFS",
4572 				"GFXCLK_DS",
4573 				"SOCCLK_DS",
4574 				"LCLK_DS",
4575 				"PPT",
4576 				"TDC",
4577 				"THERMAL",
4578 				"GFX_PER_CU_CG",
4579 				"RM",
4580 				"DCEFCLK_DS",
4581 				"ACDC",
4582 				"VR0HOT",
4583 				"VR1HOT",
4584 				"FW_CTF",
4585 				"LED_DISPLAY",
4586 				"FAN_CONTROL",
4587 				"FAST_PPT",
4588 				"DIDT",
4589 				"ACG",
4590 				"PCC_LIMIT"};
4591 	static const char *output_title[] = {
4592 				"FEATURES",
4593 				"BITMASK",
4594 				"ENABLEMENT"};
4595 	uint64_t features_enabled;
4596 	int i;
4597 	int ret = 0;
4598 	int size = 0;
4599 
4600 	phm_get_sysfs_buf(&buf, &size);
4601 
4602 	ret = vega10_get_enabled_smc_features(hwmgr, &features_enabled);
4603 	PP_ASSERT_WITH_CODE(!ret,
4604 			"[EnableAllSmuFeatures] Failed to get enabled smc features!",
4605 			return ret);
4606 
4607 	size += sysfs_emit_at(buf, size, "Current ppfeatures: 0x%016llx\n", features_enabled);
4608 	size += sysfs_emit_at(buf, size, "%-19s %-22s %s\n",
4609 				output_title[0],
4610 				output_title[1],
4611 				output_title[2]);
4612 	for (i = 0; i < GNLD_FEATURES_MAX; i++) {
4613 		size += sysfs_emit_at(buf, size, "%-19s 0x%016llx %6s\n",
4614 					ppfeature_name[i],
4615 					1ULL << i,
4616 					(features_enabled & (1ULL << i)) ? "Y" : "N");
4617 	}
4618 
4619 	return size;
4620 }
4621 
vega10_set_ppfeature_status(struct pp_hwmgr * hwmgr,uint64_t new_ppfeature_masks)4622 static int vega10_set_ppfeature_status(struct pp_hwmgr *hwmgr, uint64_t new_ppfeature_masks)
4623 {
4624 	uint64_t features_enabled;
4625 	uint64_t features_to_enable;
4626 	uint64_t features_to_disable;
4627 	int ret = 0;
4628 
4629 	if (new_ppfeature_masks >= (1ULL << GNLD_FEATURES_MAX))
4630 		return -EINVAL;
4631 
4632 	ret = vega10_get_enabled_smc_features(hwmgr, &features_enabled);
4633 	if (ret)
4634 		return ret;
4635 
4636 	features_to_disable =
4637 		features_enabled & ~new_ppfeature_masks;
4638 	features_to_enable =
4639 		~features_enabled & new_ppfeature_masks;
4640 
4641 	pr_debug("features_to_disable 0x%llx\n", features_to_disable);
4642 	pr_debug("features_to_enable 0x%llx\n", features_to_enable);
4643 
4644 	if (features_to_disable) {
4645 		ret = vega10_enable_smc_features(hwmgr, false, features_to_disable);
4646 		if (ret)
4647 			return ret;
4648 	}
4649 
4650 	if (features_to_enable) {
4651 		ret = vega10_enable_smc_features(hwmgr, true, features_to_enable);
4652 		if (ret)
4653 			return ret;
4654 	}
4655 
4656 	return 0;
4657 }
4658 
vega10_get_current_pcie_link_width_level(struct pp_hwmgr * hwmgr)4659 static int vega10_get_current_pcie_link_width_level(struct pp_hwmgr *hwmgr)
4660 {
4661 	struct amdgpu_device *adev = hwmgr->adev;
4662 
4663 	return (RREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL) &
4664 		PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK)
4665 		>> PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
4666 }
4667 
vega10_get_current_pcie_link_speed_level(struct pp_hwmgr * hwmgr)4668 static int vega10_get_current_pcie_link_speed_level(struct pp_hwmgr *hwmgr)
4669 {
4670 	struct amdgpu_device *adev = hwmgr->adev;
4671 
4672 	return (RREG32_PCIE(smnPCIE_LC_SPEED_CNTL) &
4673 		PSWUSP0_PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK)
4674 		>> PSWUSP0_PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
4675 }
4676 
vega10_emit_clock_levels(struct pp_hwmgr * hwmgr,enum pp_clock_type type,char * buf,int * offset)4677 static int vega10_emit_clock_levels(struct pp_hwmgr *hwmgr,
4678 				    enum pp_clock_type type, char *buf, int *offset)
4679 {
4680 	struct vega10_hwmgr *data = hwmgr->backend;
4681 	struct vega10_single_dpm_table *sclk_table = &(data->dpm_table.gfx_table);
4682 	struct vega10_single_dpm_table *mclk_table = &(data->dpm_table.mem_table);
4683 	struct vega10_single_dpm_table *soc_table = &(data->dpm_table.soc_table);
4684 	struct vega10_single_dpm_table *dcef_table = &(data->dpm_table.dcef_table);
4685 	struct vega10_odn_clock_voltage_dependency_table *podn_vdd_dep = NULL;
4686 	uint32_t gen_speed, lane_width, current_gen_speed, current_lane_width;
4687 	PPTable_t *pptable = &(data->smc_state_table.pp_table);
4688 
4689 	uint32_t i, now, count = 0;
4690 	int ret = 0;
4691 
4692 	switch (type) {
4693 	case PP_SCLK:
4694 		if (data->registry_data.sclk_dpm_key_disabled)
4695 			return -EOPNOTSUPP;
4696 
4697 		ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentGfxclkIndex, &now);
4698 		if (unlikely(ret != 0))
4699 			return ret;
4700 
4701 		if (hwmgr->pp_one_vf &&
4702 		    (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK))
4703 			count = 5;
4704 		else
4705 			count = sclk_table->count;
4706 		for (i = 0; i < count; i++)
4707 			*offset += sysfs_emit_at(buf, *offset, "%d: %uMhz %s\n",
4708 					i, sclk_table->dpm_levels[i].value / 100,
4709 					(i == now) ? "*" : "");
4710 		break;
4711 	case PP_MCLK:
4712 		if (data->registry_data.mclk_dpm_key_disabled)
4713 			return -EOPNOTSUPP;
4714 
4715 		ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentUclkIndex, &now);
4716 		if (unlikely(ret != 0))
4717 			return ret;
4718 
4719 		for (i = 0; i < mclk_table->count; i++)
4720 			*offset += sysfs_emit_at(buf, *offset, "%d: %uMhz %s\n",
4721 					i, mclk_table->dpm_levels[i].value / 100,
4722 					(i == now) ? "*" : "");
4723 		break;
4724 	case PP_SOCCLK:
4725 		if (data->registry_data.socclk_dpm_key_disabled)
4726 			return -EOPNOTSUPP;
4727 
4728 		ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentSocclkIndex, &now);
4729 		if (unlikely(ret != 0))
4730 			return ret;
4731 
4732 		for (i = 0; i < soc_table->count; i++)
4733 			*offset += sysfs_emit_at(buf, *offset, "%d: %uMhz %s\n",
4734 					i, soc_table->dpm_levels[i].value / 100,
4735 					(i == now) ? "*" : "");
4736 		break;
4737 	case PP_DCEFCLK:
4738 		if (data->registry_data.dcefclk_dpm_key_disabled)
4739 			return -EOPNOTSUPP;
4740 
4741 		ret = smum_send_msg_to_smc_with_parameter(hwmgr,
4742 							  PPSMC_MSG_GetClockFreqMHz,
4743 							  CLK_DCEFCLK, &now);
4744 		if (unlikely(ret != 0))
4745 			return ret;
4746 
4747 		for (i = 0; i < dcef_table->count; i++)
4748 			*offset += sysfs_emit_at(buf, *offset, "%d: %uMhz %s\n",
4749 					i, dcef_table->dpm_levels[i].value / 100,
4750 					(dcef_table->dpm_levels[i].value / 100 == now) ?
4751 					"*" : "");
4752 		break;
4753 	case PP_PCIE:
4754 		current_gen_speed =
4755 			vega10_get_current_pcie_link_speed_level(hwmgr);
4756 		current_lane_width =
4757 			vega10_get_current_pcie_link_width_level(hwmgr);
4758 		for (i = 0; i < NUM_LINK_LEVELS; i++) {
4759 			gen_speed = pptable->PcieGenSpeed[i];
4760 			lane_width = pptable->PcieLaneCount[i];
4761 
4762 			*offset += sysfs_emit_at(buf, *offset, "%d: %s %s %s\n", i,
4763 					(gen_speed == 0) ? "2.5GT/s," :
4764 					(gen_speed == 1) ? "5.0GT/s," :
4765 					(gen_speed == 2) ? "8.0GT/s," :
4766 					(gen_speed == 3) ? "16.0GT/s," : "",
4767 					(lane_width == 1) ? "x1" :
4768 					(lane_width == 2) ? "x2" :
4769 					(lane_width == 3) ? "x4" :
4770 					(lane_width == 4) ? "x8" :
4771 					(lane_width == 5) ? "x12" :
4772 					(lane_width == 6) ? "x16" : "",
4773 					(current_gen_speed == gen_speed) &&
4774 					(current_lane_width == lane_width) ?
4775 					"*" : "");
4776 		}
4777 		break;
4778 
4779 	case OD_SCLK:
4780 		if (!hwmgr->od_enabled)
4781 			return -EOPNOTSUPP;
4782 
4783 		*offset += sysfs_emit_at(buf, *offset, "%s:\n", "OD_SCLK");
4784 		podn_vdd_dep = &data->odn_dpm_table.vdd_dep_on_sclk;
4785 		for (i = 0; i < podn_vdd_dep->count; i++)
4786 			*offset += sysfs_emit_at(buf, *offset, "%d: %10uMhz %10umV\n",
4787 						 i, podn_vdd_dep->entries[i].clk / 100,
4788 						 podn_vdd_dep->entries[i].vddc);
4789 		break;
4790 	case OD_MCLK:
4791 		if (!hwmgr->od_enabled)
4792 			return -EOPNOTSUPP;
4793 
4794 		*offset += sysfs_emit_at(buf, *offset, "%s:\n", "OD_MCLK");
4795 		podn_vdd_dep = &data->odn_dpm_table.vdd_dep_on_mclk;
4796 		for (i = 0; i < podn_vdd_dep->count; i++)
4797 			*offset += sysfs_emit_at(buf, *offset, "%d: %10uMhz %10umV\n",
4798 						 i, podn_vdd_dep->entries[i].clk/100,
4799 						 podn_vdd_dep->entries[i].vddc);
4800 		break;
4801 	case OD_RANGE:
4802 		if (!hwmgr->od_enabled)
4803 			return -EOPNOTSUPP;
4804 
4805 		*offset += sysfs_emit_at(buf, *offset, "%s:\n", "OD_RANGE");
4806 		*offset += sysfs_emit_at(buf, *offset, "SCLK: %7uMHz %10uMHz\n",
4807 					 data->golden_dpm_table.gfx_table.dpm_levels[0].value/100,
4808 				hwmgr->platform_descriptor.overdriveLimit.engineClock/100);
4809 		*offset += sysfs_emit_at(buf, *offset, "MCLK: %7uMHz %10uMHz\n",
4810 					 data->golden_dpm_table.mem_table.dpm_levels[0].value/100,
4811 				hwmgr->platform_descriptor.overdriveLimit.memoryClock/100);
4812 		*offset += sysfs_emit_at(buf, *offset, "VDDC: %7umV %11umV\n",
4813 					 data->odn_dpm_table.min_vddc,
4814 					 data->odn_dpm_table.max_vddc);
4815 		break;
4816 	default:
4817 		ret = -ENOENT;
4818 		break;
4819 	}
4820 	return ret;
4821 }
4822 
vega10_print_clock_levels(struct pp_hwmgr * hwmgr,enum pp_clock_type type,char * buf)4823 static int vega10_print_clock_levels(struct pp_hwmgr *hwmgr,
4824 		enum pp_clock_type type, char *buf)
4825 {
4826 	struct vega10_hwmgr *data = hwmgr->backend;
4827 	struct vega10_single_dpm_table *sclk_table = &(data->dpm_table.gfx_table);
4828 	struct vega10_single_dpm_table *mclk_table = &(data->dpm_table.mem_table);
4829 	struct vega10_single_dpm_table *soc_table = &(data->dpm_table.soc_table);
4830 	struct vega10_single_dpm_table *dcef_table = &(data->dpm_table.dcef_table);
4831 	struct vega10_odn_clock_voltage_dependency_table *podn_vdd_dep = NULL;
4832 	uint32_t gen_speed, lane_width, current_gen_speed, current_lane_width;
4833 	PPTable_t *pptable = &(data->smc_state_table.pp_table);
4834 
4835 	int i, ret, now,  size = 0, count = 0;
4836 
4837 	switch (type) {
4838 	case PP_SCLK:
4839 		if (data->registry_data.sclk_dpm_key_disabled)
4840 			break;
4841 
4842 		ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentGfxclkIndex, &now);
4843 		if (ret)
4844 			break;
4845 
4846 		if (hwmgr->pp_one_vf &&
4847 		    (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK))
4848 			count = 5;
4849 		else
4850 			count = sclk_table->count;
4851 		for (i = 0; i < count; i++)
4852 			size += sprintf(buf + size, "%d: %uMhz %s\n",
4853 					i, sclk_table->dpm_levels[i].value / 100,
4854 					(i == now) ? "*" : "");
4855 		break;
4856 	case PP_MCLK:
4857 		if (data->registry_data.mclk_dpm_key_disabled)
4858 			break;
4859 
4860 		ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentUclkIndex, &now);
4861 		if (ret)
4862 			break;
4863 
4864 		for (i = 0; i < mclk_table->count; i++)
4865 			size += sprintf(buf + size, "%d: %uMhz %s\n",
4866 					i, mclk_table->dpm_levels[i].value / 100,
4867 					(i == now) ? "*" : "");
4868 		break;
4869 	case PP_SOCCLK:
4870 		if (data->registry_data.socclk_dpm_key_disabled)
4871 			break;
4872 
4873 		ret = smum_send_msg_to_smc(hwmgr, PPSMC_MSG_GetCurrentSocclkIndex, &now);
4874 		if (ret)
4875 			break;
4876 
4877 		for (i = 0; i < soc_table->count; i++)
4878 			size += sprintf(buf + size, "%d: %uMhz %s\n",
4879 					i, soc_table->dpm_levels[i].value / 100,
4880 					(i == now) ? "*" : "");
4881 		break;
4882 	case PP_DCEFCLK:
4883 		if (data->registry_data.dcefclk_dpm_key_disabled)
4884 			break;
4885 
4886 		ret = smum_send_msg_to_smc_with_parameter(hwmgr,
4887 				PPSMC_MSG_GetClockFreqMHz, CLK_DCEFCLK, &now);
4888 		if (ret)
4889 			break;
4890 
4891 		for (i = 0; i < dcef_table->count; i++)
4892 			size += sprintf(buf + size, "%d: %uMhz %s\n",
4893 					i, dcef_table->dpm_levels[i].value / 100,
4894 					(dcef_table->dpm_levels[i].value / 100 == now) ?
4895 					"*" : "");
4896 		break;
4897 	case PP_PCIE:
4898 		current_gen_speed =
4899 			vega10_get_current_pcie_link_speed_level(hwmgr);
4900 		current_lane_width =
4901 			vega10_get_current_pcie_link_width_level(hwmgr);
4902 		for (i = 0; i < NUM_LINK_LEVELS; i++) {
4903 			gen_speed = pptable->PcieGenSpeed[i];
4904 			lane_width = pptable->PcieLaneCount[i];
4905 
4906 			size += sprintf(buf + size, "%d: %s %s %s\n", i,
4907 					(gen_speed == 0) ? "2.5GT/s," :
4908 					(gen_speed == 1) ? "5.0GT/s," :
4909 					(gen_speed == 2) ? "8.0GT/s," :
4910 					(gen_speed == 3) ? "16.0GT/s," : "",
4911 					(lane_width == 1) ? "x1" :
4912 					(lane_width == 2) ? "x2" :
4913 					(lane_width == 3) ? "x4" :
4914 					(lane_width == 4) ? "x8" :
4915 					(lane_width == 5) ? "x12" :
4916 					(lane_width == 6) ? "x16" : "",
4917 					(current_gen_speed == gen_speed) &&
4918 					(current_lane_width == lane_width) ?
4919 					"*" : "");
4920 		}
4921 		break;
4922 
4923 	case OD_SCLK:
4924 		if (hwmgr->od_enabled) {
4925 			size += sprintf(buf + size, "%s:\n", "OD_SCLK");
4926 			podn_vdd_dep = &data->odn_dpm_table.vdd_dep_on_sclk;
4927 			for (i = 0; i < podn_vdd_dep->count; i++)
4928 				size += sprintf(buf + size, "%d: %10uMhz %10umV\n",
4929 					i, podn_vdd_dep->entries[i].clk / 100,
4930 						podn_vdd_dep->entries[i].vddc);
4931 		}
4932 		break;
4933 	case OD_MCLK:
4934 		if (hwmgr->od_enabled) {
4935 			size += sprintf(buf + size, "%s:\n", "OD_MCLK");
4936 			podn_vdd_dep = &data->odn_dpm_table.vdd_dep_on_mclk;
4937 			for (i = 0; i < podn_vdd_dep->count; i++)
4938 				size += sprintf(buf + size, "%d: %10uMhz %10umV\n",
4939 					i, podn_vdd_dep->entries[i].clk/100,
4940 						podn_vdd_dep->entries[i].vddc);
4941 		}
4942 		break;
4943 	case OD_RANGE:
4944 		if (hwmgr->od_enabled) {
4945 			size += sprintf(buf + size, "%s:\n", "OD_RANGE");
4946 			size += sprintf(buf + size, "SCLK: %7uMHz %10uMHz\n",
4947 				data->golden_dpm_table.gfx_table.dpm_levels[0].value/100,
4948 				hwmgr->platform_descriptor.overdriveLimit.engineClock/100);
4949 			size += sprintf(buf + size, "MCLK: %7uMHz %10uMHz\n",
4950 				data->golden_dpm_table.mem_table.dpm_levels[0].value/100,
4951 				hwmgr->platform_descriptor.overdriveLimit.memoryClock/100);
4952 			size += sprintf(buf + size, "VDDC: %7umV %11umV\n",
4953 				data->odn_dpm_table.min_vddc,
4954 				data->odn_dpm_table.max_vddc);
4955 		}
4956 		break;
4957 	default:
4958 		break;
4959 	}
4960 	return size;
4961 }
4962 
vega10_display_configuration_changed_task(struct pp_hwmgr * hwmgr)4963 static int vega10_display_configuration_changed_task(struct pp_hwmgr *hwmgr)
4964 {
4965 	struct vega10_hwmgr *data = hwmgr->backend;
4966 	Watermarks_t *wm_table = &(data->smc_state_table.water_marks_table);
4967 	int result = 0;
4968 
4969 	if ((data->water_marks_bitmap & WaterMarksExist) &&
4970 			!(data->water_marks_bitmap & WaterMarksLoaded)) {
4971 		result = smum_smc_table_manager(hwmgr, (uint8_t *)wm_table, WMTABLE, false);
4972 		PP_ASSERT_WITH_CODE(result, "Failed to update WMTABLE!", return -EINVAL);
4973 		data->water_marks_bitmap |= WaterMarksLoaded;
4974 	}
4975 
4976 	if (data->water_marks_bitmap & WaterMarksLoaded) {
4977 		smum_send_msg_to_smc_with_parameter(hwmgr,
4978 			PPSMC_MSG_NumOfDisplays, hwmgr->display_config->num_display,
4979 			NULL);
4980 	}
4981 
4982 	return result;
4983 }
4984 
vega10_enable_disable_uvd_dpm(struct pp_hwmgr * hwmgr,bool enable)4985 static int vega10_enable_disable_uvd_dpm(struct pp_hwmgr *hwmgr, bool enable)
4986 {
4987 	struct vega10_hwmgr *data = hwmgr->backend;
4988 
4989 	if (data->smu_features[GNLD_DPM_UVD].supported) {
4990 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
4991 				enable,
4992 				data->smu_features[GNLD_DPM_UVD].smu_feature_bitmap),
4993 				"Attempt to Enable/Disable DPM UVD Failed!",
4994 				return -1);
4995 		data->smu_features[GNLD_DPM_UVD].enabled = enable;
4996 	}
4997 	return 0;
4998 }
4999 
vega10_power_gate_vce(struct pp_hwmgr * hwmgr,bool bgate)5000 static void vega10_power_gate_vce(struct pp_hwmgr *hwmgr, bool bgate)
5001 {
5002 	struct vega10_hwmgr *data = hwmgr->backend;
5003 
5004 	data->vce_power_gated = bgate;
5005 	vega10_enable_disable_vce_dpm(hwmgr, !bgate);
5006 }
5007 
vega10_power_gate_uvd(struct pp_hwmgr * hwmgr,bool bgate)5008 static void vega10_power_gate_uvd(struct pp_hwmgr *hwmgr, bool bgate)
5009 {
5010 	struct vega10_hwmgr *data = hwmgr->backend;
5011 
5012 	data->uvd_power_gated = bgate;
5013 	vega10_enable_disable_uvd_dpm(hwmgr, !bgate);
5014 }
5015 
vega10_are_power_levels_equal(const struct vega10_performance_level * pl1,const struct vega10_performance_level * pl2)5016 static inline bool vega10_are_power_levels_equal(
5017 				const struct vega10_performance_level *pl1,
5018 				const struct vega10_performance_level *pl2)
5019 {
5020 	return ((pl1->soc_clock == pl2->soc_clock) &&
5021 			(pl1->gfx_clock == pl2->gfx_clock) &&
5022 			(pl1->mem_clock == pl2->mem_clock));
5023 }
5024 
vega10_check_states_equal(struct pp_hwmgr * hwmgr,const struct pp_hw_power_state * pstate1,const struct pp_hw_power_state * pstate2,bool * equal)5025 static int vega10_check_states_equal(struct pp_hwmgr *hwmgr,
5026 				const struct pp_hw_power_state *pstate1,
5027 			const struct pp_hw_power_state *pstate2, bool *equal)
5028 {
5029 	const struct vega10_power_state *vega10_psa;
5030 	const struct vega10_power_state *vega10_psb;
5031 	int i;
5032 
5033 	if (pstate1 == NULL || pstate2 == NULL || equal == NULL)
5034 		return -EINVAL;
5035 
5036 	vega10_psa = cast_const_phw_vega10_power_state(pstate1);
5037 	vega10_psb = cast_const_phw_vega10_power_state(pstate2);
5038 	if (vega10_psa == NULL || vega10_psb == NULL)
5039 		return -EINVAL;
5040 
5041 	/* If the two states don't even have the same number of performance levels
5042 	 * they cannot be the same state.
5043 	 */
5044 	if (vega10_psa->performance_level_count != vega10_psb->performance_level_count) {
5045 		*equal = false;
5046 		return 0;
5047 	}
5048 
5049 	for (i = 0; i < vega10_psa->performance_level_count; i++) {
5050 		if (!vega10_are_power_levels_equal(&(vega10_psa->performance_levels[i]),
5051 						   &(vega10_psb->performance_levels[i]))) {
5052 			/* If we have found even one performance level pair
5053 			 * that is different the states are different.
5054 			 */
5055 			*equal = false;
5056 			return 0;
5057 		}
5058 	}
5059 
5060 	/* If all performance levels are the same try to use the UVD clocks to break the tie.*/
5061 	*equal = ((vega10_psa->uvd_clks.vclk == vega10_psb->uvd_clks.vclk) &&
5062 		  (vega10_psa->uvd_clks.dclk == vega10_psb->uvd_clks.dclk));
5063 	*equal &= ((vega10_psa->vce_clks.evclk == vega10_psb->vce_clks.evclk) &&
5064 		   (vega10_psa->vce_clks.ecclk == vega10_psb->vce_clks.ecclk));
5065 	*equal &= (vega10_psa->sclk_threshold == vega10_psb->sclk_threshold);
5066 
5067 	return 0;
5068 }
5069 
5070 static bool
vega10_check_smc_update_required_for_display_configuration(struct pp_hwmgr * hwmgr)5071 vega10_check_smc_update_required_for_display_configuration(struct pp_hwmgr *hwmgr)
5072 {
5073 	struct vega10_hwmgr *data = hwmgr->backend;
5074 	bool is_update_required = false;
5075 
5076 	if (data->display_timing.num_existing_displays != hwmgr->display_config->num_display)
5077 		is_update_required = true;
5078 
5079 	if (PP_CAP(PHM_PlatformCaps_SclkDeepSleep)) {
5080 		if (data->display_timing.min_clock_in_sr != hwmgr->display_config->min_core_set_clock_in_sr)
5081 			is_update_required = true;
5082 	}
5083 
5084 	return is_update_required;
5085 }
5086 
vega10_disable_dpm_tasks(struct pp_hwmgr * hwmgr)5087 static int vega10_disable_dpm_tasks(struct pp_hwmgr *hwmgr)
5088 {
5089 	int tmp_result, result = 0;
5090 
5091 	if (!hwmgr->not_vf)
5092 		return 0;
5093 
5094 	if (PP_CAP(PHM_PlatformCaps_ThermalController))
5095 		vega10_disable_thermal_protection(hwmgr);
5096 
5097 	tmp_result = vega10_disable_power_containment(hwmgr);
5098 	PP_ASSERT_WITH_CODE((tmp_result == 0),
5099 			"Failed to disable power containment!", result = tmp_result);
5100 
5101 	tmp_result = vega10_disable_didt_config(hwmgr);
5102 	PP_ASSERT_WITH_CODE((tmp_result == 0),
5103 			"Failed to disable didt config!", result = tmp_result);
5104 
5105 	tmp_result = vega10_avfs_enable(hwmgr, false);
5106 	PP_ASSERT_WITH_CODE((tmp_result == 0),
5107 			"Failed to disable AVFS!", result = tmp_result);
5108 
5109 	tmp_result = vega10_stop_dpm(hwmgr, SMC_DPM_FEATURES);
5110 	PP_ASSERT_WITH_CODE((tmp_result == 0),
5111 			"Failed to stop DPM!", result = tmp_result);
5112 
5113 	tmp_result = vega10_disable_deep_sleep_master_switch(hwmgr);
5114 	PP_ASSERT_WITH_CODE((tmp_result == 0),
5115 			"Failed to disable deep sleep!", result = tmp_result);
5116 
5117 	tmp_result = vega10_disable_ulv(hwmgr);
5118 	PP_ASSERT_WITH_CODE((tmp_result == 0),
5119 			"Failed to disable ulv!", result = tmp_result);
5120 
5121 	tmp_result =  vega10_acg_disable(hwmgr);
5122 	PP_ASSERT_WITH_CODE((tmp_result == 0),
5123 			"Failed to disable acg!", result = tmp_result);
5124 
5125 	vega10_enable_disable_PCC_limit_feature(hwmgr, false);
5126 	return result;
5127 }
5128 
vega10_power_off_asic(struct pp_hwmgr * hwmgr)5129 static int vega10_power_off_asic(struct pp_hwmgr *hwmgr)
5130 {
5131 	struct vega10_hwmgr *data = hwmgr->backend;
5132 	int result;
5133 
5134 	result = vega10_disable_dpm_tasks(hwmgr);
5135 	PP_ASSERT_WITH_CODE((0 == result),
5136 			"[disable_dpm_tasks] Failed to disable DPM!",
5137 			);
5138 	data->water_marks_bitmap &= ~(WaterMarksLoaded);
5139 
5140 	return result;
5141 }
5142 
vega10_get_sclk_od(struct pp_hwmgr * hwmgr)5143 static int vega10_get_sclk_od(struct pp_hwmgr *hwmgr)
5144 {
5145 	struct vega10_hwmgr *data = hwmgr->backend;
5146 	struct vega10_single_dpm_table *sclk_table = &(data->dpm_table.gfx_table);
5147 	struct vega10_single_dpm_table *golden_sclk_table =
5148 			&(data->golden_dpm_table.gfx_table);
5149 	int value = sclk_table->dpm_levels[sclk_table->count - 1].value;
5150 	int golden_value = golden_sclk_table->dpm_levels
5151 			[golden_sclk_table->count - 1].value;
5152 
5153 	value -= golden_value;
5154 	value = DIV_ROUND_UP(value * 100, golden_value);
5155 
5156 	return value;
5157 }
5158 
vega10_set_sclk_od(struct pp_hwmgr * hwmgr,uint32_t value)5159 static int vega10_set_sclk_od(struct pp_hwmgr *hwmgr, uint32_t value)
5160 {
5161 	struct vega10_hwmgr *data = hwmgr->backend;
5162 	struct vega10_single_dpm_table *golden_sclk_table =
5163 			&(data->golden_dpm_table.gfx_table);
5164 	struct pp_power_state *ps;
5165 	struct vega10_power_state *vega10_ps;
5166 
5167 	ps = hwmgr->request_ps;
5168 
5169 	if (ps == NULL)
5170 		return -EINVAL;
5171 
5172 	vega10_ps = cast_phw_vega10_power_state(&ps->hardware);
5173 	if (vega10_ps == NULL)
5174 		return -EINVAL;
5175 
5176 	vega10_ps->performance_levels
5177 	[vega10_ps->performance_level_count - 1].gfx_clock =
5178 			golden_sclk_table->dpm_levels
5179 			[golden_sclk_table->count - 1].value *
5180 			value / 100 +
5181 			golden_sclk_table->dpm_levels
5182 			[golden_sclk_table->count - 1].value;
5183 
5184 	if (vega10_ps->performance_levels
5185 			[vega10_ps->performance_level_count - 1].gfx_clock >
5186 			hwmgr->platform_descriptor.overdriveLimit.engineClock) {
5187 		vega10_ps->performance_levels
5188 		[vega10_ps->performance_level_count - 1].gfx_clock =
5189 				hwmgr->platform_descriptor.overdriveLimit.engineClock;
5190 		pr_warn("max sclk supported by vbios is %d\n",
5191 				hwmgr->platform_descriptor.overdriveLimit.engineClock);
5192 	}
5193 	return 0;
5194 }
5195 
vega10_get_mclk_od(struct pp_hwmgr * hwmgr)5196 static int vega10_get_mclk_od(struct pp_hwmgr *hwmgr)
5197 {
5198 	struct vega10_hwmgr *data = hwmgr->backend;
5199 	struct vega10_single_dpm_table *mclk_table = &(data->dpm_table.mem_table);
5200 	struct vega10_single_dpm_table *golden_mclk_table =
5201 			&(data->golden_dpm_table.mem_table);
5202 	int value = mclk_table->dpm_levels[mclk_table->count - 1].value;
5203 	int golden_value = golden_mclk_table->dpm_levels
5204 			[golden_mclk_table->count - 1].value;
5205 
5206 	value -= golden_value;
5207 	value = DIV_ROUND_UP(value * 100, golden_value);
5208 
5209 	return value;
5210 }
5211 
vega10_set_mclk_od(struct pp_hwmgr * hwmgr,uint32_t value)5212 static int vega10_set_mclk_od(struct pp_hwmgr *hwmgr, uint32_t value)
5213 {
5214 	struct vega10_hwmgr *data = hwmgr->backend;
5215 	struct vega10_single_dpm_table *golden_mclk_table =
5216 			&(data->golden_dpm_table.mem_table);
5217 	struct pp_power_state  *ps;
5218 	struct vega10_power_state  *vega10_ps;
5219 
5220 	ps = hwmgr->request_ps;
5221 
5222 	if (ps == NULL)
5223 		return -EINVAL;
5224 
5225 	vega10_ps = cast_phw_vega10_power_state(&ps->hardware);
5226 	if (vega10_ps == NULL)
5227 		return -EINVAL;
5228 
5229 	vega10_ps->performance_levels
5230 	[vega10_ps->performance_level_count - 1].mem_clock =
5231 			golden_mclk_table->dpm_levels
5232 			[golden_mclk_table->count - 1].value *
5233 			value / 100 +
5234 			golden_mclk_table->dpm_levels
5235 			[golden_mclk_table->count - 1].value;
5236 
5237 	if (vega10_ps->performance_levels
5238 			[vega10_ps->performance_level_count - 1].mem_clock >
5239 			hwmgr->platform_descriptor.overdriveLimit.memoryClock) {
5240 		vega10_ps->performance_levels
5241 		[vega10_ps->performance_level_count - 1].mem_clock =
5242 				hwmgr->platform_descriptor.overdriveLimit.memoryClock;
5243 		pr_warn("max mclk supported by vbios is %d\n",
5244 				hwmgr->platform_descriptor.overdriveLimit.memoryClock);
5245 	}
5246 
5247 	return 0;
5248 }
5249 
vega10_notify_cac_buffer_info(struct pp_hwmgr * hwmgr,uint32_t virtual_addr_low,uint32_t virtual_addr_hi,uint32_t mc_addr_low,uint32_t mc_addr_hi,uint32_t size)5250 static int vega10_notify_cac_buffer_info(struct pp_hwmgr *hwmgr,
5251 					uint32_t virtual_addr_low,
5252 					uint32_t virtual_addr_hi,
5253 					uint32_t mc_addr_low,
5254 					uint32_t mc_addr_hi,
5255 					uint32_t size)
5256 {
5257 	smum_send_msg_to_smc_with_parameter(hwmgr,
5258 					PPSMC_MSG_SetSystemVirtualDramAddrHigh,
5259 					virtual_addr_hi,
5260 					NULL);
5261 	smum_send_msg_to_smc_with_parameter(hwmgr,
5262 					PPSMC_MSG_SetSystemVirtualDramAddrLow,
5263 					virtual_addr_low,
5264 					NULL);
5265 	smum_send_msg_to_smc_with_parameter(hwmgr,
5266 					PPSMC_MSG_DramLogSetDramAddrHigh,
5267 					mc_addr_hi,
5268 					NULL);
5269 
5270 	smum_send_msg_to_smc_with_parameter(hwmgr,
5271 					PPSMC_MSG_DramLogSetDramAddrLow,
5272 					mc_addr_low,
5273 					NULL);
5274 
5275 	smum_send_msg_to_smc_with_parameter(hwmgr,
5276 					PPSMC_MSG_DramLogSetDramSize,
5277 					size,
5278 					NULL);
5279 	return 0;
5280 }
5281 
vega10_get_thermal_temperature_range(struct pp_hwmgr * hwmgr,struct PP_TemperatureRange * thermal_data)5282 static int vega10_get_thermal_temperature_range(struct pp_hwmgr *hwmgr,
5283 		struct PP_TemperatureRange *thermal_data)
5284 {
5285 	struct vega10_hwmgr *data = hwmgr->backend;
5286 	PPTable_t *pp_table = &(data->smc_state_table.pp_table);
5287 	struct phm_ppt_v2_information *pp_table_info =
5288 		(struct phm_ppt_v2_information *)(hwmgr->pptable);
5289 	struct phm_tdp_table *tdp_table = pp_table_info->tdp_table;
5290 
5291 	memcpy(thermal_data, &SMU7ThermalWithDelayPolicy[0], sizeof(struct PP_TemperatureRange));
5292 
5293 	thermal_data->max = pp_table->TedgeLimit *
5294 		PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
5295 	thermal_data->edge_emergency_max = (pp_table->TedgeLimit + CTF_OFFSET_EDGE) *
5296 		PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
5297 	thermal_data->hotspot_crit_max = pp_table->ThotspotLimit *
5298 		PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
5299 	thermal_data->hotspot_emergency_max = (pp_table->ThotspotLimit + CTF_OFFSET_HOTSPOT) *
5300 		PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
5301 	thermal_data->mem_crit_max = pp_table->ThbmLimit *
5302 		PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
5303 	thermal_data->mem_emergency_max = (pp_table->ThbmLimit + CTF_OFFSET_HBM)*
5304 		PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
5305 
5306 	if (tdp_table->usSoftwareShutdownTemp > pp_table->ThotspotLimit &&
5307 	    tdp_table->usSoftwareShutdownTemp < VEGA10_THERMAL_MAXIMUM_ALERT_TEMP)
5308 		thermal_data->sw_ctf_threshold = tdp_table->usSoftwareShutdownTemp;
5309 	else
5310 		thermal_data->sw_ctf_threshold = VEGA10_THERMAL_MAXIMUM_ALERT_TEMP;
5311 	thermal_data->sw_ctf_threshold *= PP_TEMPERATURE_UNITS_PER_CENTIGRADES;
5312 
5313 	return 0;
5314 }
5315 
vega10_get_power_profile_mode(struct pp_hwmgr * hwmgr,char * buf)5316 static int vega10_get_power_profile_mode(struct pp_hwmgr *hwmgr, char *buf)
5317 {
5318 	struct vega10_hwmgr *data = hwmgr->backend;
5319 	uint32_t i, size = 0;
5320 	static const uint8_t profile_mode_setting[6][4] = {{70, 60, 0, 0,},
5321 						{70, 60, 1, 3,},
5322 						{90, 60, 0, 0,},
5323 						{70, 60, 0, 0,},
5324 						{70, 90, 0, 0,},
5325 						{30, 60, 0, 6,},
5326 						};
5327 	static const char *title[6] = {"NUM",
5328 			"MODE_NAME",
5329 			"BUSY_SET_POINT",
5330 			"FPS",
5331 			"USE_RLC_BUSY",
5332 			"MIN_ACTIVE_LEVEL"};
5333 
5334 	if (!buf)
5335 		return -EINVAL;
5336 
5337 	phm_get_sysfs_buf(&buf, &size);
5338 
5339 	size += sysfs_emit_at(buf, size, "%s %16s %s %s %s %s\n",title[0],
5340 			title[1], title[2], title[3], title[4], title[5]);
5341 
5342 	for (i = 0; i < PP_SMC_POWER_PROFILE_CUSTOM; i++)
5343 		size += sysfs_emit_at(buf, size, "%3d %14s%s: %14d %3d %10d %14d\n",
5344 			i, amdgpu_pp_profile_name[i], (i == hwmgr->power_profile_mode) ? "*" : " ",
5345 			profile_mode_setting[i][0], profile_mode_setting[i][1],
5346 			profile_mode_setting[i][2], profile_mode_setting[i][3]);
5347 
5348 	size += sysfs_emit_at(buf, size, "%3d %14s%s: %14d %3d %10d %14d\n", i,
5349 			amdgpu_pp_profile_name[i], (i == hwmgr->power_profile_mode) ? "*" : " ",
5350 			data->custom_profile_mode[0], data->custom_profile_mode[1],
5351 			data->custom_profile_mode[2], data->custom_profile_mode[3]);
5352 	return size;
5353 }
5354 
vega10_get_power_profile_mode_quirks(struct pp_hwmgr * hwmgr)5355 static bool vega10_get_power_profile_mode_quirks(struct pp_hwmgr *hwmgr)
5356 {
5357 	struct amdgpu_device *adev = hwmgr->adev;
5358 
5359 	return (adev->pdev->device == 0x6860);
5360 }
5361 
vega10_set_power_profile_mode(struct pp_hwmgr * hwmgr,long * input,uint32_t size)5362 static int vega10_set_power_profile_mode(struct pp_hwmgr *hwmgr, long *input, uint32_t size)
5363 {
5364 	struct vega10_hwmgr *data = hwmgr->backend;
5365 	uint8_t busy_set_point;
5366 	uint8_t FPS;
5367 	uint8_t use_rlc_busy;
5368 	uint8_t min_active_level;
5369 	uint32_t power_profile_mode = input[size];
5370 
5371 	if (power_profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
5372 		if (size != 0 && size != 4)
5373 			return -EINVAL;
5374 
5375 		/* If size = 0 and the CUSTOM profile has been set already
5376 		 * then just apply the profile. The copy stored in the hwmgr
5377 		 * is zeroed out on init
5378 		 */
5379 		if (size == 0) {
5380 			if (data->custom_profile_mode[0] != 0)
5381 				goto out;
5382 			else
5383 				return -EINVAL;
5384 		}
5385 
5386 		data->custom_profile_mode[0] = busy_set_point = input[0];
5387 		data->custom_profile_mode[1] = FPS = input[1];
5388 		data->custom_profile_mode[2] = use_rlc_busy = input[2];
5389 		data->custom_profile_mode[3] = min_active_level = input[3];
5390 		smum_send_msg_to_smc_with_parameter(hwmgr,
5391 					PPSMC_MSG_SetCustomGfxDpmParameters,
5392 					busy_set_point | FPS<<8 |
5393 					use_rlc_busy << 16 | min_active_level<<24,
5394 					NULL);
5395 	}
5396 
5397 out:
5398 	if (vega10_get_power_profile_mode_quirks(hwmgr))
5399 		smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_SetWorkloadMask,
5400 						1 << power_profile_mode,
5401 						NULL);
5402 	else
5403 		smum_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_SetWorkloadMask,
5404 						(!power_profile_mode) ? 0 : 1 << (power_profile_mode - 1),
5405 						NULL);
5406 
5407 	hwmgr->power_profile_mode = power_profile_mode;
5408 
5409 	return 0;
5410 }
5411 
5412 
vega10_check_clk_voltage_valid(struct pp_hwmgr * hwmgr,enum PP_OD_DPM_TABLE_COMMAND type,uint32_t clk,uint32_t voltage)5413 static bool vega10_check_clk_voltage_valid(struct pp_hwmgr *hwmgr,
5414 					enum PP_OD_DPM_TABLE_COMMAND type,
5415 					uint32_t clk,
5416 					uint32_t voltage)
5417 {
5418 	struct vega10_hwmgr *data = hwmgr->backend;
5419 	struct vega10_odn_dpm_table *odn_table = &(data->odn_dpm_table);
5420 	struct vega10_single_dpm_table *golden_table;
5421 
5422 	if (voltage < odn_table->min_vddc || voltage > odn_table->max_vddc) {
5423 		pr_info("OD voltage is out of range [%d - %d] mV\n", odn_table->min_vddc, odn_table->max_vddc);
5424 		return false;
5425 	}
5426 
5427 	if (type == PP_OD_EDIT_SCLK_VDDC_TABLE) {
5428 		golden_table = &(data->golden_dpm_table.gfx_table);
5429 		if (golden_table->dpm_levels[0].value > clk ||
5430 			hwmgr->platform_descriptor.overdriveLimit.engineClock < clk) {
5431 			pr_info("OD engine clock is out of range [%d - %d] MHz\n",
5432 				golden_table->dpm_levels[0].value/100,
5433 				hwmgr->platform_descriptor.overdriveLimit.engineClock/100);
5434 			return false;
5435 		}
5436 	} else if (type == PP_OD_EDIT_MCLK_VDDC_TABLE) {
5437 		golden_table = &(data->golden_dpm_table.mem_table);
5438 		if (golden_table->dpm_levels[0].value > clk ||
5439 			hwmgr->platform_descriptor.overdriveLimit.memoryClock < clk) {
5440 			pr_info("OD memory clock is out of range [%d - %d] MHz\n",
5441 				golden_table->dpm_levels[0].value/100,
5442 				hwmgr->platform_descriptor.overdriveLimit.memoryClock/100);
5443 			return false;
5444 		}
5445 	} else {
5446 		return false;
5447 	}
5448 
5449 	return true;
5450 }
5451 
vega10_odn_update_power_state(struct pp_hwmgr * hwmgr)5452 static void vega10_odn_update_power_state(struct pp_hwmgr *hwmgr)
5453 {
5454 	struct vega10_hwmgr *data = hwmgr->backend;
5455 	struct pp_power_state *ps = hwmgr->request_ps;
5456 	struct vega10_power_state *vega10_ps;
5457 	struct vega10_single_dpm_table *gfx_dpm_table =
5458 		&data->dpm_table.gfx_table;
5459 	struct vega10_single_dpm_table *soc_dpm_table =
5460 		&data->dpm_table.soc_table;
5461 	struct vega10_single_dpm_table *mem_dpm_table =
5462 		&data->dpm_table.mem_table;
5463 	int max_level;
5464 
5465 	if (!ps)
5466 		return;
5467 
5468 	vega10_ps = cast_phw_vega10_power_state(&ps->hardware);
5469 	if (vega10_ps == NULL)
5470 		return;
5471 
5472 	max_level = vega10_ps->performance_level_count - 1;
5473 
5474 	if (vega10_ps->performance_levels[max_level].gfx_clock !=
5475 	    gfx_dpm_table->dpm_levels[gfx_dpm_table->count - 1].value)
5476 		vega10_ps->performance_levels[max_level].gfx_clock =
5477 			gfx_dpm_table->dpm_levels[gfx_dpm_table->count - 1].value;
5478 
5479 	if (vega10_ps->performance_levels[max_level].soc_clock !=
5480 	    soc_dpm_table->dpm_levels[soc_dpm_table->count - 1].value)
5481 		vega10_ps->performance_levels[max_level].soc_clock =
5482 			soc_dpm_table->dpm_levels[soc_dpm_table->count - 1].value;
5483 
5484 	if (vega10_ps->performance_levels[max_level].mem_clock !=
5485 	    mem_dpm_table->dpm_levels[mem_dpm_table->count - 1].value)
5486 		vega10_ps->performance_levels[max_level].mem_clock =
5487 			mem_dpm_table->dpm_levels[mem_dpm_table->count - 1].value;
5488 
5489 	if (!hwmgr->ps)
5490 		return;
5491 
5492 	ps = (struct pp_power_state *)((unsigned long)(hwmgr->ps) + hwmgr->ps_size * (hwmgr->num_ps - 1));
5493 	vega10_ps = cast_phw_vega10_power_state(&ps->hardware);
5494 	if (vega10_ps == NULL)
5495 		return;
5496 
5497 	max_level = vega10_ps->performance_level_count - 1;
5498 
5499 	if (vega10_ps->performance_levels[max_level].gfx_clock !=
5500 	    gfx_dpm_table->dpm_levels[gfx_dpm_table->count - 1].value)
5501 		vega10_ps->performance_levels[max_level].gfx_clock =
5502 			gfx_dpm_table->dpm_levels[gfx_dpm_table->count - 1].value;
5503 
5504 	if (vega10_ps->performance_levels[max_level].soc_clock !=
5505 	    soc_dpm_table->dpm_levels[soc_dpm_table->count - 1].value)
5506 		vega10_ps->performance_levels[max_level].soc_clock =
5507 			soc_dpm_table->dpm_levels[soc_dpm_table->count - 1].value;
5508 
5509 	if (vega10_ps->performance_levels[max_level].mem_clock !=
5510 	    mem_dpm_table->dpm_levels[mem_dpm_table->count - 1].value)
5511 		vega10_ps->performance_levels[max_level].mem_clock =
5512 			mem_dpm_table->dpm_levels[mem_dpm_table->count - 1].value;
5513 }
5514 
vega10_odn_update_soc_table(struct pp_hwmgr * hwmgr,enum PP_OD_DPM_TABLE_COMMAND type)5515 static void vega10_odn_update_soc_table(struct pp_hwmgr *hwmgr,
5516 						enum PP_OD_DPM_TABLE_COMMAND type)
5517 {
5518 	struct vega10_hwmgr *data = hwmgr->backend;
5519 	struct phm_ppt_v2_information *table_info = hwmgr->pptable;
5520 	struct phm_ppt_v1_clock_voltage_dependency_table *dep_table = table_info->vdd_dep_on_socclk;
5521 	struct vega10_single_dpm_table *dpm_table = &data->golden_dpm_table.mem_table;
5522 
5523 	struct vega10_odn_clock_voltage_dependency_table *podn_vdd_dep_on_socclk =
5524 							&data->odn_dpm_table.vdd_dep_on_socclk;
5525 	struct vega10_odn_vddc_lookup_table *od_vddc_lookup_table = &data->odn_dpm_table.vddc_lookup_table;
5526 
5527 	struct vega10_odn_clock_voltage_dependency_table *podn_vdd_dep;
5528 	uint8_t i, j;
5529 
5530 	if (type == PP_OD_EDIT_SCLK_VDDC_TABLE) {
5531 		podn_vdd_dep = &data->odn_dpm_table.vdd_dep_on_sclk;
5532 		for (i = 0; i < podn_vdd_dep->count; i++)
5533 			od_vddc_lookup_table->entries[i].us_vdd = podn_vdd_dep->entries[i].vddc;
5534 	} else if (type == PP_OD_EDIT_MCLK_VDDC_TABLE) {
5535 		podn_vdd_dep = &data->odn_dpm_table.vdd_dep_on_mclk;
5536 		for (i = 0; i < dpm_table->count; i++) {
5537 			for (j = 0; j < od_vddc_lookup_table->count; j++) {
5538 				if (od_vddc_lookup_table->entries[j].us_vdd >
5539 					podn_vdd_dep->entries[i].vddc)
5540 					break;
5541 			}
5542 			if (j == od_vddc_lookup_table->count) {
5543 				j = od_vddc_lookup_table->count - 1;
5544 				od_vddc_lookup_table->entries[j].us_vdd =
5545 					podn_vdd_dep->entries[i].vddc;
5546 				data->need_update_dpm_table |= DPMTABLE_OD_UPDATE_VDDC;
5547 			}
5548 			podn_vdd_dep->entries[i].vddInd = j;
5549 		}
5550 		dpm_table = &data->dpm_table.soc_table;
5551 		for (i = 0; i < dep_table->count; i++) {
5552 			if (dep_table->entries[i].vddInd == podn_vdd_dep->entries[podn_vdd_dep->count-1].vddInd &&
5553 					dep_table->entries[i].clk < podn_vdd_dep->entries[podn_vdd_dep->count-1].clk) {
5554 				data->need_update_dpm_table |= DPMTABLE_UPDATE_SOCCLK;
5555 				for (; (i < dep_table->count) &&
5556 				       (dep_table->entries[i].clk < podn_vdd_dep->entries[podn_vdd_dep->count - 1].clk); i++) {
5557 					podn_vdd_dep_on_socclk->entries[i].clk = podn_vdd_dep->entries[podn_vdd_dep->count-1].clk;
5558 					dpm_table->dpm_levels[i].value = podn_vdd_dep_on_socclk->entries[i].clk;
5559 				}
5560 				break;
5561 			} else {
5562 				dpm_table->dpm_levels[i].value = dep_table->entries[i].clk;
5563 				podn_vdd_dep_on_socclk->entries[i].vddc = dep_table->entries[i].vddc;
5564 				podn_vdd_dep_on_socclk->entries[i].vddInd = dep_table->entries[i].vddInd;
5565 				podn_vdd_dep_on_socclk->entries[i].clk = dep_table->entries[i].clk;
5566 			}
5567 		}
5568 		if (podn_vdd_dep_on_socclk->entries[podn_vdd_dep_on_socclk->count - 1].clk <
5569 					podn_vdd_dep->entries[podn_vdd_dep->count - 1].clk) {
5570 			data->need_update_dpm_table |= DPMTABLE_UPDATE_SOCCLK;
5571 			podn_vdd_dep_on_socclk->entries[podn_vdd_dep_on_socclk->count - 1].clk =
5572 				podn_vdd_dep->entries[podn_vdd_dep->count - 1].clk;
5573 			dpm_table->dpm_levels[podn_vdd_dep_on_socclk->count - 1].value =
5574 				podn_vdd_dep->entries[podn_vdd_dep->count - 1].clk;
5575 		}
5576 		if (podn_vdd_dep_on_socclk->entries[podn_vdd_dep_on_socclk->count - 1].vddInd <
5577 					podn_vdd_dep->entries[podn_vdd_dep->count - 1].vddInd) {
5578 			data->need_update_dpm_table |= DPMTABLE_UPDATE_SOCCLK;
5579 			podn_vdd_dep_on_socclk->entries[podn_vdd_dep_on_socclk->count - 1].vddInd =
5580 				podn_vdd_dep->entries[podn_vdd_dep->count - 1].vddInd;
5581 		}
5582 	}
5583 	vega10_odn_update_power_state(hwmgr);
5584 }
5585 
vega10_odn_edit_dpm_table(struct pp_hwmgr * hwmgr,enum PP_OD_DPM_TABLE_COMMAND type,long * input,uint32_t size)5586 static int vega10_odn_edit_dpm_table(struct pp_hwmgr *hwmgr,
5587 					enum PP_OD_DPM_TABLE_COMMAND type,
5588 					long *input, uint32_t size)
5589 {
5590 	struct vega10_hwmgr *data = hwmgr->backend;
5591 	struct vega10_odn_clock_voltage_dependency_table *podn_vdd_dep_table;
5592 	struct vega10_single_dpm_table *dpm_table;
5593 
5594 	uint32_t input_clk;
5595 	uint32_t input_vol;
5596 	uint32_t input_level;
5597 	uint32_t i;
5598 
5599 	PP_ASSERT_WITH_CODE(input, "NULL user input for clock and voltage",
5600 				return -EINVAL);
5601 
5602 	if (!hwmgr->od_enabled) {
5603 		pr_info("OverDrive feature not enabled\n");
5604 		return -EINVAL;
5605 	}
5606 
5607 	if (PP_OD_EDIT_SCLK_VDDC_TABLE == type) {
5608 		dpm_table = &data->dpm_table.gfx_table;
5609 		podn_vdd_dep_table = &data->odn_dpm_table.vdd_dep_on_sclk;
5610 		data->need_update_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
5611 	} else if (PP_OD_EDIT_MCLK_VDDC_TABLE == type) {
5612 		dpm_table = &data->dpm_table.mem_table;
5613 		podn_vdd_dep_table = &data->odn_dpm_table.vdd_dep_on_mclk;
5614 		data->need_update_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
5615 	} else if (PP_OD_RESTORE_DEFAULT_TABLE == type) {
5616 		memcpy(&(data->dpm_table), &(data->golden_dpm_table), sizeof(struct vega10_dpm_table));
5617 		vega10_odn_initial_default_setting(hwmgr);
5618 		vega10_odn_update_power_state(hwmgr);
5619 		/* force to update all clock tables */
5620 		data->need_update_dpm_table = DPMTABLE_UPDATE_SCLK |
5621 					      DPMTABLE_UPDATE_MCLK |
5622 					      DPMTABLE_UPDATE_SOCCLK;
5623 		return 0;
5624 	} else if (PP_OD_COMMIT_DPM_TABLE == type) {
5625 		vega10_check_dpm_table_updated(hwmgr);
5626 		return 0;
5627 	} else {
5628 		return -EINVAL;
5629 	}
5630 
5631 	for (i = 0; i < size; i += 3) {
5632 		if (i + 3 > size || input[i] >= podn_vdd_dep_table->count) {
5633 			pr_info("invalid clock voltage input\n");
5634 			return 0;
5635 		}
5636 		input_level = input[i];
5637 		input_clk = input[i+1] * 100;
5638 		input_vol = input[i+2];
5639 
5640 		if (vega10_check_clk_voltage_valid(hwmgr, type, input_clk, input_vol)) {
5641 			dpm_table->dpm_levels[input_level].value = input_clk;
5642 			podn_vdd_dep_table->entries[input_level].clk = input_clk;
5643 			podn_vdd_dep_table->entries[input_level].vddc = input_vol;
5644 		} else {
5645 			return -EINVAL;
5646 		}
5647 	}
5648 	vega10_odn_update_soc_table(hwmgr, type);
5649 	return 0;
5650 }
5651 
vega10_set_mp1_state(struct pp_hwmgr * hwmgr,enum pp_mp1_state mp1_state)5652 static int vega10_set_mp1_state(struct pp_hwmgr *hwmgr,
5653 				enum pp_mp1_state mp1_state)
5654 {
5655 	uint16_t msg;
5656 	int ret;
5657 
5658 	switch (mp1_state) {
5659 	case PP_MP1_STATE_UNLOAD:
5660 		msg = PPSMC_MSG_PrepareMp1ForUnload;
5661 		break;
5662 	case PP_MP1_STATE_SHUTDOWN:
5663 	case PP_MP1_STATE_RESET:
5664 	case PP_MP1_STATE_NONE:
5665 	default:
5666 		return 0;
5667 	}
5668 
5669 	PP_ASSERT_WITH_CODE((ret = smum_send_msg_to_smc(hwmgr, msg, NULL)) == 0,
5670 			    "[PrepareMp1] Failed!",
5671 			    return ret);
5672 
5673 	return 0;
5674 }
5675 
vega10_get_performance_level(struct pp_hwmgr * hwmgr,const struct pp_hw_power_state * state,PHM_PerformanceLevelDesignation designation,uint32_t index,PHM_PerformanceLevel * level)5676 static int vega10_get_performance_level(struct pp_hwmgr *hwmgr, const struct pp_hw_power_state *state,
5677 				PHM_PerformanceLevelDesignation designation, uint32_t index,
5678 				PHM_PerformanceLevel *level)
5679 {
5680 	const struct vega10_power_state *vega10_ps;
5681 	uint32_t i;
5682 
5683 	if (level == NULL || hwmgr == NULL || state == NULL)
5684 		return -EINVAL;
5685 
5686 	vega10_ps = cast_const_phw_vega10_power_state(state);
5687 	if (vega10_ps == NULL)
5688 		return -EINVAL;
5689 
5690 	i = index > vega10_ps->performance_level_count - 1 ?
5691 			vega10_ps->performance_level_count - 1 : index;
5692 
5693 	level->coreClock = vega10_ps->performance_levels[i].gfx_clock;
5694 	level->memory_clock = vega10_ps->performance_levels[i].mem_clock;
5695 
5696 	return 0;
5697 }
5698 
vega10_disable_power_features_for_compute_performance(struct pp_hwmgr * hwmgr,bool disable)5699 static int vega10_disable_power_features_for_compute_performance(struct pp_hwmgr *hwmgr, bool disable)
5700 {
5701 	struct vega10_hwmgr *data = hwmgr->backend;
5702 	uint32_t feature_mask = 0;
5703 
5704 	if (disable) {
5705 		feature_mask |= data->smu_features[GNLD_ULV].enabled ?
5706 			data->smu_features[GNLD_ULV].smu_feature_bitmap : 0;
5707 		feature_mask |= data->smu_features[GNLD_DS_GFXCLK].enabled ?
5708 			data->smu_features[GNLD_DS_GFXCLK].smu_feature_bitmap : 0;
5709 		feature_mask |= data->smu_features[GNLD_DS_SOCCLK].enabled ?
5710 			data->smu_features[GNLD_DS_SOCCLK].smu_feature_bitmap : 0;
5711 		feature_mask |= data->smu_features[GNLD_DS_LCLK].enabled ?
5712 			data->smu_features[GNLD_DS_LCLK].smu_feature_bitmap : 0;
5713 		feature_mask |= data->smu_features[GNLD_DS_DCEFCLK].enabled ?
5714 			data->smu_features[GNLD_DS_DCEFCLK].smu_feature_bitmap : 0;
5715 	} else {
5716 		feature_mask |= (!data->smu_features[GNLD_ULV].enabled) ?
5717 			data->smu_features[GNLD_ULV].smu_feature_bitmap : 0;
5718 		feature_mask |= (!data->smu_features[GNLD_DS_GFXCLK].enabled) ?
5719 			data->smu_features[GNLD_DS_GFXCLK].smu_feature_bitmap : 0;
5720 		feature_mask |= (!data->smu_features[GNLD_DS_SOCCLK].enabled) ?
5721 			data->smu_features[GNLD_DS_SOCCLK].smu_feature_bitmap : 0;
5722 		feature_mask |= (!data->smu_features[GNLD_DS_LCLK].enabled) ?
5723 			data->smu_features[GNLD_DS_LCLK].smu_feature_bitmap : 0;
5724 		feature_mask |= (!data->smu_features[GNLD_DS_DCEFCLK].enabled) ?
5725 			data->smu_features[GNLD_DS_DCEFCLK].smu_feature_bitmap : 0;
5726 	}
5727 
5728 	if (feature_mask)
5729 		PP_ASSERT_WITH_CODE(!vega10_enable_smc_features(hwmgr,
5730 				!disable, feature_mask),
5731 				"enable/disable power features for compute performance Failed!",
5732 				return -EINVAL);
5733 
5734 	if (disable) {
5735 		data->smu_features[GNLD_ULV].enabled = false;
5736 		data->smu_features[GNLD_DS_GFXCLK].enabled = false;
5737 		data->smu_features[GNLD_DS_SOCCLK].enabled = false;
5738 		data->smu_features[GNLD_DS_LCLK].enabled = false;
5739 		data->smu_features[GNLD_DS_DCEFCLK].enabled = false;
5740 	} else {
5741 		data->smu_features[GNLD_ULV].enabled = true;
5742 		data->smu_features[GNLD_DS_GFXCLK].enabled = true;
5743 		data->smu_features[GNLD_DS_SOCCLK].enabled = true;
5744 		data->smu_features[GNLD_DS_LCLK].enabled = true;
5745 		data->smu_features[GNLD_DS_DCEFCLK].enabled = true;
5746 	}
5747 
5748 	return 0;
5749 
5750 }
5751 
5752 static const struct pp_hwmgr_func vega10_hwmgr_funcs = {
5753 	.backend_init = vega10_hwmgr_backend_init,
5754 	.backend_fini = vega10_hwmgr_backend_fini,
5755 	.asic_setup = vega10_setup_asic_task,
5756 	.dynamic_state_management_enable = vega10_enable_dpm_tasks,
5757 	.dynamic_state_management_disable = vega10_disable_dpm_tasks,
5758 	.get_num_of_pp_table_entries =
5759 			vega10_get_number_of_powerplay_table_entries,
5760 	.get_power_state_size = vega10_get_power_state_size,
5761 	.get_pp_table_entry = vega10_get_pp_table_entry,
5762 	.patch_boot_state = vega10_patch_boot_state,
5763 	.apply_state_adjust_rules = vega10_apply_state_adjust_rules,
5764 	.power_state_set = vega10_set_power_state_tasks,
5765 	.get_sclk = vega10_dpm_get_sclk,
5766 	.get_mclk = vega10_dpm_get_mclk,
5767 	.notify_smc_display_config_after_ps_adjustment =
5768 			vega10_notify_smc_display_config_after_ps_adjustment,
5769 	.force_dpm_level = vega10_dpm_force_dpm_level,
5770 	.stop_thermal_controller = vega10_thermal_stop_thermal_controller,
5771 	.get_fan_speed_info = vega10_fan_ctrl_get_fan_speed_info,
5772 	.get_fan_speed_pwm = vega10_fan_ctrl_get_fan_speed_pwm,
5773 	.set_fan_speed_pwm = vega10_fan_ctrl_set_fan_speed_pwm,
5774 	.reset_fan_speed_to_default =
5775 			vega10_fan_ctrl_reset_fan_speed_to_default,
5776 	.get_fan_speed_rpm = vega10_fan_ctrl_get_fan_speed_rpm,
5777 	.set_fan_speed_rpm = vega10_fan_ctrl_set_fan_speed_rpm,
5778 	.uninitialize_thermal_controller =
5779 			vega10_thermal_ctrl_uninitialize_thermal_controller,
5780 	.set_fan_control_mode = vega10_set_fan_control_mode,
5781 	.get_fan_control_mode = vega10_get_fan_control_mode,
5782 	.read_sensor = vega10_read_sensor,
5783 	.get_dal_power_level = vega10_get_dal_power_level,
5784 	.get_clock_by_type_with_latency = vega10_get_clock_by_type_with_latency,
5785 	.get_clock_by_type_with_voltage = vega10_get_clock_by_type_with_voltage,
5786 	.set_watermarks_for_clocks_ranges = vega10_set_watermarks_for_clocks_ranges,
5787 	.display_clock_voltage_request = vega10_display_clock_voltage_request,
5788 	.force_clock_level = vega10_force_clock_level,
5789 	.emit_clock_levels = vega10_emit_clock_levels,
5790 	.print_clock_levels = vega10_print_clock_levels,
5791 	.display_config_changed = vega10_display_configuration_changed_task,
5792 	.powergate_uvd = vega10_power_gate_uvd,
5793 	.powergate_vce = vega10_power_gate_vce,
5794 	.check_states_equal = vega10_check_states_equal,
5795 	.check_smc_update_required_for_display_configuration =
5796 			vega10_check_smc_update_required_for_display_configuration,
5797 	.power_off_asic = vega10_power_off_asic,
5798 	.disable_smc_firmware_ctf = vega10_thermal_disable_alert,
5799 	.get_sclk_od = vega10_get_sclk_od,
5800 	.set_sclk_od = vega10_set_sclk_od,
5801 	.get_mclk_od = vega10_get_mclk_od,
5802 	.set_mclk_od = vega10_set_mclk_od,
5803 	.avfs_control = vega10_avfs_enable,
5804 	.notify_cac_buffer_info = vega10_notify_cac_buffer_info,
5805 	.get_thermal_temperature_range = vega10_get_thermal_temperature_range,
5806 	.register_irq_handlers = smu9_register_irq_handlers,
5807 	.start_thermal_controller = vega10_start_thermal_controller,
5808 	.get_power_profile_mode = vega10_get_power_profile_mode,
5809 	.set_power_profile_mode = vega10_set_power_profile_mode,
5810 	.set_power_limit = vega10_set_power_limit,
5811 	.odn_edit_dpm_table = vega10_odn_edit_dpm_table,
5812 	.get_performance_level = vega10_get_performance_level,
5813 	.get_asic_baco_capability = smu9_baco_get_capability,
5814 	.get_asic_baco_state = smu9_baco_get_state,
5815 	.set_asic_baco_state = vega10_baco_set_state,
5816 	.enable_mgpu_fan_boost = vega10_enable_mgpu_fan_boost,
5817 	.get_ppfeature_status = vega10_get_ppfeature_status,
5818 	.set_ppfeature_status = vega10_set_ppfeature_status,
5819 	.set_mp1_state = vega10_set_mp1_state,
5820 	.disable_power_features_for_compute_performance =
5821 			vega10_disable_power_features_for_compute_performance,
5822 };
5823 
vega10_hwmgr_init(struct pp_hwmgr * hwmgr)5824 int vega10_hwmgr_init(struct pp_hwmgr *hwmgr)
5825 {
5826 	struct amdgpu_device *adev = hwmgr->adev;
5827 
5828 	hwmgr->hwmgr_func = &vega10_hwmgr_funcs;
5829 	hwmgr->pptable_func = &vega10_pptable_funcs;
5830 	if (amdgpu_passthrough(adev))
5831 		return vega10_baco_set_cap(hwmgr);
5832 
5833 	return 0;
5834 }
5835