1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3 * Base port operations for 8250/16550-type serial ports
4 *
5 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6 * Split from 8250_core.c, Copyright (C) 2001 Russell King.
7 *
8 * A note about mapbase / membase
9 *
10 * mapbase is the physical address of the IO port.
11 * membase is an 'ioremapped' cookie.
12 */
13
14 #include <linux/module.h>
15 #include <linux/moduleparam.h>
16 #include <linux/ioport.h>
17 #include <linux/init.h>
18 #include <linux/irq.h>
19 #include <linux/console.h>
20 #include <linux/gpio/consumer.h>
21 #include <linux/sysrq.h>
22 #include <linux/delay.h>
23 #include <linux/platform_device.h>
24 #include <linux/tty.h>
25 #include <linux/ratelimit.h>
26 #include <linux/tty_flip.h>
27 #include <linux/serial.h>
28 #include <linux/serial_8250.h>
29 #include <linux/nmi.h>
30 #include <linux/mutex.h>
31 #include <linux/slab.h>
32 #include <linux/uaccess.h>
33 #include <linux/pm_runtime.h>
34 #include <linux/ktime.h>
35
36 #include <asm/io.h>
37 #include <asm/irq.h>
38
39 #include "8250.h"
40
41 /* Nuvoton NPCM timeout register */
42 #define UART_NPCM_TOR 7
43 #define UART_NPCM_TOIE BIT(7) /* Timeout Interrupt Enable */
44
45 /*
46 * Debugging.
47 */
48 #if 0
49 #define DEBUG_AUTOCONF(fmt...) printk(fmt)
50 #else
51 #define DEBUG_AUTOCONF(fmt...) do { } while (0)
52 #endif
53
54 /*
55 * Here we define the default xmit fifo size used for each type of UART.
56 */
57 static const struct serial8250_config uart_config[] = {
58 [PORT_UNKNOWN] = {
59 .name = "unknown",
60 .fifo_size = 1,
61 .tx_loadsz = 1,
62 },
63 [PORT_8250] = {
64 .name = "8250",
65 .fifo_size = 1,
66 .tx_loadsz = 1,
67 },
68 [PORT_16450] = {
69 .name = "16450",
70 .fifo_size = 1,
71 .tx_loadsz = 1,
72 },
73 [PORT_16550] = {
74 .name = "16550",
75 .fifo_size = 1,
76 .tx_loadsz = 1,
77 },
78 [PORT_16550A] = {
79 .name = "16550A",
80 .fifo_size = 16,
81 .tx_loadsz = 16,
82 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
83 .rxtrig_bytes = {1, 4, 8, 14},
84 .flags = UART_CAP_FIFO,
85 },
86 [PORT_CIRRUS] = {
87 .name = "Cirrus",
88 .fifo_size = 1,
89 .tx_loadsz = 1,
90 },
91 [PORT_16650] = {
92 .name = "ST16650",
93 .fifo_size = 1,
94 .tx_loadsz = 1,
95 .flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
96 },
97 [PORT_16650V2] = {
98 .name = "ST16650V2",
99 .fifo_size = 32,
100 .tx_loadsz = 16,
101 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01 |
102 UART_FCR_T_TRIG_00,
103 .rxtrig_bytes = {8, 16, 24, 28},
104 .flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
105 },
106 [PORT_16750] = {
107 .name = "TI16750",
108 .fifo_size = 64,
109 .tx_loadsz = 64,
110 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10 |
111 UART_FCR7_64BYTE,
112 .rxtrig_bytes = {1, 16, 32, 56},
113 .flags = UART_CAP_FIFO | UART_CAP_SLEEP | UART_CAP_AFE,
114 },
115 [PORT_STARTECH] = {
116 .name = "Startech",
117 .fifo_size = 1,
118 .tx_loadsz = 1,
119 },
120 [PORT_16C950] = {
121 .name = "16C950/954",
122 .fifo_size = 128,
123 .tx_loadsz = 128,
124 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01,
125 .rxtrig_bytes = {16, 32, 112, 120},
126 /* UART_CAP_EFR breaks billionon CF bluetooth card. */
127 .flags = UART_CAP_FIFO | UART_CAP_SLEEP,
128 },
129 [PORT_16654] = {
130 .name = "ST16654",
131 .fifo_size = 64,
132 .tx_loadsz = 32,
133 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01 |
134 UART_FCR_T_TRIG_10,
135 .rxtrig_bytes = {8, 16, 56, 60},
136 .flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
137 },
138 [PORT_16850] = {
139 .name = "XR16850",
140 .fifo_size = 128,
141 .tx_loadsz = 128,
142 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
143 .flags = UART_CAP_FIFO | UART_CAP_EFR | UART_CAP_SLEEP,
144 },
145 [PORT_RSA] = {
146 .name = "RSA",
147 .fifo_size = 2048,
148 .tx_loadsz = 2048,
149 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_11,
150 .flags = UART_CAP_FIFO,
151 },
152 [PORT_NS16550A] = {
153 .name = "NS16550A",
154 .fifo_size = 16,
155 .tx_loadsz = 16,
156 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
157 .flags = UART_CAP_FIFO | UART_NATSEMI,
158 },
159 [PORT_XSCALE] = {
160 .name = "XScale",
161 .fifo_size = 32,
162 .tx_loadsz = 32,
163 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
164 .flags = UART_CAP_FIFO | UART_CAP_UUE | UART_CAP_RTOIE,
165 },
166 [PORT_OCTEON] = {
167 .name = "OCTEON",
168 .fifo_size = 64,
169 .tx_loadsz = 64,
170 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
171 .flags = UART_CAP_FIFO,
172 },
173 [PORT_AR7] = {
174 .name = "AR7",
175 .fifo_size = 16,
176 .tx_loadsz = 16,
177 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_00,
178 .flags = UART_CAP_FIFO /* | UART_CAP_AFE */,
179 },
180 [PORT_U6_16550A] = {
181 .name = "U6_16550A",
182 .fifo_size = 64,
183 .tx_loadsz = 64,
184 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
185 .flags = UART_CAP_FIFO | UART_CAP_AFE,
186 },
187 [PORT_TEGRA] = {
188 .name = "Tegra",
189 .fifo_size = 32,
190 .tx_loadsz = 8,
191 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01 |
192 UART_FCR_T_TRIG_01,
193 .rxtrig_bytes = {1, 4, 8, 14},
194 .flags = UART_CAP_FIFO | UART_CAP_RTOIE,
195 },
196 [PORT_XR17D15X] = {
197 .name = "XR17D15X",
198 .fifo_size = 64,
199 .tx_loadsz = 64,
200 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
201 .flags = UART_CAP_FIFO | UART_CAP_AFE | UART_CAP_EFR |
202 UART_CAP_SLEEP,
203 },
204 [PORT_XR17V35X] = {
205 .name = "XR17V35X",
206 .fifo_size = 256,
207 .tx_loadsz = 256,
208 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_11 |
209 UART_FCR_T_TRIG_11,
210 .flags = UART_CAP_FIFO | UART_CAP_AFE | UART_CAP_EFR |
211 UART_CAP_SLEEP,
212 },
213 [PORT_LPC3220] = {
214 .name = "LPC3220",
215 .fifo_size = 64,
216 .tx_loadsz = 32,
217 .fcr = UART_FCR_DMA_SELECT | UART_FCR_ENABLE_FIFO |
218 UART_FCR_R_TRIG_00 | UART_FCR_T_TRIG_00,
219 .flags = UART_CAP_FIFO,
220 },
221 [PORT_BRCM_TRUMANAGE] = {
222 .name = "TruManage",
223 .fifo_size = 1,
224 .tx_loadsz = 1024,
225 .flags = UART_CAP_HFIFO,
226 },
227 [PORT_8250_CIR] = {
228 .name = "CIR port"
229 },
230 [PORT_ALTR_16550_F32] = {
231 .name = "Altera 16550 FIFO32",
232 .fifo_size = 32,
233 .tx_loadsz = 32,
234 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
235 .rxtrig_bytes = {1, 8, 16, 30},
236 .flags = UART_CAP_FIFO | UART_CAP_AFE,
237 },
238 [PORT_ALTR_16550_F64] = {
239 .name = "Altera 16550 FIFO64",
240 .fifo_size = 64,
241 .tx_loadsz = 64,
242 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
243 .rxtrig_bytes = {1, 16, 32, 62},
244 .flags = UART_CAP_FIFO | UART_CAP_AFE,
245 },
246 [PORT_ALTR_16550_F128] = {
247 .name = "Altera 16550 FIFO128",
248 .fifo_size = 128,
249 .tx_loadsz = 128,
250 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
251 .rxtrig_bytes = {1, 32, 64, 126},
252 .flags = UART_CAP_FIFO | UART_CAP_AFE,
253 },
254 /*
255 * tx_loadsz is set to 63-bytes instead of 64-bytes to implement
256 * workaround of errata A-008006 which states that tx_loadsz should
257 * be configured less than Maximum supported fifo bytes.
258 */
259 [PORT_16550A_FSL64] = {
260 .name = "16550A_FSL64",
261 .fifo_size = 64,
262 .tx_loadsz = 63,
263 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10 |
264 UART_FCR7_64BYTE,
265 .flags = UART_CAP_FIFO | UART_CAP_NOTEMT,
266 },
267 [PORT_RT2880] = {
268 .name = "Palmchip BK-3103",
269 .fifo_size = 16,
270 .tx_loadsz = 16,
271 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
272 .rxtrig_bytes = {1, 4, 8, 14},
273 .flags = UART_CAP_FIFO,
274 },
275 [PORT_DA830] = {
276 .name = "TI DA8xx/66AK2x",
277 .fifo_size = 16,
278 .tx_loadsz = 16,
279 .fcr = UART_FCR_DMA_SELECT | UART_FCR_ENABLE_FIFO |
280 UART_FCR_R_TRIG_10,
281 .rxtrig_bytes = {1, 4, 8, 14},
282 .flags = UART_CAP_FIFO | UART_CAP_AFE,
283 },
284 [PORT_MTK_BTIF] = {
285 .name = "MediaTek BTIF",
286 .fifo_size = 16,
287 .tx_loadsz = 16,
288 .fcr = UART_FCR_ENABLE_FIFO |
289 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT,
290 .flags = UART_CAP_FIFO,
291 },
292 [PORT_NPCM] = {
293 .name = "Nuvoton 16550",
294 .fifo_size = 16,
295 .tx_loadsz = 16,
296 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10 |
297 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT,
298 .rxtrig_bytes = {1, 4, 8, 14},
299 .flags = UART_CAP_FIFO,
300 },
301 [PORT_SUNIX] = {
302 .name = "Sunix",
303 .fifo_size = 128,
304 .tx_loadsz = 128,
305 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_10,
306 .rxtrig_bytes = {1, 32, 64, 112},
307 .flags = UART_CAP_FIFO | UART_CAP_SLEEP,
308 },
309 [PORT_ASPEED_VUART] = {
310 .name = "ASPEED VUART",
311 .fifo_size = 16,
312 .tx_loadsz = 16,
313 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_00,
314 .rxtrig_bytes = {1, 4, 8, 14},
315 .flags = UART_CAP_FIFO,
316 },
317 [PORT_MCHP16550A] = {
318 .name = "MCHP16550A",
319 .fifo_size = 256,
320 .tx_loadsz = 256,
321 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01,
322 .rxtrig_bytes = {2, 66, 130, 194},
323 .flags = UART_CAP_FIFO,
324 },
325 [PORT_BCM7271] = {
326 .name = "Broadcom BCM7271 UART",
327 .fifo_size = 32,
328 .tx_loadsz = 32,
329 .fcr = UART_FCR_ENABLE_FIFO | UART_FCR_R_TRIG_01,
330 .rxtrig_bytes = {1, 8, 16, 30},
331 .flags = UART_CAP_FIFO | UART_CAP_AFE,
332 },
333 };
334
335 /* Uart divisor latch read */
default_serial_dl_read(struct uart_8250_port * up)336 static u32 default_serial_dl_read(struct uart_8250_port *up)
337 {
338 /* Assign these in pieces to truncate any bits above 7. */
339 unsigned char dll = serial_in(up, UART_DLL);
340 unsigned char dlm = serial_in(up, UART_DLM);
341
342 return dll | dlm << 8;
343 }
344
345 /* Uart divisor latch write */
default_serial_dl_write(struct uart_8250_port * up,u32 value)346 static void default_serial_dl_write(struct uart_8250_port *up, u32 value)
347 {
348 serial_out(up, UART_DLL, value & 0xff);
349 serial_out(up, UART_DLM, value >> 8 & 0xff);
350 }
351
hub6_serial_in(struct uart_port * p,int offset)352 static unsigned int hub6_serial_in(struct uart_port *p, int offset)
353 {
354 offset = offset << p->regshift;
355 outb(p->hub6 - 1 + offset, p->iobase);
356 return inb(p->iobase + 1);
357 }
358
hub6_serial_out(struct uart_port * p,int offset,int value)359 static void hub6_serial_out(struct uart_port *p, int offset, int value)
360 {
361 offset = offset << p->regshift;
362 outb(p->hub6 - 1 + offset, p->iobase);
363 outb(value, p->iobase + 1);
364 }
365
mem_serial_in(struct uart_port * p,int offset)366 static unsigned int mem_serial_in(struct uart_port *p, int offset)
367 {
368 offset = offset << p->regshift;
369 return readb(p->membase + offset);
370 }
371
mem_serial_out(struct uart_port * p,int offset,int value)372 static void mem_serial_out(struct uart_port *p, int offset, int value)
373 {
374 offset = offset << p->regshift;
375 writeb(value, p->membase + offset);
376 }
377
mem16_serial_out(struct uart_port * p,int offset,int value)378 static void mem16_serial_out(struct uart_port *p, int offset, int value)
379 {
380 offset = offset << p->regshift;
381 writew(value, p->membase + offset);
382 }
383
mem16_serial_in(struct uart_port * p,int offset)384 static unsigned int mem16_serial_in(struct uart_port *p, int offset)
385 {
386 offset = offset << p->regshift;
387 return readw(p->membase + offset);
388 }
389
mem32_serial_out(struct uart_port * p,int offset,int value)390 static void mem32_serial_out(struct uart_port *p, int offset, int value)
391 {
392 offset = offset << p->regshift;
393 writel(value, p->membase + offset);
394 }
395
mem32_serial_in(struct uart_port * p,int offset)396 static unsigned int mem32_serial_in(struct uart_port *p, int offset)
397 {
398 offset = offset << p->regshift;
399 return readl(p->membase + offset);
400 }
401
mem32be_serial_out(struct uart_port * p,int offset,int value)402 static void mem32be_serial_out(struct uart_port *p, int offset, int value)
403 {
404 offset = offset << p->regshift;
405 iowrite32be(value, p->membase + offset);
406 }
407
mem32be_serial_in(struct uart_port * p,int offset)408 static unsigned int mem32be_serial_in(struct uart_port *p, int offset)
409 {
410 offset = offset << p->regshift;
411 return ioread32be(p->membase + offset);
412 }
413
io_serial_in(struct uart_port * p,int offset)414 static unsigned int io_serial_in(struct uart_port *p, int offset)
415 {
416 offset = offset << p->regshift;
417 return inb(p->iobase + offset);
418 }
419
io_serial_out(struct uart_port * p,int offset,int value)420 static void io_serial_out(struct uart_port *p, int offset, int value)
421 {
422 offset = offset << p->regshift;
423 outb(value, p->iobase + offset);
424 }
425
426 static int serial8250_default_handle_irq(struct uart_port *port);
427
set_io_from_upio(struct uart_port * p)428 static void set_io_from_upio(struct uart_port *p)
429 {
430 struct uart_8250_port *up = up_to_u8250p(p);
431
432 up->dl_read = default_serial_dl_read;
433 up->dl_write = default_serial_dl_write;
434
435 switch (p->iotype) {
436 case UPIO_HUB6:
437 p->serial_in = hub6_serial_in;
438 p->serial_out = hub6_serial_out;
439 break;
440
441 case UPIO_MEM:
442 p->serial_in = mem_serial_in;
443 p->serial_out = mem_serial_out;
444 break;
445
446 case UPIO_MEM16:
447 p->serial_in = mem16_serial_in;
448 p->serial_out = mem16_serial_out;
449 break;
450
451 case UPIO_MEM32:
452 p->serial_in = mem32_serial_in;
453 p->serial_out = mem32_serial_out;
454 break;
455
456 case UPIO_MEM32BE:
457 p->serial_in = mem32be_serial_in;
458 p->serial_out = mem32be_serial_out;
459 break;
460
461 default:
462 p->serial_in = io_serial_in;
463 p->serial_out = io_serial_out;
464 break;
465 }
466 /* Remember loaded iotype */
467 up->cur_iotype = p->iotype;
468 p->handle_irq = serial8250_default_handle_irq;
469 }
470
471 static void
serial_port_out_sync(struct uart_port * p,int offset,int value)472 serial_port_out_sync(struct uart_port *p, int offset, int value)
473 {
474 switch (p->iotype) {
475 case UPIO_MEM:
476 case UPIO_MEM16:
477 case UPIO_MEM32:
478 case UPIO_MEM32BE:
479 case UPIO_AU:
480 p->serial_out(p, offset, value);
481 p->serial_in(p, UART_LCR); /* safe, no side-effects */
482 break;
483 default:
484 p->serial_out(p, offset, value);
485 }
486 }
487
488 /*
489 * FIFO support.
490 */
serial8250_clear_fifos(struct uart_8250_port * p)491 static void serial8250_clear_fifos(struct uart_8250_port *p)
492 {
493 if (p->capabilities & UART_CAP_FIFO) {
494 serial_out(p, UART_FCR, UART_FCR_ENABLE_FIFO);
495 serial_out(p, UART_FCR, UART_FCR_ENABLE_FIFO |
496 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
497 serial_out(p, UART_FCR, 0);
498 }
499 }
500
501 static enum hrtimer_restart serial8250_em485_handle_start_tx(struct hrtimer *t);
502 static enum hrtimer_restart serial8250_em485_handle_stop_tx(struct hrtimer *t);
503
serial8250_clear_and_reinit_fifos(struct uart_8250_port * p)504 void serial8250_clear_and_reinit_fifos(struct uart_8250_port *p)
505 {
506 serial8250_clear_fifos(p);
507 serial_out(p, UART_FCR, p->fcr);
508 }
509 EXPORT_SYMBOL_GPL(serial8250_clear_and_reinit_fifos);
510
serial8250_rpm_get(struct uart_8250_port * p)511 void serial8250_rpm_get(struct uart_8250_port *p)
512 {
513 if (!(p->capabilities & UART_CAP_RPM))
514 return;
515 pm_runtime_get_sync(p->port.dev);
516 }
517 EXPORT_SYMBOL_GPL(serial8250_rpm_get);
518
serial8250_rpm_put(struct uart_8250_port * p)519 void serial8250_rpm_put(struct uart_8250_port *p)
520 {
521 if (!(p->capabilities & UART_CAP_RPM))
522 return;
523 pm_runtime_mark_last_busy(p->port.dev);
524 pm_runtime_put_autosuspend(p->port.dev);
525 }
526 EXPORT_SYMBOL_GPL(serial8250_rpm_put);
527
528 /**
529 * serial8250_em485_init() - put uart_8250_port into rs485 emulating
530 * @p: uart_8250_port port instance
531 *
532 * The function is used to start rs485 software emulating on the
533 * &struct uart_8250_port* @p. Namely, RTS is switched before/after
534 * transmission. The function is idempotent, so it is safe to call it
535 * multiple times.
536 *
537 * The caller MUST enable interrupt on empty shift register before
538 * calling serial8250_em485_init(). This interrupt is not a part of
539 * 8250 standard, but implementation defined.
540 *
541 * The function is supposed to be called from .rs485_config callback
542 * or from any other callback protected with p->port.lock spinlock.
543 *
544 * See also serial8250_em485_destroy()
545 *
546 * Return 0 - success, -errno - otherwise
547 */
serial8250_em485_init(struct uart_8250_port * p)548 static int serial8250_em485_init(struct uart_8250_port *p)
549 {
550 /* Port locked to synchronize UART_IER access against the console. */
551 lockdep_assert_held_once(&p->port.lock);
552
553 if (p->em485)
554 goto deassert_rts;
555
556 p->em485 = kmalloc(sizeof(struct uart_8250_em485), GFP_ATOMIC);
557 if (!p->em485)
558 return -ENOMEM;
559
560 hrtimer_init(&p->em485->stop_tx_timer, CLOCK_MONOTONIC,
561 HRTIMER_MODE_REL);
562 hrtimer_init(&p->em485->start_tx_timer, CLOCK_MONOTONIC,
563 HRTIMER_MODE_REL);
564 p->em485->stop_tx_timer.function = &serial8250_em485_handle_stop_tx;
565 p->em485->start_tx_timer.function = &serial8250_em485_handle_start_tx;
566 p->em485->port = p;
567 p->em485->active_timer = NULL;
568 p->em485->tx_stopped = true;
569
570 deassert_rts:
571 if (p->em485->tx_stopped)
572 p->rs485_stop_tx(p);
573
574 return 0;
575 }
576
577 /**
578 * serial8250_em485_destroy() - put uart_8250_port into normal state
579 * @p: uart_8250_port port instance
580 *
581 * The function is used to stop rs485 software emulating on the
582 * &struct uart_8250_port* @p. The function is idempotent, so it is safe to
583 * call it multiple times.
584 *
585 * The function is supposed to be called from .rs485_config callback
586 * or from any other callback protected with p->port.lock spinlock.
587 *
588 * See also serial8250_em485_init()
589 */
serial8250_em485_destroy(struct uart_8250_port * p)590 void serial8250_em485_destroy(struct uart_8250_port *p)
591 {
592 if (!p->em485)
593 return;
594
595 hrtimer_cancel(&p->em485->start_tx_timer);
596 hrtimer_cancel(&p->em485->stop_tx_timer);
597
598 kfree(p->em485);
599 p->em485 = NULL;
600 }
601 EXPORT_SYMBOL_GPL(serial8250_em485_destroy);
602
603 struct serial_rs485 serial8250_em485_supported = {
604 .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND |
605 SER_RS485_TERMINATE_BUS | SER_RS485_RX_DURING_TX,
606 .delay_rts_before_send = 1,
607 .delay_rts_after_send = 1,
608 };
609 EXPORT_SYMBOL_GPL(serial8250_em485_supported);
610
611 /**
612 * serial8250_em485_config() - generic ->rs485_config() callback
613 * @port: uart port
614 * @termios: termios structure
615 * @rs485: rs485 settings
616 *
617 * Generic callback usable by 8250 uart drivers to activate rs485 settings
618 * if the uart is incapable of driving RTS as a Transmit Enable signal in
619 * hardware, relying on software emulation instead.
620 */
serial8250_em485_config(struct uart_port * port,struct ktermios * termios,struct serial_rs485 * rs485)621 int serial8250_em485_config(struct uart_port *port, struct ktermios *termios,
622 struct serial_rs485 *rs485)
623 {
624 struct uart_8250_port *up = up_to_u8250p(port);
625
626 /* pick sane settings if the user hasn't */
627 if (!!(rs485->flags & SER_RS485_RTS_ON_SEND) ==
628 !!(rs485->flags & SER_RS485_RTS_AFTER_SEND)) {
629 rs485->flags |= SER_RS485_RTS_ON_SEND;
630 rs485->flags &= ~SER_RS485_RTS_AFTER_SEND;
631 }
632
633 /*
634 * Both serial8250_em485_init() and serial8250_em485_destroy()
635 * are idempotent.
636 */
637 if (rs485->flags & SER_RS485_ENABLED)
638 return serial8250_em485_init(up);
639
640 serial8250_em485_destroy(up);
641 return 0;
642 }
643 EXPORT_SYMBOL_GPL(serial8250_em485_config);
644
645 /*
646 * These two wrappers ensure that enable_runtime_pm_tx() can be called more than
647 * once and disable_runtime_pm_tx() will still disable RPM because the fifo is
648 * empty and the HW can idle again.
649 */
serial8250_rpm_get_tx(struct uart_8250_port * p)650 void serial8250_rpm_get_tx(struct uart_8250_port *p)
651 {
652 unsigned char rpm_active;
653
654 if (!(p->capabilities & UART_CAP_RPM))
655 return;
656
657 rpm_active = xchg(&p->rpm_tx_active, 1);
658 if (rpm_active)
659 return;
660 pm_runtime_get_sync(p->port.dev);
661 }
662 EXPORT_SYMBOL_GPL(serial8250_rpm_get_tx);
663
serial8250_rpm_put_tx(struct uart_8250_port * p)664 void serial8250_rpm_put_tx(struct uart_8250_port *p)
665 {
666 unsigned char rpm_active;
667
668 if (!(p->capabilities & UART_CAP_RPM))
669 return;
670
671 rpm_active = xchg(&p->rpm_tx_active, 0);
672 if (!rpm_active)
673 return;
674 pm_runtime_mark_last_busy(p->port.dev);
675 pm_runtime_put_autosuspend(p->port.dev);
676 }
677 EXPORT_SYMBOL_GPL(serial8250_rpm_put_tx);
678
679 /*
680 * IER sleep support. UARTs which have EFRs need the "extended
681 * capability" bit enabled. Note that on XR16C850s, we need to
682 * reset LCR to write to IER.
683 */
serial8250_set_sleep(struct uart_8250_port * p,int sleep)684 static void serial8250_set_sleep(struct uart_8250_port *p, int sleep)
685 {
686 unsigned char lcr = 0, efr = 0;
687
688 serial8250_rpm_get(p);
689
690 if (p->capabilities & UART_CAP_SLEEP) {
691 /* Synchronize UART_IER access against the console. */
692 spin_lock_irq(&p->port.lock);
693 if (p->capabilities & UART_CAP_EFR) {
694 lcr = serial_in(p, UART_LCR);
695 efr = serial_in(p, UART_EFR);
696 serial_out(p, UART_LCR, UART_LCR_CONF_MODE_B);
697 serial_out(p, UART_EFR, UART_EFR_ECB);
698 serial_out(p, UART_LCR, 0);
699 }
700 serial_out(p, UART_IER, sleep ? UART_IERX_SLEEP : 0);
701 if (p->capabilities & UART_CAP_EFR) {
702 serial_out(p, UART_LCR, UART_LCR_CONF_MODE_B);
703 serial_out(p, UART_EFR, efr);
704 serial_out(p, UART_LCR, lcr);
705 }
706 spin_unlock_irq(&p->port.lock);
707 }
708
709 serial8250_rpm_put(p);
710 }
711
serial8250_clear_IER(struct uart_8250_port * up)712 static void serial8250_clear_IER(struct uart_8250_port *up)
713 {
714 if (up->capabilities & UART_CAP_UUE)
715 serial_out(up, UART_IER, UART_IER_UUE);
716 else
717 serial_out(up, UART_IER, 0);
718 }
719
720 #ifdef CONFIG_SERIAL_8250_RSA
721 /*
722 * Attempts to turn on the RSA FIFO. Returns zero on failure.
723 * We set the port uart clock rate if we succeed.
724 */
__enable_rsa(struct uart_8250_port * up)725 static int __enable_rsa(struct uart_8250_port *up)
726 {
727 unsigned char mode;
728 int result;
729
730 mode = serial_in(up, UART_RSA_MSR);
731 result = mode & UART_RSA_MSR_FIFO;
732
733 if (!result) {
734 serial_out(up, UART_RSA_MSR, mode | UART_RSA_MSR_FIFO);
735 mode = serial_in(up, UART_RSA_MSR);
736 result = mode & UART_RSA_MSR_FIFO;
737 }
738
739 if (result)
740 up->port.uartclk = SERIAL_RSA_BAUD_BASE * 16;
741
742 return result;
743 }
744
enable_rsa(struct uart_8250_port * up)745 static void enable_rsa(struct uart_8250_port *up)
746 {
747 if (up->port.type == PORT_RSA) {
748 if (up->port.uartclk != SERIAL_RSA_BAUD_BASE * 16) {
749 spin_lock_irq(&up->port.lock);
750 __enable_rsa(up);
751 spin_unlock_irq(&up->port.lock);
752 }
753 if (up->port.uartclk == SERIAL_RSA_BAUD_BASE * 16)
754 serial_out(up, UART_RSA_FRR, 0);
755 }
756 }
757
758 /*
759 * Attempts to turn off the RSA FIFO. Returns zero on failure.
760 * It is unknown why interrupts were disabled in here. However,
761 * the caller is expected to preserve this behaviour by grabbing
762 * the spinlock before calling this function.
763 */
disable_rsa(struct uart_8250_port * up)764 static void disable_rsa(struct uart_8250_port *up)
765 {
766 unsigned char mode;
767 int result;
768
769 if (up->port.type == PORT_RSA &&
770 up->port.uartclk == SERIAL_RSA_BAUD_BASE * 16) {
771 spin_lock_irq(&up->port.lock);
772
773 mode = serial_in(up, UART_RSA_MSR);
774 result = !(mode & UART_RSA_MSR_FIFO);
775
776 if (!result) {
777 serial_out(up, UART_RSA_MSR, mode & ~UART_RSA_MSR_FIFO);
778 mode = serial_in(up, UART_RSA_MSR);
779 result = !(mode & UART_RSA_MSR_FIFO);
780 }
781
782 if (result)
783 up->port.uartclk = SERIAL_RSA_BAUD_BASE_LO * 16;
784 spin_unlock_irq(&up->port.lock);
785 }
786 }
787 #endif /* CONFIG_SERIAL_8250_RSA */
788
789 /*
790 * This is a quickie test to see how big the FIFO is.
791 * It doesn't work at all the time, more's the pity.
792 */
size_fifo(struct uart_8250_port * up)793 static int size_fifo(struct uart_8250_port *up)
794 {
795 unsigned char old_fcr, old_mcr, old_lcr;
796 u32 old_dl;
797 int count;
798
799 old_lcr = serial_in(up, UART_LCR);
800 serial_out(up, UART_LCR, 0);
801 old_fcr = serial_in(up, UART_FCR);
802 old_mcr = serial8250_in_MCR(up);
803 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
804 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
805 serial8250_out_MCR(up, UART_MCR_LOOP);
806 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
807 old_dl = serial_dl_read(up);
808 serial_dl_write(up, 0x0001);
809 serial_out(up, UART_LCR, UART_LCR_WLEN8);
810 for (count = 0; count < 256; count++)
811 serial_out(up, UART_TX, count);
812 mdelay(20);/* FIXME - schedule_timeout */
813 for (count = 0; (serial_in(up, UART_LSR) & UART_LSR_DR) &&
814 (count < 256); count++)
815 serial_in(up, UART_RX);
816 serial_out(up, UART_FCR, old_fcr);
817 serial8250_out_MCR(up, old_mcr);
818 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
819 serial_dl_write(up, old_dl);
820 serial_out(up, UART_LCR, old_lcr);
821
822 return count;
823 }
824
825 /*
826 * Read UART ID using the divisor method - set DLL and DLM to zero
827 * and the revision will be in DLL and device type in DLM. We
828 * preserve the device state across this.
829 */
autoconfig_read_divisor_id(struct uart_8250_port * p)830 static unsigned int autoconfig_read_divisor_id(struct uart_8250_port *p)
831 {
832 unsigned char old_lcr;
833 unsigned int id, old_dl;
834
835 old_lcr = serial_in(p, UART_LCR);
836 serial_out(p, UART_LCR, UART_LCR_CONF_MODE_A);
837 old_dl = serial_dl_read(p);
838 serial_dl_write(p, 0);
839 id = serial_dl_read(p);
840 serial_dl_write(p, old_dl);
841
842 serial_out(p, UART_LCR, old_lcr);
843
844 return id;
845 }
846
847 /*
848 * This is a helper routine to autodetect StarTech/Exar/Oxsemi UART's.
849 * When this function is called we know it is at least a StarTech
850 * 16650 V2, but it might be one of several StarTech UARTs, or one of
851 * its clones. (We treat the broken original StarTech 16650 V1 as a
852 * 16550, and why not? Startech doesn't seem to even acknowledge its
853 * existence.)
854 *
855 * What evil have men's minds wrought...
856 */
autoconfig_has_efr(struct uart_8250_port * up)857 static void autoconfig_has_efr(struct uart_8250_port *up)
858 {
859 unsigned int id1, id2, id3, rev;
860
861 /*
862 * Everything with an EFR has SLEEP
863 */
864 up->capabilities |= UART_CAP_EFR | UART_CAP_SLEEP;
865
866 /*
867 * First we check to see if it's an Oxford Semiconductor UART.
868 *
869 * If we have to do this here because some non-National
870 * Semiconductor clone chips lock up if you try writing to the
871 * LSR register (which serial_icr_read does)
872 */
873
874 /*
875 * Check for Oxford Semiconductor 16C950.
876 *
877 * EFR [4] must be set else this test fails.
878 *
879 * This shouldn't be necessary, but Mike Hudson (Exoray@isys.ca)
880 * claims that it's needed for 952 dual UART's (which are not
881 * recommended for new designs).
882 */
883 up->acr = 0;
884 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
885 serial_out(up, UART_EFR, UART_EFR_ECB);
886 serial_out(up, UART_LCR, 0x00);
887 id1 = serial_icr_read(up, UART_ID1);
888 id2 = serial_icr_read(up, UART_ID2);
889 id3 = serial_icr_read(up, UART_ID3);
890 rev = serial_icr_read(up, UART_REV);
891
892 DEBUG_AUTOCONF("950id=%02x:%02x:%02x:%02x ", id1, id2, id3, rev);
893
894 if (id1 == 0x16 && id2 == 0xC9 &&
895 (id3 == 0x50 || id3 == 0x52 || id3 == 0x54)) {
896 up->port.type = PORT_16C950;
897
898 /*
899 * Enable work around for the Oxford Semiconductor 952 rev B
900 * chip which causes it to seriously miscalculate baud rates
901 * when DLL is 0.
902 */
903 if (id3 == 0x52 && rev == 0x01)
904 up->bugs |= UART_BUG_QUOT;
905 return;
906 }
907
908 /*
909 * We check for a XR16C850 by setting DLL and DLM to 0, and then
910 * reading back DLL and DLM. The chip type depends on the DLM
911 * value read back:
912 * 0x10 - XR16C850 and the DLL contains the chip revision.
913 * 0x12 - XR16C2850.
914 * 0x14 - XR16C854.
915 */
916 id1 = autoconfig_read_divisor_id(up);
917 DEBUG_AUTOCONF("850id=%04x ", id1);
918
919 id2 = id1 >> 8;
920 if (id2 == 0x10 || id2 == 0x12 || id2 == 0x14) {
921 up->port.type = PORT_16850;
922 return;
923 }
924
925 /*
926 * It wasn't an XR16C850.
927 *
928 * We distinguish between the '654 and the '650 by counting
929 * how many bytes are in the FIFO. I'm using this for now,
930 * since that's the technique that was sent to me in the
931 * serial driver update, but I'm not convinced this works.
932 * I've had problems doing this in the past. -TYT
933 */
934 if (size_fifo(up) == 64)
935 up->port.type = PORT_16654;
936 else
937 up->port.type = PORT_16650V2;
938 }
939
940 /*
941 * We detected a chip without a FIFO. Only two fall into
942 * this category - the original 8250 and the 16450. The
943 * 16450 has a scratch register (accessible with LCR=0)
944 */
autoconfig_8250(struct uart_8250_port * up)945 static void autoconfig_8250(struct uart_8250_port *up)
946 {
947 unsigned char scratch, status1, status2;
948
949 up->port.type = PORT_8250;
950
951 scratch = serial_in(up, UART_SCR);
952 serial_out(up, UART_SCR, 0xa5);
953 status1 = serial_in(up, UART_SCR);
954 serial_out(up, UART_SCR, 0x5a);
955 status2 = serial_in(up, UART_SCR);
956 serial_out(up, UART_SCR, scratch);
957
958 if (status1 == 0xa5 && status2 == 0x5a)
959 up->port.type = PORT_16450;
960 }
961
broken_efr(struct uart_8250_port * up)962 static int broken_efr(struct uart_8250_port *up)
963 {
964 /*
965 * Exar ST16C2550 "A2" devices incorrectly detect as
966 * having an EFR, and report an ID of 0x0201. See
967 * http://linux.derkeiler.com/Mailing-Lists/Kernel/2004-11/4812.html
968 */
969 if (autoconfig_read_divisor_id(up) == 0x0201 && size_fifo(up) == 16)
970 return 1;
971
972 return 0;
973 }
974
975 /*
976 * We know that the chip has FIFOs. Does it have an EFR? The
977 * EFR is located in the same register position as the IIR and
978 * we know the top two bits of the IIR are currently set. The
979 * EFR should contain zero. Try to read the EFR.
980 */
autoconfig_16550a(struct uart_8250_port * up)981 static void autoconfig_16550a(struct uart_8250_port *up)
982 {
983 unsigned char status1, status2;
984 unsigned int iersave;
985
986 /* Port locked to synchronize UART_IER access against the console. */
987 lockdep_assert_held_once(&up->port.lock);
988
989 up->port.type = PORT_16550A;
990 up->capabilities |= UART_CAP_FIFO;
991
992 if (!IS_ENABLED(CONFIG_SERIAL_8250_16550A_VARIANTS) &&
993 !(up->port.flags & UPF_FULL_PROBE))
994 return;
995
996 /*
997 * Check for presence of the EFR when DLAB is set.
998 * Only ST16C650V1 UARTs pass this test.
999 */
1000 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1001 if (serial_in(up, UART_EFR) == 0) {
1002 serial_out(up, UART_EFR, 0xA8);
1003 if (serial_in(up, UART_EFR) != 0) {
1004 DEBUG_AUTOCONF("EFRv1 ");
1005 up->port.type = PORT_16650;
1006 up->capabilities |= UART_CAP_EFR | UART_CAP_SLEEP;
1007 } else {
1008 serial_out(up, UART_LCR, 0);
1009 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
1010 UART_FCR7_64BYTE);
1011 status1 = serial_in(up, UART_IIR) & (UART_IIR_64BYTE_FIFO |
1012 UART_IIR_FIFO_ENABLED);
1013 serial_out(up, UART_FCR, 0);
1014 serial_out(up, UART_LCR, 0);
1015
1016 if (status1 == (UART_IIR_64BYTE_FIFO | UART_IIR_FIFO_ENABLED))
1017 up->port.type = PORT_16550A_FSL64;
1018 else
1019 DEBUG_AUTOCONF("Motorola 8xxx DUART ");
1020 }
1021 serial_out(up, UART_EFR, 0);
1022 return;
1023 }
1024
1025 /*
1026 * Maybe it requires 0xbf to be written to the LCR.
1027 * (other ST16C650V2 UARTs, TI16C752A, etc)
1028 */
1029 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1030 if (serial_in(up, UART_EFR) == 0 && !broken_efr(up)) {
1031 DEBUG_AUTOCONF("EFRv2 ");
1032 autoconfig_has_efr(up);
1033 return;
1034 }
1035
1036 /*
1037 * Check for a National Semiconductor SuperIO chip.
1038 * Attempt to switch to bank 2, read the value of the LOOP bit
1039 * from EXCR1. Switch back to bank 0, change it in MCR. Then
1040 * switch back to bank 2, read it from EXCR1 again and check
1041 * it's changed. If so, set baud_base in EXCR2 to 921600. -- dwmw2
1042 */
1043 serial_out(up, UART_LCR, 0);
1044 status1 = serial8250_in_MCR(up);
1045 serial_out(up, UART_LCR, 0xE0);
1046 status2 = serial_in(up, 0x02); /* EXCR1 */
1047
1048 if (!((status2 ^ status1) & UART_MCR_LOOP)) {
1049 serial_out(up, UART_LCR, 0);
1050 serial8250_out_MCR(up, status1 ^ UART_MCR_LOOP);
1051 serial_out(up, UART_LCR, 0xE0);
1052 status2 = serial_in(up, 0x02); /* EXCR1 */
1053 serial_out(up, UART_LCR, 0);
1054 serial8250_out_MCR(up, status1);
1055
1056 if ((status2 ^ status1) & UART_MCR_LOOP) {
1057 unsigned short quot;
1058
1059 serial_out(up, UART_LCR, 0xE0);
1060
1061 quot = serial_dl_read(up);
1062 quot <<= 3;
1063
1064 if (ns16550a_goto_highspeed(up))
1065 serial_dl_write(up, quot);
1066
1067 serial_out(up, UART_LCR, 0);
1068
1069 up->port.uartclk = 921600*16;
1070 up->port.type = PORT_NS16550A;
1071 up->capabilities |= UART_NATSEMI;
1072 return;
1073 }
1074 }
1075
1076 /*
1077 * No EFR. Try to detect a TI16750, which only sets bit 5 of
1078 * the IIR when 64 byte FIFO mode is enabled when DLAB is set.
1079 * Try setting it with and without DLAB set. Cheap clones
1080 * set bit 5 without DLAB set.
1081 */
1082 serial_out(up, UART_LCR, 0);
1083 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO | UART_FCR7_64BYTE);
1084 status1 = serial_in(up, UART_IIR) & (UART_IIR_64BYTE_FIFO | UART_IIR_FIFO_ENABLED);
1085 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
1086
1087 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1088 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO | UART_FCR7_64BYTE);
1089 status2 = serial_in(up, UART_IIR) & (UART_IIR_64BYTE_FIFO | UART_IIR_FIFO_ENABLED);
1090 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
1091
1092 serial_out(up, UART_LCR, 0);
1093
1094 DEBUG_AUTOCONF("iir1=%d iir2=%d ", status1, status2);
1095
1096 if (status1 == UART_IIR_FIFO_ENABLED_16550A &&
1097 status2 == (UART_IIR_64BYTE_FIFO | UART_IIR_FIFO_ENABLED_16550A)) {
1098 up->port.type = PORT_16750;
1099 up->capabilities |= UART_CAP_AFE | UART_CAP_SLEEP;
1100 return;
1101 }
1102
1103 /*
1104 * Try writing and reading the UART_IER_UUE bit (b6).
1105 * If it works, this is probably one of the Xscale platform's
1106 * internal UARTs.
1107 * We're going to explicitly set the UUE bit to 0 before
1108 * trying to write and read a 1 just to make sure it's not
1109 * already a 1 and maybe locked there before we even start.
1110 */
1111 iersave = serial_in(up, UART_IER);
1112 serial_out(up, UART_IER, iersave & ~UART_IER_UUE);
1113 if (!(serial_in(up, UART_IER) & UART_IER_UUE)) {
1114 /*
1115 * OK it's in a known zero state, try writing and reading
1116 * without disturbing the current state of the other bits.
1117 */
1118 serial_out(up, UART_IER, iersave | UART_IER_UUE);
1119 if (serial_in(up, UART_IER) & UART_IER_UUE) {
1120 /*
1121 * It's an Xscale.
1122 * We'll leave the UART_IER_UUE bit set to 1 (enabled).
1123 */
1124 DEBUG_AUTOCONF("Xscale ");
1125 up->port.type = PORT_XSCALE;
1126 up->capabilities |= UART_CAP_UUE | UART_CAP_RTOIE;
1127 return;
1128 }
1129 } else {
1130 /*
1131 * If we got here we couldn't force the IER_UUE bit to 0.
1132 * Log it and continue.
1133 */
1134 DEBUG_AUTOCONF("Couldn't force IER_UUE to 0 ");
1135 }
1136 serial_out(up, UART_IER, iersave);
1137
1138 /*
1139 * We distinguish between 16550A and U6 16550A by counting
1140 * how many bytes are in the FIFO.
1141 */
1142 if (up->port.type == PORT_16550A && size_fifo(up) == 64) {
1143 up->port.type = PORT_U6_16550A;
1144 up->capabilities |= UART_CAP_AFE;
1145 }
1146 }
1147
1148 /*
1149 * This routine is called by rs_init() to initialize a specific serial
1150 * port. It determines what type of UART chip this serial port is
1151 * using: 8250, 16450, 16550, 16550A. The important question is
1152 * whether or not this UART is a 16550A or not, since this will
1153 * determine whether or not we can use its FIFO features or not.
1154 */
autoconfig(struct uart_8250_port * up)1155 static void autoconfig(struct uart_8250_port *up)
1156 {
1157 unsigned char status1, scratch, scratch2, scratch3;
1158 unsigned char save_lcr, save_mcr;
1159 struct uart_port *port = &up->port;
1160 unsigned long flags;
1161 unsigned int old_capabilities;
1162
1163 if (!port->iobase && !port->mapbase && !port->membase)
1164 return;
1165
1166 DEBUG_AUTOCONF("%s: autoconf (0x%04lx, 0x%p): ",
1167 port->name, port->iobase, port->membase);
1168
1169 /*
1170 * We really do need global IRQs disabled here - we're going to
1171 * be frobbing the chips IRQ enable register to see if it exists.
1172 *
1173 * Synchronize UART_IER access against the console.
1174 */
1175 spin_lock_irqsave(&port->lock, flags);
1176
1177 up->capabilities = 0;
1178 up->bugs = 0;
1179
1180 if (!(port->flags & UPF_BUGGY_UART)) {
1181 /*
1182 * Do a simple existence test first; if we fail this,
1183 * there's no point trying anything else.
1184 *
1185 * 0x80 is used as a nonsense port to prevent against
1186 * false positives due to ISA bus float. The
1187 * assumption is that 0x80 is a non-existent port;
1188 * which should be safe since include/asm/io.h also
1189 * makes this assumption.
1190 *
1191 * Note: this is safe as long as MCR bit 4 is clear
1192 * and the device is in "PC" mode.
1193 */
1194 scratch = serial_in(up, UART_IER);
1195 serial_out(up, UART_IER, 0);
1196 #ifdef __i386__
1197 outb(0xff, 0x080);
1198 #endif
1199 /*
1200 * Mask out IER[7:4] bits for test as some UARTs (e.g. TL
1201 * 16C754B) allow only to modify them if an EFR bit is set.
1202 */
1203 scratch2 = serial_in(up, UART_IER) & UART_IER_ALL_INTR;
1204 serial_out(up, UART_IER, UART_IER_ALL_INTR);
1205 #ifdef __i386__
1206 outb(0, 0x080);
1207 #endif
1208 scratch3 = serial_in(up, UART_IER) & UART_IER_ALL_INTR;
1209 serial_out(up, UART_IER, scratch);
1210 if (scratch2 != 0 || scratch3 != UART_IER_ALL_INTR) {
1211 /*
1212 * We failed; there's nothing here
1213 */
1214 spin_unlock_irqrestore(&port->lock, flags);
1215 DEBUG_AUTOCONF("IER test failed (%02x, %02x) ",
1216 scratch2, scratch3);
1217 goto out;
1218 }
1219 }
1220
1221 save_mcr = serial8250_in_MCR(up);
1222 save_lcr = serial_in(up, UART_LCR);
1223
1224 /*
1225 * Check to see if a UART is really there. Certain broken
1226 * internal modems based on the Rockwell chipset fail this
1227 * test, because they apparently don't implement the loopback
1228 * test mode. So this test is skipped on the COM 1 through
1229 * COM 4 ports. This *should* be safe, since no board
1230 * manufacturer would be stupid enough to design a board
1231 * that conflicts with COM 1-4 --- we hope!
1232 */
1233 if (!(port->flags & UPF_SKIP_TEST)) {
1234 serial8250_out_MCR(up, UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_RTS);
1235 status1 = serial_in(up, UART_MSR) & UART_MSR_STATUS_BITS;
1236 serial8250_out_MCR(up, save_mcr);
1237 if (status1 != (UART_MSR_DCD | UART_MSR_CTS)) {
1238 spin_unlock_irqrestore(&port->lock, flags);
1239 DEBUG_AUTOCONF("LOOP test failed (%02x) ",
1240 status1);
1241 goto out;
1242 }
1243 }
1244
1245 /*
1246 * We're pretty sure there's a port here. Lets find out what
1247 * type of port it is. The IIR top two bits allows us to find
1248 * out if it's 8250 or 16450, 16550, 16550A or later. This
1249 * determines what we test for next.
1250 *
1251 * We also initialise the EFR (if any) to zero for later. The
1252 * EFR occupies the same register location as the FCR and IIR.
1253 */
1254 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1255 serial_out(up, UART_EFR, 0);
1256 serial_out(up, UART_LCR, 0);
1257
1258 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
1259
1260 switch (serial_in(up, UART_IIR) & UART_IIR_FIFO_ENABLED) {
1261 case UART_IIR_FIFO_ENABLED_8250:
1262 autoconfig_8250(up);
1263 break;
1264 case UART_IIR_FIFO_ENABLED_16550:
1265 port->type = PORT_16550;
1266 break;
1267 case UART_IIR_FIFO_ENABLED_16550A:
1268 autoconfig_16550a(up);
1269 break;
1270 default:
1271 port->type = PORT_UNKNOWN;
1272 break;
1273 }
1274
1275 #ifdef CONFIG_SERIAL_8250_RSA
1276 /*
1277 * Only probe for RSA ports if we got the region.
1278 */
1279 if (port->type == PORT_16550A && up->probe & UART_PROBE_RSA &&
1280 __enable_rsa(up))
1281 port->type = PORT_RSA;
1282 #endif
1283
1284 serial_out(up, UART_LCR, save_lcr);
1285
1286 port->fifosize = uart_config[up->port.type].fifo_size;
1287 old_capabilities = up->capabilities;
1288 up->capabilities = uart_config[port->type].flags;
1289 up->tx_loadsz = uart_config[port->type].tx_loadsz;
1290
1291 if (port->type == PORT_UNKNOWN)
1292 goto out_unlock;
1293
1294 /*
1295 * Reset the UART.
1296 */
1297 #ifdef CONFIG_SERIAL_8250_RSA
1298 if (port->type == PORT_RSA)
1299 serial_out(up, UART_RSA_FRR, 0);
1300 #endif
1301 serial8250_out_MCR(up, save_mcr);
1302 serial8250_clear_fifos(up);
1303 serial_in(up, UART_RX);
1304 serial8250_clear_IER(up);
1305
1306 out_unlock:
1307 spin_unlock_irqrestore(&port->lock, flags);
1308
1309 /*
1310 * Check if the device is a Fintek F81216A
1311 */
1312 if (port->type == PORT_16550A && port->iotype == UPIO_PORT)
1313 fintek_8250_probe(up);
1314
1315 if (up->capabilities != old_capabilities) {
1316 dev_warn(port->dev, "detected caps %08x should be %08x\n",
1317 old_capabilities, up->capabilities);
1318 }
1319 out:
1320 DEBUG_AUTOCONF("iir=%d ", scratch);
1321 DEBUG_AUTOCONF("type=%s\n", uart_config[port->type].name);
1322 }
1323
autoconfig_irq(struct uart_8250_port * up)1324 static void autoconfig_irq(struct uart_8250_port *up)
1325 {
1326 struct uart_port *port = &up->port;
1327 unsigned char save_mcr, save_ier;
1328 unsigned char save_ICP = 0;
1329 unsigned int ICP = 0;
1330 unsigned long irqs;
1331 int irq;
1332
1333 if (port->flags & UPF_FOURPORT) {
1334 ICP = (port->iobase & 0xfe0) | 0x1f;
1335 save_ICP = inb_p(ICP);
1336 outb_p(0x80, ICP);
1337 inb_p(ICP);
1338 }
1339
1340 /* forget possible initially masked and pending IRQ */
1341 probe_irq_off(probe_irq_on());
1342 save_mcr = serial8250_in_MCR(up);
1343 /* Synchronize UART_IER access against the console. */
1344 spin_lock_irq(&port->lock);
1345 save_ier = serial_in(up, UART_IER);
1346 spin_unlock_irq(&port->lock);
1347 serial8250_out_MCR(up, UART_MCR_OUT1 | UART_MCR_OUT2);
1348
1349 irqs = probe_irq_on();
1350 serial8250_out_MCR(up, 0);
1351 udelay(10);
1352 if (port->flags & UPF_FOURPORT) {
1353 serial8250_out_MCR(up, UART_MCR_DTR | UART_MCR_RTS);
1354 } else {
1355 serial8250_out_MCR(up,
1356 UART_MCR_DTR | UART_MCR_RTS | UART_MCR_OUT2);
1357 }
1358 /* Synchronize UART_IER access against the console. */
1359 spin_lock_irq(&port->lock);
1360 serial_out(up, UART_IER, UART_IER_ALL_INTR);
1361 spin_unlock_irq(&port->lock);
1362 serial_in(up, UART_LSR);
1363 serial_in(up, UART_RX);
1364 serial_in(up, UART_IIR);
1365 serial_in(up, UART_MSR);
1366 serial_out(up, UART_TX, 0xFF);
1367 udelay(20);
1368 irq = probe_irq_off(irqs);
1369
1370 serial8250_out_MCR(up, save_mcr);
1371 /* Synchronize UART_IER access against the console. */
1372 spin_lock_irq(&port->lock);
1373 serial_out(up, UART_IER, save_ier);
1374 spin_unlock_irq(&port->lock);
1375
1376 if (port->flags & UPF_FOURPORT)
1377 outb_p(save_ICP, ICP);
1378
1379 port->irq = (irq > 0) ? irq : 0;
1380 }
1381
serial8250_stop_rx(struct uart_port * port)1382 static void serial8250_stop_rx(struct uart_port *port)
1383 {
1384 struct uart_8250_port *up = up_to_u8250p(port);
1385
1386 /* Port locked to synchronize UART_IER access against the console. */
1387 lockdep_assert_held_once(&port->lock);
1388
1389 serial8250_rpm_get(up);
1390
1391 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
1392 up->port.read_status_mask &= ~UART_LSR_DR;
1393 serial_port_out(port, UART_IER, up->ier);
1394
1395 serial8250_rpm_put(up);
1396 }
1397
1398 /**
1399 * serial8250_em485_stop_tx() - generic ->rs485_stop_tx() callback
1400 * @p: uart 8250 port
1401 *
1402 * Generic callback usable by 8250 uart drivers to stop rs485 transmission.
1403 */
serial8250_em485_stop_tx(struct uart_8250_port * p)1404 void serial8250_em485_stop_tx(struct uart_8250_port *p)
1405 {
1406 unsigned char mcr = serial8250_in_MCR(p);
1407
1408 /* Port locked to synchronize UART_IER access against the console. */
1409 lockdep_assert_held_once(&p->port.lock);
1410
1411 if (p->port.rs485.flags & SER_RS485_RTS_AFTER_SEND)
1412 mcr |= UART_MCR_RTS;
1413 else
1414 mcr &= ~UART_MCR_RTS;
1415 serial8250_out_MCR(p, mcr);
1416
1417 /*
1418 * Empty the RX FIFO, we are not interested in anything
1419 * received during the half-duplex transmission.
1420 * Enable previously disabled RX interrupts.
1421 */
1422 if (!(p->port.rs485.flags & SER_RS485_RX_DURING_TX)) {
1423 serial8250_clear_and_reinit_fifos(p);
1424
1425 p->ier |= UART_IER_RLSI | UART_IER_RDI;
1426 serial_port_out(&p->port, UART_IER, p->ier);
1427 }
1428 }
1429 EXPORT_SYMBOL_GPL(serial8250_em485_stop_tx);
1430
serial8250_em485_handle_stop_tx(struct hrtimer * t)1431 static enum hrtimer_restart serial8250_em485_handle_stop_tx(struct hrtimer *t)
1432 {
1433 struct uart_8250_em485 *em485 = container_of(t, struct uart_8250_em485,
1434 stop_tx_timer);
1435 struct uart_8250_port *p = em485->port;
1436 unsigned long flags;
1437
1438 serial8250_rpm_get(p);
1439 spin_lock_irqsave(&p->port.lock, flags);
1440 if (em485->active_timer == &em485->stop_tx_timer) {
1441 p->rs485_stop_tx(p);
1442 em485->active_timer = NULL;
1443 em485->tx_stopped = true;
1444 }
1445 spin_unlock_irqrestore(&p->port.lock, flags);
1446 serial8250_rpm_put(p);
1447
1448 return HRTIMER_NORESTART;
1449 }
1450
start_hrtimer_ms(struct hrtimer * hrt,unsigned long msec)1451 static void start_hrtimer_ms(struct hrtimer *hrt, unsigned long msec)
1452 {
1453 hrtimer_start(hrt, ms_to_ktime(msec), HRTIMER_MODE_REL);
1454 }
1455
__stop_tx_rs485(struct uart_8250_port * p,u64 stop_delay)1456 static void __stop_tx_rs485(struct uart_8250_port *p, u64 stop_delay)
1457 {
1458 struct uart_8250_em485 *em485 = p->em485;
1459
1460 /* Port locked to synchronize UART_IER access against the console. */
1461 lockdep_assert_held_once(&p->port.lock);
1462
1463 stop_delay += (u64)p->port.rs485.delay_rts_after_send * NSEC_PER_MSEC;
1464
1465 /*
1466 * rs485_stop_tx() is going to set RTS according to config
1467 * AND flush RX FIFO if required.
1468 */
1469 if (stop_delay > 0) {
1470 em485->active_timer = &em485->stop_tx_timer;
1471 hrtimer_start(&em485->stop_tx_timer, ns_to_ktime(stop_delay), HRTIMER_MODE_REL);
1472 } else {
1473 p->rs485_stop_tx(p);
1474 em485->active_timer = NULL;
1475 em485->tx_stopped = true;
1476 }
1477 }
1478
__stop_tx(struct uart_8250_port * p)1479 static inline void __stop_tx(struct uart_8250_port *p)
1480 {
1481 struct uart_8250_em485 *em485 = p->em485;
1482
1483 if (em485) {
1484 u16 lsr = serial_lsr_in(p);
1485 u64 stop_delay = 0;
1486
1487 if (!(lsr & UART_LSR_THRE))
1488 return;
1489 /*
1490 * To provide required timing and allow FIFO transfer,
1491 * __stop_tx_rs485() must be called only when both FIFO and
1492 * shift register are empty. The device driver should either
1493 * enable interrupt on TEMT or set UART_CAP_NOTEMT that will
1494 * enlarge stop_tx_timer by the tx time of one frame to cover
1495 * for emptying of the shift register.
1496 */
1497 if (!(lsr & UART_LSR_TEMT)) {
1498 if (!(p->capabilities & UART_CAP_NOTEMT))
1499 return;
1500 /*
1501 * RTS might get deasserted too early with the normal
1502 * frame timing formula. It seems to suggest THRE might
1503 * get asserted already during tx of the stop bit
1504 * rather than after it is fully sent.
1505 * Roughly estimate 1 extra bit here with / 7.
1506 */
1507 stop_delay = p->port.frame_time + DIV_ROUND_UP(p->port.frame_time, 7);
1508 }
1509
1510 __stop_tx_rs485(p, stop_delay);
1511 }
1512
1513 if (serial8250_clear_THRI(p))
1514 serial8250_rpm_put_tx(p);
1515 }
1516
serial8250_stop_tx(struct uart_port * port)1517 static void serial8250_stop_tx(struct uart_port *port)
1518 {
1519 struct uart_8250_port *up = up_to_u8250p(port);
1520
1521 serial8250_rpm_get(up);
1522 __stop_tx(up);
1523
1524 /*
1525 * We really want to stop the transmitter from sending.
1526 */
1527 if (port->type == PORT_16C950) {
1528 up->acr |= UART_ACR_TXDIS;
1529 serial_icr_write(up, UART_ACR, up->acr);
1530 }
1531 serial8250_rpm_put(up);
1532 }
1533
__start_tx(struct uart_port * port)1534 static inline void __start_tx(struct uart_port *port)
1535 {
1536 struct uart_8250_port *up = up_to_u8250p(port);
1537
1538 if (up->dma && !up->dma->tx_dma(up))
1539 return;
1540
1541 if (serial8250_set_THRI(up)) {
1542 if (up->bugs & UART_BUG_TXEN) {
1543 u16 lsr = serial_lsr_in(up);
1544
1545 if (lsr & UART_LSR_THRE)
1546 serial8250_tx_chars(up);
1547 }
1548 }
1549
1550 /*
1551 * Re-enable the transmitter if we disabled it.
1552 */
1553 if (port->type == PORT_16C950 && up->acr & UART_ACR_TXDIS) {
1554 up->acr &= ~UART_ACR_TXDIS;
1555 serial_icr_write(up, UART_ACR, up->acr);
1556 }
1557 }
1558
1559 /**
1560 * serial8250_em485_start_tx() - generic ->rs485_start_tx() callback
1561 * @up: uart 8250 port
1562 *
1563 * Generic callback usable by 8250 uart drivers to start rs485 transmission.
1564 * Assumes that setting the RTS bit in the MCR register means RTS is high.
1565 * (Some chips use inverse semantics.) Further assumes that reception is
1566 * stoppable by disabling the UART_IER_RDI interrupt. (Some chips set the
1567 * UART_LSR_DR bit even when UART_IER_RDI is disabled, foiling this approach.)
1568 */
serial8250_em485_start_tx(struct uart_8250_port * up)1569 void serial8250_em485_start_tx(struct uart_8250_port *up)
1570 {
1571 unsigned char mcr = serial8250_in_MCR(up);
1572
1573 if (!(up->port.rs485.flags & SER_RS485_RX_DURING_TX))
1574 serial8250_stop_rx(&up->port);
1575
1576 if (up->port.rs485.flags & SER_RS485_RTS_ON_SEND)
1577 mcr |= UART_MCR_RTS;
1578 else
1579 mcr &= ~UART_MCR_RTS;
1580 serial8250_out_MCR(up, mcr);
1581 }
1582 EXPORT_SYMBOL_GPL(serial8250_em485_start_tx);
1583
1584 /* Returns false, if start_tx_timer was setup to defer TX start */
start_tx_rs485(struct uart_port * port)1585 static bool start_tx_rs485(struct uart_port *port)
1586 {
1587 struct uart_8250_port *up = up_to_u8250p(port);
1588 struct uart_8250_em485 *em485 = up->em485;
1589
1590 /*
1591 * While serial8250_em485_handle_stop_tx() is a noop if
1592 * em485->active_timer != &em485->stop_tx_timer, it might happen that
1593 * the timer is still armed and triggers only after the current bunch of
1594 * chars is send and em485->active_timer == &em485->stop_tx_timer again.
1595 * So cancel the timer. There is still a theoretical race condition if
1596 * the timer is already running and only comes around to check for
1597 * em485->active_timer when &em485->stop_tx_timer is armed again.
1598 */
1599 if (em485->active_timer == &em485->stop_tx_timer)
1600 hrtimer_try_to_cancel(&em485->stop_tx_timer);
1601
1602 em485->active_timer = NULL;
1603
1604 if (em485->tx_stopped) {
1605 em485->tx_stopped = false;
1606
1607 up->rs485_start_tx(up);
1608
1609 if (up->port.rs485.delay_rts_before_send > 0) {
1610 em485->active_timer = &em485->start_tx_timer;
1611 start_hrtimer_ms(&em485->start_tx_timer,
1612 up->port.rs485.delay_rts_before_send);
1613 return false;
1614 }
1615 }
1616
1617 return true;
1618 }
1619
serial8250_em485_handle_start_tx(struct hrtimer * t)1620 static enum hrtimer_restart serial8250_em485_handle_start_tx(struct hrtimer *t)
1621 {
1622 struct uart_8250_em485 *em485 = container_of(t, struct uart_8250_em485,
1623 start_tx_timer);
1624 struct uart_8250_port *p = em485->port;
1625 unsigned long flags;
1626
1627 spin_lock_irqsave(&p->port.lock, flags);
1628 if (em485->active_timer == &em485->start_tx_timer) {
1629 __start_tx(&p->port);
1630 em485->active_timer = NULL;
1631 }
1632 spin_unlock_irqrestore(&p->port.lock, flags);
1633
1634 return HRTIMER_NORESTART;
1635 }
1636
serial8250_start_tx(struct uart_port * port)1637 static void serial8250_start_tx(struct uart_port *port)
1638 {
1639 struct uart_8250_port *up = up_to_u8250p(port);
1640 struct uart_8250_em485 *em485 = up->em485;
1641
1642 /* Port locked to synchronize UART_IER access against the console. */
1643 lockdep_assert_held_once(&port->lock);
1644
1645 if (!port->x_char && uart_circ_empty(&port->state->xmit))
1646 return;
1647
1648 serial8250_rpm_get_tx(up);
1649
1650 if (em485) {
1651 if ((em485->active_timer == &em485->start_tx_timer) ||
1652 !start_tx_rs485(port))
1653 return;
1654 }
1655 __start_tx(port);
1656 }
1657
serial8250_throttle(struct uart_port * port)1658 static void serial8250_throttle(struct uart_port *port)
1659 {
1660 port->throttle(port);
1661 }
1662
serial8250_unthrottle(struct uart_port * port)1663 static void serial8250_unthrottle(struct uart_port *port)
1664 {
1665 port->unthrottle(port);
1666 }
1667
serial8250_disable_ms(struct uart_port * port)1668 static void serial8250_disable_ms(struct uart_port *port)
1669 {
1670 struct uart_8250_port *up = up_to_u8250p(port);
1671
1672 /* Port locked to synchronize UART_IER access against the console. */
1673 lockdep_assert_held_once(&port->lock);
1674
1675 /* no MSR capabilities */
1676 if (up->bugs & UART_BUG_NOMSR)
1677 return;
1678
1679 mctrl_gpio_disable_ms(up->gpios);
1680
1681 up->ier &= ~UART_IER_MSI;
1682 serial_port_out(port, UART_IER, up->ier);
1683 }
1684
serial8250_enable_ms(struct uart_port * port)1685 static void serial8250_enable_ms(struct uart_port *port)
1686 {
1687 struct uart_8250_port *up = up_to_u8250p(port);
1688
1689 /* Port locked to synchronize UART_IER access against the console. */
1690 lockdep_assert_held_once(&port->lock);
1691
1692 /* no MSR capabilities */
1693 if (up->bugs & UART_BUG_NOMSR)
1694 return;
1695
1696 mctrl_gpio_enable_ms(up->gpios);
1697
1698 up->ier |= UART_IER_MSI;
1699
1700 serial8250_rpm_get(up);
1701 serial_port_out(port, UART_IER, up->ier);
1702 serial8250_rpm_put(up);
1703 }
1704
serial8250_read_char(struct uart_8250_port * up,u16 lsr)1705 void serial8250_read_char(struct uart_8250_port *up, u16 lsr)
1706 {
1707 struct uart_port *port = &up->port;
1708 u8 ch, flag = TTY_NORMAL;
1709
1710 if (likely(lsr & UART_LSR_DR))
1711 ch = serial_in(up, UART_RX);
1712 else
1713 /*
1714 * Intel 82571 has a Serial Over Lan device that will
1715 * set UART_LSR_BI without setting UART_LSR_DR when
1716 * it receives a break. To avoid reading from the
1717 * receive buffer without UART_LSR_DR bit set, we
1718 * just force the read character to be 0
1719 */
1720 ch = 0;
1721
1722 port->icount.rx++;
1723
1724 lsr |= up->lsr_saved_flags;
1725 up->lsr_saved_flags = 0;
1726
1727 if (unlikely(lsr & UART_LSR_BRK_ERROR_BITS)) {
1728 if (lsr & UART_LSR_BI) {
1729 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
1730 port->icount.brk++;
1731 /*
1732 * We do the SysRQ and SAK checking
1733 * here because otherwise the break
1734 * may get masked by ignore_status_mask
1735 * or read_status_mask.
1736 */
1737 if (uart_handle_break(port))
1738 return;
1739 } else if (lsr & UART_LSR_PE)
1740 port->icount.parity++;
1741 else if (lsr & UART_LSR_FE)
1742 port->icount.frame++;
1743 if (lsr & UART_LSR_OE)
1744 port->icount.overrun++;
1745
1746 /*
1747 * Mask off conditions which should be ignored.
1748 */
1749 lsr &= port->read_status_mask;
1750
1751 if (lsr & UART_LSR_BI) {
1752 dev_dbg(port->dev, "handling break\n");
1753 flag = TTY_BREAK;
1754 } else if (lsr & UART_LSR_PE)
1755 flag = TTY_PARITY;
1756 else if (lsr & UART_LSR_FE)
1757 flag = TTY_FRAME;
1758 }
1759 if (uart_prepare_sysrq_char(port, ch))
1760 return;
1761
1762 uart_insert_char(port, lsr, UART_LSR_OE, ch, flag);
1763 }
1764 EXPORT_SYMBOL_GPL(serial8250_read_char);
1765
1766 /*
1767 * serial8250_rx_chars - Read characters. The first LSR value must be passed in.
1768 *
1769 * Returns LSR bits. The caller should rely only on non-Rx related LSR bits
1770 * (such as THRE) because the LSR value might come from an already consumed
1771 * character.
1772 */
serial8250_rx_chars(struct uart_8250_port * up,u16 lsr)1773 u16 serial8250_rx_chars(struct uart_8250_port *up, u16 lsr)
1774 {
1775 struct uart_port *port = &up->port;
1776 int max_count = 256;
1777
1778 do {
1779 serial8250_read_char(up, lsr);
1780 if (--max_count == 0)
1781 break;
1782 lsr = serial_in(up, UART_LSR);
1783 } while (lsr & (UART_LSR_DR | UART_LSR_BI));
1784
1785 tty_flip_buffer_push(&port->state->port);
1786 return lsr;
1787 }
1788 EXPORT_SYMBOL_GPL(serial8250_rx_chars);
1789
serial8250_tx_chars(struct uart_8250_port * up)1790 void serial8250_tx_chars(struct uart_8250_port *up)
1791 {
1792 struct uart_port *port = &up->port;
1793 struct circ_buf *xmit = &port->state->xmit;
1794 int count;
1795
1796 if (port->x_char) {
1797 uart_xchar_out(port, UART_TX);
1798 return;
1799 }
1800 if (uart_tx_stopped(port)) {
1801 serial8250_stop_tx(port);
1802 return;
1803 }
1804 if (uart_circ_empty(xmit)) {
1805 __stop_tx(up);
1806 return;
1807 }
1808
1809 count = up->tx_loadsz;
1810 do {
1811 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
1812 if (up->bugs & UART_BUG_TXRACE) {
1813 /*
1814 * The Aspeed BMC virtual UARTs have a bug where data
1815 * may get stuck in the BMC's Tx FIFO from bursts of
1816 * writes on the APB interface.
1817 *
1818 * Delay back-to-back writes by a read cycle to avoid
1819 * stalling the VUART. Read a register that won't have
1820 * side-effects and discard the result.
1821 */
1822 serial_in(up, UART_SCR);
1823 }
1824 uart_xmit_advance(port, 1);
1825 if (uart_circ_empty(xmit))
1826 break;
1827 if ((up->capabilities & UART_CAP_HFIFO) &&
1828 !uart_lsr_tx_empty(serial_in(up, UART_LSR)))
1829 break;
1830 /* The BCM2835 MINI UART THRE bit is really a not-full bit. */
1831 if ((up->capabilities & UART_CAP_MINI) &&
1832 !(serial_in(up, UART_LSR) & UART_LSR_THRE))
1833 break;
1834 } while (--count > 0);
1835
1836 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1837 uart_write_wakeup(port);
1838
1839 /*
1840 * With RPM enabled, we have to wait until the FIFO is empty before the
1841 * HW can go idle. So we get here once again with empty FIFO and disable
1842 * the interrupt and RPM in __stop_tx()
1843 */
1844 if (uart_circ_empty(xmit) && !(up->capabilities & UART_CAP_RPM))
1845 __stop_tx(up);
1846 }
1847 EXPORT_SYMBOL_GPL(serial8250_tx_chars);
1848
1849 /* Caller holds uart port lock */
serial8250_modem_status(struct uart_8250_port * up)1850 unsigned int serial8250_modem_status(struct uart_8250_port *up)
1851 {
1852 struct uart_port *port = &up->port;
1853 unsigned int status = serial_in(up, UART_MSR);
1854
1855 status |= up->msr_saved_flags;
1856 up->msr_saved_flags = 0;
1857 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
1858 port->state != NULL) {
1859 if (status & UART_MSR_TERI)
1860 port->icount.rng++;
1861 if (status & UART_MSR_DDSR)
1862 port->icount.dsr++;
1863 if (status & UART_MSR_DDCD)
1864 uart_handle_dcd_change(port, status & UART_MSR_DCD);
1865 if (status & UART_MSR_DCTS)
1866 uart_handle_cts_change(port, status & UART_MSR_CTS);
1867
1868 wake_up_interruptible(&port->state->port.delta_msr_wait);
1869 }
1870
1871 return status;
1872 }
1873 EXPORT_SYMBOL_GPL(serial8250_modem_status);
1874
handle_rx_dma(struct uart_8250_port * up,unsigned int iir)1875 static bool handle_rx_dma(struct uart_8250_port *up, unsigned int iir)
1876 {
1877 switch (iir & 0x3f) {
1878 case UART_IIR_THRI:
1879 /*
1880 * Postpone DMA or not decision to IIR_RDI or IIR_RX_TIMEOUT
1881 * because it's impossible to do an informed decision about
1882 * that with IIR_THRI.
1883 *
1884 * This also fixes one known DMA Rx corruption issue where
1885 * DR is asserted but DMA Rx only gets a corrupted zero byte
1886 * (too early DR?).
1887 */
1888 return false;
1889 case UART_IIR_RDI:
1890 if (!up->dma->rx_running)
1891 break;
1892 fallthrough;
1893 case UART_IIR_RLSI:
1894 case UART_IIR_RX_TIMEOUT:
1895 serial8250_rx_dma_flush(up);
1896 return true;
1897 }
1898 return up->dma->rx_dma(up);
1899 }
1900
1901 /*
1902 * This handles the interrupt from one port.
1903 */
serial8250_handle_irq(struct uart_port * port,unsigned int iir)1904 int serial8250_handle_irq(struct uart_port *port, unsigned int iir)
1905 {
1906 struct uart_8250_port *up = up_to_u8250p(port);
1907 struct tty_port *tport = &port->state->port;
1908 bool skip_rx = false;
1909 unsigned long flags;
1910 u16 status;
1911
1912 if (iir & UART_IIR_NO_INT)
1913 return 0;
1914
1915 spin_lock_irqsave(&port->lock, flags);
1916
1917 status = serial_lsr_in(up);
1918
1919 /*
1920 * If port is stopped and there are no error conditions in the
1921 * FIFO, then don't drain the FIFO, as this may lead to TTY buffer
1922 * overflow. Not servicing, RX FIFO would trigger auto HW flow
1923 * control when FIFO occupancy reaches preset threshold, thus
1924 * halting RX. This only works when auto HW flow control is
1925 * available.
1926 */
1927 if (!(status & (UART_LSR_FIFOE | UART_LSR_BRK_ERROR_BITS)) &&
1928 (port->status & (UPSTAT_AUTOCTS | UPSTAT_AUTORTS)) &&
1929 !(port->read_status_mask & UART_LSR_DR))
1930 skip_rx = true;
1931
1932 if (status & (UART_LSR_DR | UART_LSR_BI) && !skip_rx) {
1933 struct irq_data *d;
1934
1935 d = irq_get_irq_data(port->irq);
1936 if (d && irqd_is_wakeup_set(d))
1937 pm_wakeup_event(tport->tty->dev, 0);
1938 if (!up->dma || handle_rx_dma(up, iir))
1939 status = serial8250_rx_chars(up, status);
1940 }
1941 serial8250_modem_status(up);
1942 if ((status & UART_LSR_THRE) && (up->ier & UART_IER_THRI)) {
1943 if (!up->dma || up->dma->tx_err)
1944 serial8250_tx_chars(up);
1945 else if (!up->dma->tx_running)
1946 __stop_tx(up);
1947 }
1948
1949 uart_unlock_and_check_sysrq_irqrestore(port, flags);
1950
1951 return 1;
1952 }
1953 EXPORT_SYMBOL_GPL(serial8250_handle_irq);
1954
serial8250_default_handle_irq(struct uart_port * port)1955 static int serial8250_default_handle_irq(struct uart_port *port)
1956 {
1957 struct uart_8250_port *up = up_to_u8250p(port);
1958 unsigned int iir;
1959 int ret;
1960
1961 serial8250_rpm_get(up);
1962
1963 iir = serial_port_in(port, UART_IIR);
1964 ret = serial8250_handle_irq(port, iir);
1965
1966 serial8250_rpm_put(up);
1967 return ret;
1968 }
1969
1970 /*
1971 * Newer 16550 compatible parts such as the SC16C650 & Altera 16550 Soft IP
1972 * have a programmable TX threshold that triggers the THRE interrupt in
1973 * the IIR register. In this case, the THRE interrupt indicates the FIFO
1974 * has space available. Load it up with tx_loadsz bytes.
1975 */
serial8250_tx_threshold_handle_irq(struct uart_port * port)1976 static int serial8250_tx_threshold_handle_irq(struct uart_port *port)
1977 {
1978 unsigned long flags;
1979 unsigned int iir = serial_port_in(port, UART_IIR);
1980
1981 /* TX Threshold IRQ triggered so load up FIFO */
1982 if ((iir & UART_IIR_ID) == UART_IIR_THRI) {
1983 struct uart_8250_port *up = up_to_u8250p(port);
1984
1985 spin_lock_irqsave(&port->lock, flags);
1986 serial8250_tx_chars(up);
1987 spin_unlock_irqrestore(&port->lock, flags);
1988 }
1989
1990 iir = serial_port_in(port, UART_IIR);
1991 return serial8250_handle_irq(port, iir);
1992 }
1993
serial8250_tx_empty(struct uart_port * port)1994 static unsigned int serial8250_tx_empty(struct uart_port *port)
1995 {
1996 struct uart_8250_port *up = up_to_u8250p(port);
1997 unsigned int result = 0;
1998 unsigned long flags;
1999
2000 serial8250_rpm_get(up);
2001
2002 spin_lock_irqsave(&port->lock, flags);
2003 if (!serial8250_tx_dma_running(up) && uart_lsr_tx_empty(serial_lsr_in(up)))
2004 result = TIOCSER_TEMT;
2005 spin_unlock_irqrestore(&port->lock, flags);
2006
2007 serial8250_rpm_put(up);
2008
2009 return result;
2010 }
2011
serial8250_do_get_mctrl(struct uart_port * port)2012 unsigned int serial8250_do_get_mctrl(struct uart_port *port)
2013 {
2014 struct uart_8250_port *up = up_to_u8250p(port);
2015 unsigned int status;
2016 unsigned int val;
2017
2018 serial8250_rpm_get(up);
2019 status = serial8250_modem_status(up);
2020 serial8250_rpm_put(up);
2021
2022 val = serial8250_MSR_to_TIOCM(status);
2023 if (up->gpios)
2024 return mctrl_gpio_get(up->gpios, &val);
2025
2026 return val;
2027 }
2028 EXPORT_SYMBOL_GPL(serial8250_do_get_mctrl);
2029
serial8250_get_mctrl(struct uart_port * port)2030 static unsigned int serial8250_get_mctrl(struct uart_port *port)
2031 {
2032 if (port->get_mctrl)
2033 return port->get_mctrl(port);
2034 return serial8250_do_get_mctrl(port);
2035 }
2036
serial8250_do_set_mctrl(struct uart_port * port,unsigned int mctrl)2037 void serial8250_do_set_mctrl(struct uart_port *port, unsigned int mctrl)
2038 {
2039 struct uart_8250_port *up = up_to_u8250p(port);
2040 unsigned char mcr;
2041
2042 mcr = serial8250_TIOCM_to_MCR(mctrl);
2043
2044 mcr |= up->mcr;
2045
2046 serial8250_out_MCR(up, mcr);
2047 }
2048 EXPORT_SYMBOL_GPL(serial8250_do_set_mctrl);
2049
serial8250_set_mctrl(struct uart_port * port,unsigned int mctrl)2050 static void serial8250_set_mctrl(struct uart_port *port, unsigned int mctrl)
2051 {
2052 if (port->rs485.flags & SER_RS485_ENABLED)
2053 return;
2054
2055 if (port->set_mctrl)
2056 port->set_mctrl(port, mctrl);
2057 else
2058 serial8250_do_set_mctrl(port, mctrl);
2059 }
2060
serial8250_break_ctl(struct uart_port * port,int break_state)2061 static void serial8250_break_ctl(struct uart_port *port, int break_state)
2062 {
2063 struct uart_8250_port *up = up_to_u8250p(port);
2064 unsigned long flags;
2065
2066 serial8250_rpm_get(up);
2067 spin_lock_irqsave(&port->lock, flags);
2068 if (break_state == -1)
2069 up->lcr |= UART_LCR_SBC;
2070 else
2071 up->lcr &= ~UART_LCR_SBC;
2072 serial_port_out(port, UART_LCR, up->lcr);
2073 spin_unlock_irqrestore(&port->lock, flags);
2074 serial8250_rpm_put(up);
2075 }
2076
2077 /* Returns true if @bits were set, false on timeout */
wait_for_lsr(struct uart_8250_port * up,int bits)2078 static bool wait_for_lsr(struct uart_8250_port *up, int bits)
2079 {
2080 unsigned int status, tmout = 10000;
2081
2082 /* Wait up to 10ms for the character(s) to be sent. */
2083 for (;;) {
2084 status = serial_lsr_in(up);
2085
2086 if ((status & bits) == bits)
2087 break;
2088 if (--tmout == 0)
2089 break;
2090 udelay(1);
2091 touch_nmi_watchdog();
2092 }
2093
2094 return (tmout != 0);
2095 }
2096
2097 /* Wait for transmitter and holding register to empty with timeout */
wait_for_xmitr(struct uart_8250_port * up,int bits)2098 static void wait_for_xmitr(struct uart_8250_port *up, int bits)
2099 {
2100 unsigned int tmout;
2101
2102 wait_for_lsr(up, bits);
2103
2104 /* Wait up to 1s for flow control if necessary */
2105 if (up->port.flags & UPF_CONS_FLOW) {
2106 for (tmout = 1000000; tmout; tmout--) {
2107 unsigned int msr = serial_in(up, UART_MSR);
2108 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
2109 if (msr & UART_MSR_CTS)
2110 break;
2111 udelay(1);
2112 touch_nmi_watchdog();
2113 }
2114 }
2115 }
2116
2117 #ifdef CONFIG_CONSOLE_POLL
2118 /*
2119 * Console polling routines for writing and reading from the uart while
2120 * in an interrupt or debug context.
2121 */
2122
serial8250_get_poll_char(struct uart_port * port)2123 static int serial8250_get_poll_char(struct uart_port *port)
2124 {
2125 struct uart_8250_port *up = up_to_u8250p(port);
2126 int status;
2127 u16 lsr;
2128
2129 serial8250_rpm_get(up);
2130
2131 lsr = serial_port_in(port, UART_LSR);
2132
2133 if (!(lsr & UART_LSR_DR)) {
2134 status = NO_POLL_CHAR;
2135 goto out;
2136 }
2137
2138 status = serial_port_in(port, UART_RX);
2139 out:
2140 serial8250_rpm_put(up);
2141 return status;
2142 }
2143
2144
serial8250_put_poll_char(struct uart_port * port,unsigned char c)2145 static void serial8250_put_poll_char(struct uart_port *port,
2146 unsigned char c)
2147 {
2148 unsigned int ier;
2149 struct uart_8250_port *up = up_to_u8250p(port);
2150
2151 /*
2152 * Normally the port is locked to synchronize UART_IER access
2153 * against the console. However, this function is only used by
2154 * KDB/KGDB, where it may not be possible to acquire the port
2155 * lock because all other CPUs are quiesced. The quiescence
2156 * should allow safe lockless usage here.
2157 */
2158
2159 serial8250_rpm_get(up);
2160 /*
2161 * First save the IER then disable the interrupts
2162 */
2163 ier = serial_port_in(port, UART_IER);
2164 serial8250_clear_IER(up);
2165
2166 wait_for_xmitr(up, UART_LSR_BOTH_EMPTY);
2167 /*
2168 * Send the character out.
2169 */
2170 serial_port_out(port, UART_TX, c);
2171
2172 /*
2173 * Finally, wait for transmitter to become empty
2174 * and restore the IER
2175 */
2176 wait_for_xmitr(up, UART_LSR_BOTH_EMPTY);
2177 serial_port_out(port, UART_IER, ier);
2178 serial8250_rpm_put(up);
2179 }
2180
2181 #endif /* CONFIG_CONSOLE_POLL */
2182
serial8250_do_startup(struct uart_port * port)2183 int serial8250_do_startup(struct uart_port *port)
2184 {
2185 struct uart_8250_port *up = up_to_u8250p(port);
2186 unsigned long flags;
2187 unsigned char iir;
2188 int retval;
2189 u16 lsr;
2190
2191 if (!port->fifosize)
2192 port->fifosize = uart_config[port->type].fifo_size;
2193 if (!up->tx_loadsz)
2194 up->tx_loadsz = uart_config[port->type].tx_loadsz;
2195 if (!up->capabilities)
2196 up->capabilities = uart_config[port->type].flags;
2197 up->mcr = 0;
2198
2199 if (port->iotype != up->cur_iotype)
2200 set_io_from_upio(port);
2201
2202 serial8250_rpm_get(up);
2203 if (port->type == PORT_16C950) {
2204 /*
2205 * Wake up and initialize UART
2206 *
2207 * Synchronize UART_IER access against the console.
2208 */
2209 spin_lock_irqsave(&port->lock, flags);
2210 up->acr = 0;
2211 serial_port_out(port, UART_LCR, UART_LCR_CONF_MODE_B);
2212 serial_port_out(port, UART_EFR, UART_EFR_ECB);
2213 serial_port_out(port, UART_IER, 0);
2214 serial_port_out(port, UART_LCR, 0);
2215 serial_icr_write(up, UART_CSR, 0); /* Reset the UART */
2216 serial_port_out(port, UART_LCR, UART_LCR_CONF_MODE_B);
2217 serial_port_out(port, UART_EFR, UART_EFR_ECB);
2218 serial_port_out(port, UART_LCR, 0);
2219 spin_unlock_irqrestore(&port->lock, flags);
2220 }
2221
2222 if (port->type == PORT_DA830) {
2223 /*
2224 * Reset the port
2225 *
2226 * Synchronize UART_IER access against the console.
2227 */
2228 spin_lock_irqsave(&port->lock, flags);
2229 serial_port_out(port, UART_IER, 0);
2230 serial_port_out(port, UART_DA830_PWREMU_MGMT, 0);
2231 spin_unlock_irqrestore(&port->lock, flags);
2232 mdelay(10);
2233
2234 /* Enable Tx, Rx and free run mode */
2235 serial_port_out(port, UART_DA830_PWREMU_MGMT,
2236 UART_DA830_PWREMU_MGMT_UTRST |
2237 UART_DA830_PWREMU_MGMT_URRST |
2238 UART_DA830_PWREMU_MGMT_FREE);
2239 }
2240
2241 if (port->type == PORT_NPCM) {
2242 /*
2243 * Nuvoton calls the scratch register 'UART_TOR' (timeout
2244 * register). Enable it, and set TIOC (timeout interrupt
2245 * comparator) to be 0x20 for correct operation.
2246 */
2247 serial_port_out(port, UART_NPCM_TOR, UART_NPCM_TOIE | 0x20);
2248 }
2249
2250 #ifdef CONFIG_SERIAL_8250_RSA
2251 /*
2252 * If this is an RSA port, see if we can kick it up to the
2253 * higher speed clock.
2254 */
2255 enable_rsa(up);
2256 #endif
2257
2258 /*
2259 * Clear the FIFO buffers and disable them.
2260 * (they will be reenabled in set_termios())
2261 */
2262 serial8250_clear_fifos(up);
2263
2264 /*
2265 * Clear the interrupt registers.
2266 */
2267 serial_port_in(port, UART_LSR);
2268 serial_port_in(port, UART_RX);
2269 serial_port_in(port, UART_IIR);
2270 serial_port_in(port, UART_MSR);
2271
2272 /*
2273 * At this point, there's no way the LSR could still be 0xff;
2274 * if it is, then bail out, because there's likely no UART
2275 * here.
2276 */
2277 if (!(port->flags & UPF_BUGGY_UART) &&
2278 (serial_port_in(port, UART_LSR) == 0xff)) {
2279 dev_info_ratelimited(port->dev, "LSR safety check engaged!\n");
2280 retval = -ENODEV;
2281 goto out;
2282 }
2283
2284 /*
2285 * For a XR16C850, we need to set the trigger levels
2286 */
2287 if (port->type == PORT_16850) {
2288 unsigned char fctr;
2289
2290 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
2291
2292 fctr = serial_in(up, UART_FCTR) & ~(UART_FCTR_RX|UART_FCTR_TX);
2293 serial_port_out(port, UART_FCTR,
2294 fctr | UART_FCTR_TRGD | UART_FCTR_RX);
2295 serial_port_out(port, UART_TRG, UART_TRG_96);
2296 serial_port_out(port, UART_FCTR,
2297 fctr | UART_FCTR_TRGD | UART_FCTR_TX);
2298 serial_port_out(port, UART_TRG, UART_TRG_96);
2299
2300 serial_port_out(port, UART_LCR, 0);
2301 }
2302
2303 /*
2304 * For the Altera 16550 variants, set TX threshold trigger level.
2305 */
2306 if (((port->type == PORT_ALTR_16550_F32) ||
2307 (port->type == PORT_ALTR_16550_F64) ||
2308 (port->type == PORT_ALTR_16550_F128)) && (port->fifosize > 1)) {
2309 /* Bounds checking of TX threshold (valid 0 to fifosize-2) */
2310 if ((up->tx_loadsz < 2) || (up->tx_loadsz > port->fifosize)) {
2311 dev_err(port->dev, "TX FIFO Threshold errors, skipping\n");
2312 } else {
2313 serial_port_out(port, UART_ALTR_AFR,
2314 UART_ALTR_EN_TXFIFO_LW);
2315 serial_port_out(port, UART_ALTR_TX_LOW,
2316 port->fifosize - up->tx_loadsz);
2317 port->handle_irq = serial8250_tx_threshold_handle_irq;
2318 }
2319 }
2320
2321 /* Check if we need to have shared IRQs */
2322 if (port->irq && (up->port.flags & UPF_SHARE_IRQ))
2323 up->port.irqflags |= IRQF_SHARED;
2324
2325 retval = up->ops->setup_irq(up);
2326 if (retval)
2327 goto out;
2328
2329 if (port->irq && !(up->port.flags & UPF_NO_THRE_TEST)) {
2330 unsigned char iir1;
2331
2332 if (port->irqflags & IRQF_SHARED)
2333 disable_irq_nosync(port->irq);
2334
2335 /*
2336 * Test for UARTs that do not reassert THRE when the
2337 * transmitter is idle and the interrupt has already
2338 * been cleared. Real 16550s should always reassert
2339 * this interrupt whenever the transmitter is idle and
2340 * the interrupt is enabled. Delays are necessary to
2341 * allow register changes to become visible.
2342 *
2343 * Synchronize UART_IER access against the console.
2344 */
2345 spin_lock_irqsave(&port->lock, flags);
2346
2347 wait_for_xmitr(up, UART_LSR_THRE);
2348 serial_port_out_sync(port, UART_IER, UART_IER_THRI);
2349 udelay(1); /* allow THRE to set */
2350 iir1 = serial_port_in(port, UART_IIR);
2351 serial_port_out(port, UART_IER, 0);
2352 serial_port_out_sync(port, UART_IER, UART_IER_THRI);
2353 udelay(1); /* allow a working UART time to re-assert THRE */
2354 iir = serial_port_in(port, UART_IIR);
2355 serial_port_out(port, UART_IER, 0);
2356
2357 spin_unlock_irqrestore(&port->lock, flags);
2358
2359 if (port->irqflags & IRQF_SHARED)
2360 enable_irq(port->irq);
2361
2362 /*
2363 * If the interrupt is not reasserted, or we otherwise
2364 * don't trust the iir, setup a timer to kick the UART
2365 * on a regular basis.
2366 */
2367 if ((!(iir1 & UART_IIR_NO_INT) && (iir & UART_IIR_NO_INT)) ||
2368 up->port.flags & UPF_BUG_THRE) {
2369 up->bugs |= UART_BUG_THRE;
2370 }
2371 }
2372
2373 up->ops->setup_timer(up);
2374
2375 /*
2376 * Now, initialize the UART
2377 */
2378 serial_port_out(port, UART_LCR, UART_LCR_WLEN8);
2379
2380 spin_lock_irqsave(&port->lock, flags);
2381 if (up->port.flags & UPF_FOURPORT) {
2382 if (!up->port.irq)
2383 up->port.mctrl |= TIOCM_OUT1;
2384 } else
2385 /*
2386 * Most PC uarts need OUT2 raised to enable interrupts.
2387 */
2388 if (port->irq)
2389 up->port.mctrl |= TIOCM_OUT2;
2390
2391 serial8250_set_mctrl(port, port->mctrl);
2392
2393 /*
2394 * Serial over Lan (SoL) hack:
2395 * Intel 8257x Gigabit ethernet chips have a 16550 emulation, to be
2396 * used for Serial Over Lan. Those chips take a longer time than a
2397 * normal serial device to signalize that a transmission data was
2398 * queued. Due to that, the above test generally fails. One solution
2399 * would be to delay the reading of iir. However, this is not
2400 * reliable, since the timeout is variable. So, let's just don't
2401 * test if we receive TX irq. This way, we'll never enable
2402 * UART_BUG_TXEN.
2403 */
2404 if (up->port.quirks & UPQ_NO_TXEN_TEST)
2405 goto dont_test_tx_en;
2406
2407 /*
2408 * Do a quick test to see if we receive an interrupt when we enable
2409 * the TX irq.
2410 */
2411 serial_port_out(port, UART_IER, UART_IER_THRI);
2412 lsr = serial_port_in(port, UART_LSR);
2413 iir = serial_port_in(port, UART_IIR);
2414 serial_port_out(port, UART_IER, 0);
2415
2416 if (lsr & UART_LSR_TEMT && iir & UART_IIR_NO_INT) {
2417 if (!(up->bugs & UART_BUG_TXEN)) {
2418 up->bugs |= UART_BUG_TXEN;
2419 dev_dbg(port->dev, "enabling bad tx status workarounds\n");
2420 }
2421 } else {
2422 up->bugs &= ~UART_BUG_TXEN;
2423 }
2424
2425 dont_test_tx_en:
2426 spin_unlock_irqrestore(&port->lock, flags);
2427
2428 /*
2429 * Clear the interrupt registers again for luck, and clear the
2430 * saved flags to avoid getting false values from polling
2431 * routines or the previous session.
2432 */
2433 serial_port_in(port, UART_LSR);
2434 serial_port_in(port, UART_RX);
2435 serial_port_in(port, UART_IIR);
2436 serial_port_in(port, UART_MSR);
2437 up->lsr_saved_flags = 0;
2438 up->msr_saved_flags = 0;
2439
2440 /*
2441 * Request DMA channels for both RX and TX.
2442 */
2443 if (up->dma) {
2444 const char *msg = NULL;
2445
2446 if (uart_console(port))
2447 msg = "forbid DMA for kernel console";
2448 else if (serial8250_request_dma(up))
2449 msg = "failed to request DMA";
2450 if (msg) {
2451 dev_warn_ratelimited(port->dev, "%s\n", msg);
2452 up->dma = NULL;
2453 }
2454 }
2455
2456 /*
2457 * Set the IER shadow for rx interrupts but defer actual interrupt
2458 * enable until after the FIFOs are enabled; otherwise, an already-
2459 * active sender can swamp the interrupt handler with "too much work".
2460 */
2461 up->ier = UART_IER_RLSI | UART_IER_RDI;
2462
2463 if (port->flags & UPF_FOURPORT) {
2464 unsigned int icp;
2465 /*
2466 * Enable interrupts on the AST Fourport board
2467 */
2468 icp = (port->iobase & 0xfe0) | 0x01f;
2469 outb_p(0x80, icp);
2470 inb_p(icp);
2471 }
2472 retval = 0;
2473 out:
2474 serial8250_rpm_put(up);
2475 return retval;
2476 }
2477 EXPORT_SYMBOL_GPL(serial8250_do_startup);
2478
serial8250_startup(struct uart_port * port)2479 static int serial8250_startup(struct uart_port *port)
2480 {
2481 if (port->startup)
2482 return port->startup(port);
2483 return serial8250_do_startup(port);
2484 }
2485
serial8250_do_shutdown(struct uart_port * port)2486 void serial8250_do_shutdown(struct uart_port *port)
2487 {
2488 struct uart_8250_port *up = up_to_u8250p(port);
2489 unsigned long flags;
2490
2491 serial8250_rpm_get(up);
2492 /*
2493 * Disable interrupts from this port
2494 *
2495 * Synchronize UART_IER access against the console.
2496 */
2497 spin_lock_irqsave(&port->lock, flags);
2498 up->ier = 0;
2499 serial_port_out(port, UART_IER, 0);
2500 spin_unlock_irqrestore(&port->lock, flags);
2501
2502 synchronize_irq(port->irq);
2503
2504 if (up->dma)
2505 serial8250_release_dma(up);
2506
2507 spin_lock_irqsave(&port->lock, flags);
2508 if (port->flags & UPF_FOURPORT) {
2509 /* reset interrupts on the AST Fourport board */
2510 inb((port->iobase & 0xfe0) | 0x1f);
2511 port->mctrl |= TIOCM_OUT1;
2512 } else
2513 port->mctrl &= ~TIOCM_OUT2;
2514
2515 serial8250_set_mctrl(port, port->mctrl);
2516 spin_unlock_irqrestore(&port->lock, flags);
2517
2518 /*
2519 * Disable break condition and FIFOs
2520 */
2521 serial_port_out(port, UART_LCR,
2522 serial_port_in(port, UART_LCR) & ~UART_LCR_SBC);
2523 serial8250_clear_fifos(up);
2524
2525 #ifdef CONFIG_SERIAL_8250_RSA
2526 /*
2527 * Reset the RSA board back to 115kbps compat mode.
2528 */
2529 disable_rsa(up);
2530 #endif
2531
2532 /*
2533 * Read data port to reset things, and then unlink from
2534 * the IRQ chain.
2535 */
2536 serial_port_in(port, UART_RX);
2537 serial8250_rpm_put(up);
2538
2539 up->ops->release_irq(up);
2540 }
2541 EXPORT_SYMBOL_GPL(serial8250_do_shutdown);
2542
serial8250_shutdown(struct uart_port * port)2543 static void serial8250_shutdown(struct uart_port *port)
2544 {
2545 if (port->shutdown)
2546 port->shutdown(port);
2547 else
2548 serial8250_do_shutdown(port);
2549 }
2550
2551 /* Nuvoton NPCM UARTs have a custom divisor calculation */
npcm_get_divisor(struct uart_8250_port * up,unsigned int baud)2552 static unsigned int npcm_get_divisor(struct uart_8250_port *up,
2553 unsigned int baud)
2554 {
2555 struct uart_port *port = &up->port;
2556
2557 return DIV_ROUND_CLOSEST(port->uartclk, 16 * baud + 2) - 2;
2558 }
2559
serial8250_do_get_divisor(struct uart_port * port,unsigned int baud,unsigned int * frac)2560 static unsigned int serial8250_do_get_divisor(struct uart_port *port,
2561 unsigned int baud,
2562 unsigned int *frac)
2563 {
2564 upf_t magic_multiplier = port->flags & UPF_MAGIC_MULTIPLIER;
2565 struct uart_8250_port *up = up_to_u8250p(port);
2566 unsigned int quot;
2567
2568 /*
2569 * Handle magic divisors for baud rates above baud_base on SMSC
2570 * Super I/O chips. We clamp custom rates from clk/6 and clk/12
2571 * up to clk/4 (0x8001) and clk/8 (0x8002) respectively. These
2572 * magic divisors actually reprogram the baud rate generator's
2573 * reference clock derived from chips's 14.318MHz clock input.
2574 *
2575 * Documentation claims that with these magic divisors the base
2576 * frequencies of 7.3728MHz and 3.6864MHz are used respectively
2577 * for the extra baud rates of 460800bps and 230400bps rather
2578 * than the usual base frequency of 1.8462MHz. However empirical
2579 * evidence contradicts that.
2580 *
2581 * Instead bit 7 of the DLM register (bit 15 of the divisor) is
2582 * effectively used as a clock prescaler selection bit for the
2583 * base frequency of 7.3728MHz, always used. If set to 0, then
2584 * the base frequency is divided by 4 for use by the Baud Rate
2585 * Generator, for the usual arrangement where the value of 1 of
2586 * the divisor produces the baud rate of 115200bps. Conversely,
2587 * if set to 1 and high-speed operation has been enabled with the
2588 * Serial Port Mode Register in the Device Configuration Space,
2589 * then the base frequency is supplied directly to the Baud Rate
2590 * Generator, so for the divisor values of 0x8001, 0x8002, 0x8003,
2591 * 0x8004, etc. the respective baud rates produced are 460800bps,
2592 * 230400bps, 153600bps, 115200bps, etc.
2593 *
2594 * In all cases only low 15 bits of the divisor are used to divide
2595 * the baud base and therefore 32767 is the maximum divisor value
2596 * possible, even though documentation says that the programmable
2597 * Baud Rate Generator is capable of dividing the internal PLL
2598 * clock by any divisor from 1 to 65535.
2599 */
2600 if (magic_multiplier && baud >= port->uartclk / 6)
2601 quot = 0x8001;
2602 else if (magic_multiplier && baud >= port->uartclk / 12)
2603 quot = 0x8002;
2604 else if (up->port.type == PORT_NPCM)
2605 quot = npcm_get_divisor(up, baud);
2606 else
2607 quot = uart_get_divisor(port, baud);
2608
2609 /*
2610 * Oxford Semi 952 rev B workaround
2611 */
2612 if (up->bugs & UART_BUG_QUOT && (quot & 0xff) == 0)
2613 quot++;
2614
2615 return quot;
2616 }
2617
serial8250_get_divisor(struct uart_port * port,unsigned int baud,unsigned int * frac)2618 static unsigned int serial8250_get_divisor(struct uart_port *port,
2619 unsigned int baud,
2620 unsigned int *frac)
2621 {
2622 if (port->get_divisor)
2623 return port->get_divisor(port, baud, frac);
2624
2625 return serial8250_do_get_divisor(port, baud, frac);
2626 }
2627
serial8250_compute_lcr(struct uart_8250_port * up,tcflag_t c_cflag)2628 static unsigned char serial8250_compute_lcr(struct uart_8250_port *up,
2629 tcflag_t c_cflag)
2630 {
2631 unsigned char cval;
2632
2633 cval = UART_LCR_WLEN(tty_get_char_size(c_cflag));
2634
2635 if (c_cflag & CSTOPB)
2636 cval |= UART_LCR_STOP;
2637 if (c_cflag & PARENB)
2638 cval |= UART_LCR_PARITY;
2639 if (!(c_cflag & PARODD))
2640 cval |= UART_LCR_EPAR;
2641 if (c_cflag & CMSPAR)
2642 cval |= UART_LCR_SPAR;
2643
2644 return cval;
2645 }
2646
serial8250_do_set_divisor(struct uart_port * port,unsigned int baud,unsigned int quot,unsigned int quot_frac)2647 void serial8250_do_set_divisor(struct uart_port *port, unsigned int baud,
2648 unsigned int quot, unsigned int quot_frac)
2649 {
2650 struct uart_8250_port *up = up_to_u8250p(port);
2651
2652 /* Workaround to enable 115200 baud on OMAP1510 internal ports */
2653 if (is_omap1510_8250(up)) {
2654 if (baud == 115200) {
2655 quot = 1;
2656 serial_port_out(port, UART_OMAP_OSC_12M_SEL, 1);
2657 } else
2658 serial_port_out(port, UART_OMAP_OSC_12M_SEL, 0);
2659 }
2660
2661 /*
2662 * For NatSemi, switch to bank 2 not bank 1, to avoid resetting EXCR2,
2663 * otherwise just set DLAB
2664 */
2665 if (up->capabilities & UART_NATSEMI)
2666 serial_port_out(port, UART_LCR, 0xe0);
2667 else
2668 serial_port_out(port, UART_LCR, up->lcr | UART_LCR_DLAB);
2669
2670 serial_dl_write(up, quot);
2671 }
2672 EXPORT_SYMBOL_GPL(serial8250_do_set_divisor);
2673
serial8250_set_divisor(struct uart_port * port,unsigned int baud,unsigned int quot,unsigned int quot_frac)2674 static void serial8250_set_divisor(struct uart_port *port, unsigned int baud,
2675 unsigned int quot, unsigned int quot_frac)
2676 {
2677 if (port->set_divisor)
2678 port->set_divisor(port, baud, quot, quot_frac);
2679 else
2680 serial8250_do_set_divisor(port, baud, quot, quot_frac);
2681 }
2682
serial8250_get_baud_rate(struct uart_port * port,struct ktermios * termios,const struct ktermios * old)2683 static unsigned int serial8250_get_baud_rate(struct uart_port *port,
2684 struct ktermios *termios,
2685 const struct ktermios *old)
2686 {
2687 unsigned int tolerance = port->uartclk / 100;
2688 unsigned int min;
2689 unsigned int max;
2690
2691 /*
2692 * Handle magic divisors for baud rates above baud_base on SMSC
2693 * Super I/O chips. Enable custom rates of clk/4 and clk/8, but
2694 * disable divisor values beyond 32767, which are unavailable.
2695 */
2696 if (port->flags & UPF_MAGIC_MULTIPLIER) {
2697 min = port->uartclk / 16 / UART_DIV_MAX >> 1;
2698 max = (port->uartclk + tolerance) / 4;
2699 } else {
2700 min = port->uartclk / 16 / UART_DIV_MAX;
2701 max = (port->uartclk + tolerance) / 16;
2702 }
2703
2704 /*
2705 * Ask the core to calculate the divisor for us.
2706 * Allow 1% tolerance at the upper limit so uart clks marginally
2707 * slower than nominal still match standard baud rates without
2708 * causing transmission errors.
2709 */
2710 return uart_get_baud_rate(port, termios, old, min, max);
2711 }
2712
2713 /*
2714 * Note in order to avoid the tty port mutex deadlock don't use the next method
2715 * within the uart port callbacks. Primarily it's supposed to be utilized to
2716 * handle a sudden reference clock rate change.
2717 */
serial8250_update_uartclk(struct uart_port * port,unsigned int uartclk)2718 void serial8250_update_uartclk(struct uart_port *port, unsigned int uartclk)
2719 {
2720 struct uart_8250_port *up = up_to_u8250p(port);
2721 struct tty_port *tport = &port->state->port;
2722 unsigned int baud, quot, frac = 0;
2723 struct ktermios *termios;
2724 struct tty_struct *tty;
2725 unsigned long flags;
2726
2727 tty = tty_port_tty_get(tport);
2728 if (!tty) {
2729 mutex_lock(&tport->mutex);
2730 port->uartclk = uartclk;
2731 mutex_unlock(&tport->mutex);
2732 return;
2733 }
2734
2735 down_write(&tty->termios_rwsem);
2736 mutex_lock(&tport->mutex);
2737
2738 if (port->uartclk == uartclk)
2739 goto out_unlock;
2740
2741 port->uartclk = uartclk;
2742
2743 if (!tty_port_initialized(tport))
2744 goto out_unlock;
2745
2746 termios = &tty->termios;
2747
2748 baud = serial8250_get_baud_rate(port, termios, NULL);
2749 quot = serial8250_get_divisor(port, baud, &frac);
2750
2751 serial8250_rpm_get(up);
2752 spin_lock_irqsave(&port->lock, flags);
2753
2754 uart_update_timeout(port, termios->c_cflag, baud);
2755
2756 serial8250_set_divisor(port, baud, quot, frac);
2757 serial_port_out(port, UART_LCR, up->lcr);
2758
2759 spin_unlock_irqrestore(&port->lock, flags);
2760 serial8250_rpm_put(up);
2761
2762 out_unlock:
2763 mutex_unlock(&tport->mutex);
2764 up_write(&tty->termios_rwsem);
2765 tty_kref_put(tty);
2766 }
2767 EXPORT_SYMBOL_GPL(serial8250_update_uartclk);
2768
2769 void
serial8250_do_set_termios(struct uart_port * port,struct ktermios * termios,const struct ktermios * old)2770 serial8250_do_set_termios(struct uart_port *port, struct ktermios *termios,
2771 const struct ktermios *old)
2772 {
2773 struct uart_8250_port *up = up_to_u8250p(port);
2774 unsigned char cval;
2775 unsigned long flags;
2776 unsigned int baud, quot, frac = 0;
2777
2778 if (up->capabilities & UART_CAP_MINI) {
2779 termios->c_cflag &= ~(CSTOPB | PARENB | PARODD | CMSPAR);
2780 if ((termios->c_cflag & CSIZE) == CS5 ||
2781 (termios->c_cflag & CSIZE) == CS6)
2782 termios->c_cflag = (termios->c_cflag & ~CSIZE) | CS7;
2783 }
2784 cval = serial8250_compute_lcr(up, termios->c_cflag);
2785
2786 baud = serial8250_get_baud_rate(port, termios, old);
2787 quot = serial8250_get_divisor(port, baud, &frac);
2788
2789 /*
2790 * Ok, we're now changing the port state. Do it with
2791 * interrupts disabled.
2792 *
2793 * Synchronize UART_IER access against the console.
2794 */
2795 serial8250_rpm_get(up);
2796 spin_lock_irqsave(&port->lock, flags);
2797
2798 up->lcr = cval; /* Save computed LCR */
2799
2800 if (up->capabilities & UART_CAP_FIFO && port->fifosize > 1) {
2801 if (baud < 2400 && !up->dma) {
2802 up->fcr &= ~UART_FCR_TRIGGER_MASK;
2803 up->fcr |= UART_FCR_TRIGGER_1;
2804 }
2805 }
2806
2807 /*
2808 * MCR-based auto flow control. When AFE is enabled, RTS will be
2809 * deasserted when the receive FIFO contains more characters than
2810 * the trigger, or the MCR RTS bit is cleared.
2811 */
2812 if (up->capabilities & UART_CAP_AFE) {
2813 up->mcr &= ~UART_MCR_AFE;
2814 if (termios->c_cflag & CRTSCTS)
2815 up->mcr |= UART_MCR_AFE;
2816 }
2817
2818 /*
2819 * Update the per-port timeout.
2820 */
2821 uart_update_timeout(port, termios->c_cflag, baud);
2822
2823 port->read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
2824 if (termios->c_iflag & INPCK)
2825 port->read_status_mask |= UART_LSR_FE | UART_LSR_PE;
2826 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
2827 port->read_status_mask |= UART_LSR_BI;
2828
2829 /*
2830 * Characters to ignore
2831 */
2832 port->ignore_status_mask = 0;
2833 if (termios->c_iflag & IGNPAR)
2834 port->ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
2835 if (termios->c_iflag & IGNBRK) {
2836 port->ignore_status_mask |= UART_LSR_BI;
2837 /*
2838 * If we're ignoring parity and break indicators,
2839 * ignore overruns too (for real raw support).
2840 */
2841 if (termios->c_iflag & IGNPAR)
2842 port->ignore_status_mask |= UART_LSR_OE;
2843 }
2844
2845 /*
2846 * ignore all characters if CREAD is not set
2847 */
2848 if ((termios->c_cflag & CREAD) == 0)
2849 port->ignore_status_mask |= UART_LSR_DR;
2850
2851 /*
2852 * CTS flow control flag and modem status interrupts
2853 */
2854 up->ier &= ~UART_IER_MSI;
2855 if (!(up->bugs & UART_BUG_NOMSR) &&
2856 UART_ENABLE_MS(&up->port, termios->c_cflag))
2857 up->ier |= UART_IER_MSI;
2858 if (up->capabilities & UART_CAP_UUE)
2859 up->ier |= UART_IER_UUE;
2860 if (up->capabilities & UART_CAP_RTOIE)
2861 up->ier |= UART_IER_RTOIE;
2862
2863 serial_port_out(port, UART_IER, up->ier);
2864
2865 if (up->capabilities & UART_CAP_EFR) {
2866 unsigned char efr = 0;
2867 /*
2868 * TI16C752/Startech hardware flow control. FIXME:
2869 * - TI16C752 requires control thresholds to be set.
2870 * - UART_MCR_RTS is ineffective if auto-RTS mode is enabled.
2871 */
2872 if (termios->c_cflag & CRTSCTS)
2873 efr |= UART_EFR_CTS;
2874
2875 serial_port_out(port, UART_LCR, UART_LCR_CONF_MODE_B);
2876 if (port->flags & UPF_EXAR_EFR)
2877 serial_port_out(port, UART_XR_EFR, efr);
2878 else
2879 serial_port_out(port, UART_EFR, efr);
2880 }
2881
2882 serial8250_set_divisor(port, baud, quot, frac);
2883
2884 /*
2885 * LCR DLAB must be set to enable 64-byte FIFO mode. If the FCR
2886 * is written without DLAB set, this mode will be disabled.
2887 */
2888 if (port->type == PORT_16750)
2889 serial_port_out(port, UART_FCR, up->fcr);
2890
2891 serial_port_out(port, UART_LCR, up->lcr); /* reset DLAB */
2892 if (port->type != PORT_16750) {
2893 /* emulated UARTs (Lucent Venus 167x) need two steps */
2894 if (up->fcr & UART_FCR_ENABLE_FIFO)
2895 serial_port_out(port, UART_FCR, UART_FCR_ENABLE_FIFO);
2896 serial_port_out(port, UART_FCR, up->fcr); /* set fcr */
2897 }
2898 serial8250_set_mctrl(port, port->mctrl);
2899 spin_unlock_irqrestore(&port->lock, flags);
2900 serial8250_rpm_put(up);
2901
2902 /* Don't rewrite B0 */
2903 if (tty_termios_baud_rate(termios))
2904 tty_termios_encode_baud_rate(termios, baud, baud);
2905 }
2906 EXPORT_SYMBOL(serial8250_do_set_termios);
2907
2908 static void
serial8250_set_termios(struct uart_port * port,struct ktermios * termios,const struct ktermios * old)2909 serial8250_set_termios(struct uart_port *port, struct ktermios *termios,
2910 const struct ktermios *old)
2911 {
2912 if (port->set_termios)
2913 port->set_termios(port, termios, old);
2914 else
2915 serial8250_do_set_termios(port, termios, old);
2916 }
2917
serial8250_do_set_ldisc(struct uart_port * port,struct ktermios * termios)2918 void serial8250_do_set_ldisc(struct uart_port *port, struct ktermios *termios)
2919 {
2920 if (termios->c_line == N_PPS) {
2921 port->flags |= UPF_HARDPPS_CD;
2922 spin_lock_irq(&port->lock);
2923 serial8250_enable_ms(port);
2924 spin_unlock_irq(&port->lock);
2925 } else {
2926 port->flags &= ~UPF_HARDPPS_CD;
2927 if (!UART_ENABLE_MS(port, termios->c_cflag)) {
2928 spin_lock_irq(&port->lock);
2929 serial8250_disable_ms(port);
2930 spin_unlock_irq(&port->lock);
2931 }
2932 }
2933 }
2934 EXPORT_SYMBOL_GPL(serial8250_do_set_ldisc);
2935
2936 static void
serial8250_set_ldisc(struct uart_port * port,struct ktermios * termios)2937 serial8250_set_ldisc(struct uart_port *port, struct ktermios *termios)
2938 {
2939 if (port->set_ldisc)
2940 port->set_ldisc(port, termios);
2941 else
2942 serial8250_do_set_ldisc(port, termios);
2943 }
2944
serial8250_do_pm(struct uart_port * port,unsigned int state,unsigned int oldstate)2945 void serial8250_do_pm(struct uart_port *port, unsigned int state,
2946 unsigned int oldstate)
2947 {
2948 struct uart_8250_port *p = up_to_u8250p(port);
2949
2950 serial8250_set_sleep(p, state != 0);
2951 }
2952 EXPORT_SYMBOL(serial8250_do_pm);
2953
2954 static void
serial8250_pm(struct uart_port * port,unsigned int state,unsigned int oldstate)2955 serial8250_pm(struct uart_port *port, unsigned int state,
2956 unsigned int oldstate)
2957 {
2958 if (port->pm)
2959 port->pm(port, state, oldstate);
2960 else
2961 serial8250_do_pm(port, state, oldstate);
2962 }
2963
serial8250_port_size(struct uart_8250_port * pt)2964 static unsigned int serial8250_port_size(struct uart_8250_port *pt)
2965 {
2966 if (pt->port.mapsize)
2967 return pt->port.mapsize;
2968 if (is_omap1_8250(pt))
2969 return 0x16 << pt->port.regshift;
2970
2971 return 8 << pt->port.regshift;
2972 }
2973
2974 /*
2975 * Resource handling.
2976 */
serial8250_request_std_resource(struct uart_8250_port * up)2977 static int serial8250_request_std_resource(struct uart_8250_port *up)
2978 {
2979 unsigned int size = serial8250_port_size(up);
2980 struct uart_port *port = &up->port;
2981 int ret = 0;
2982
2983 switch (port->iotype) {
2984 case UPIO_AU:
2985 case UPIO_TSI:
2986 case UPIO_MEM32:
2987 case UPIO_MEM32BE:
2988 case UPIO_MEM16:
2989 case UPIO_MEM:
2990 if (!port->mapbase) {
2991 ret = -EINVAL;
2992 break;
2993 }
2994
2995 if (!request_mem_region(port->mapbase, size, "serial")) {
2996 ret = -EBUSY;
2997 break;
2998 }
2999
3000 if (port->flags & UPF_IOREMAP) {
3001 port->membase = ioremap(port->mapbase, size);
3002 if (!port->membase) {
3003 release_mem_region(port->mapbase, size);
3004 ret = -ENOMEM;
3005 }
3006 }
3007 break;
3008
3009 case UPIO_HUB6:
3010 case UPIO_PORT:
3011 if (!request_region(port->iobase, size, "serial"))
3012 ret = -EBUSY;
3013 break;
3014 }
3015 return ret;
3016 }
3017
serial8250_release_std_resource(struct uart_8250_port * up)3018 static void serial8250_release_std_resource(struct uart_8250_port *up)
3019 {
3020 unsigned int size = serial8250_port_size(up);
3021 struct uart_port *port = &up->port;
3022
3023 switch (port->iotype) {
3024 case UPIO_AU:
3025 case UPIO_TSI:
3026 case UPIO_MEM32:
3027 case UPIO_MEM32BE:
3028 case UPIO_MEM16:
3029 case UPIO_MEM:
3030 if (!port->mapbase)
3031 break;
3032
3033 if (port->flags & UPF_IOREMAP) {
3034 iounmap(port->membase);
3035 port->membase = NULL;
3036 }
3037
3038 release_mem_region(port->mapbase, size);
3039 break;
3040
3041 case UPIO_HUB6:
3042 case UPIO_PORT:
3043 release_region(port->iobase, size);
3044 break;
3045 }
3046 }
3047
serial8250_release_port(struct uart_port * port)3048 static void serial8250_release_port(struct uart_port *port)
3049 {
3050 struct uart_8250_port *up = up_to_u8250p(port);
3051
3052 serial8250_release_std_resource(up);
3053 }
3054
serial8250_request_port(struct uart_port * port)3055 static int serial8250_request_port(struct uart_port *port)
3056 {
3057 struct uart_8250_port *up = up_to_u8250p(port);
3058
3059 return serial8250_request_std_resource(up);
3060 }
3061
fcr_get_rxtrig_bytes(struct uart_8250_port * up)3062 static int fcr_get_rxtrig_bytes(struct uart_8250_port *up)
3063 {
3064 const struct serial8250_config *conf_type = &uart_config[up->port.type];
3065 unsigned char bytes;
3066
3067 bytes = conf_type->rxtrig_bytes[UART_FCR_R_TRIG_BITS(up->fcr)];
3068
3069 return bytes ? bytes : -EOPNOTSUPP;
3070 }
3071
bytes_to_fcr_rxtrig(struct uart_8250_port * up,unsigned char bytes)3072 static int bytes_to_fcr_rxtrig(struct uart_8250_port *up, unsigned char bytes)
3073 {
3074 const struct serial8250_config *conf_type = &uart_config[up->port.type];
3075 int i;
3076
3077 if (!conf_type->rxtrig_bytes[UART_FCR_R_TRIG_BITS(UART_FCR_R_TRIG_00)])
3078 return -EOPNOTSUPP;
3079
3080 for (i = 1; i < UART_FCR_R_TRIG_MAX_STATE; i++) {
3081 if (bytes < conf_type->rxtrig_bytes[i])
3082 /* Use the nearest lower value */
3083 return (--i) << UART_FCR_R_TRIG_SHIFT;
3084 }
3085
3086 return UART_FCR_R_TRIG_11;
3087 }
3088
do_get_rxtrig(struct tty_port * port)3089 static int do_get_rxtrig(struct tty_port *port)
3090 {
3091 struct uart_state *state = container_of(port, struct uart_state, port);
3092 struct uart_port *uport = state->uart_port;
3093 struct uart_8250_port *up = up_to_u8250p(uport);
3094
3095 if (!(up->capabilities & UART_CAP_FIFO) || uport->fifosize <= 1)
3096 return -EINVAL;
3097
3098 return fcr_get_rxtrig_bytes(up);
3099 }
3100
do_serial8250_get_rxtrig(struct tty_port * port)3101 static int do_serial8250_get_rxtrig(struct tty_port *port)
3102 {
3103 int rxtrig_bytes;
3104
3105 mutex_lock(&port->mutex);
3106 rxtrig_bytes = do_get_rxtrig(port);
3107 mutex_unlock(&port->mutex);
3108
3109 return rxtrig_bytes;
3110 }
3111
rx_trig_bytes_show(struct device * dev,struct device_attribute * attr,char * buf)3112 static ssize_t rx_trig_bytes_show(struct device *dev,
3113 struct device_attribute *attr, char *buf)
3114 {
3115 struct tty_port *port = dev_get_drvdata(dev);
3116 int rxtrig_bytes;
3117
3118 rxtrig_bytes = do_serial8250_get_rxtrig(port);
3119 if (rxtrig_bytes < 0)
3120 return rxtrig_bytes;
3121
3122 return sysfs_emit(buf, "%d\n", rxtrig_bytes);
3123 }
3124
do_set_rxtrig(struct tty_port * port,unsigned char bytes)3125 static int do_set_rxtrig(struct tty_port *port, unsigned char bytes)
3126 {
3127 struct uart_state *state = container_of(port, struct uart_state, port);
3128 struct uart_port *uport = state->uart_port;
3129 struct uart_8250_port *up = up_to_u8250p(uport);
3130 int rxtrig;
3131
3132 if (!(up->capabilities & UART_CAP_FIFO) || uport->fifosize <= 1)
3133 return -EINVAL;
3134
3135 rxtrig = bytes_to_fcr_rxtrig(up, bytes);
3136 if (rxtrig < 0)
3137 return rxtrig;
3138
3139 serial8250_clear_fifos(up);
3140 up->fcr &= ~UART_FCR_TRIGGER_MASK;
3141 up->fcr |= (unsigned char)rxtrig;
3142 serial_out(up, UART_FCR, up->fcr);
3143 return 0;
3144 }
3145
do_serial8250_set_rxtrig(struct tty_port * port,unsigned char bytes)3146 static int do_serial8250_set_rxtrig(struct tty_port *port, unsigned char bytes)
3147 {
3148 int ret;
3149
3150 mutex_lock(&port->mutex);
3151 ret = do_set_rxtrig(port, bytes);
3152 mutex_unlock(&port->mutex);
3153
3154 return ret;
3155 }
3156
rx_trig_bytes_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)3157 static ssize_t rx_trig_bytes_store(struct device *dev,
3158 struct device_attribute *attr, const char *buf, size_t count)
3159 {
3160 struct tty_port *port = dev_get_drvdata(dev);
3161 unsigned char bytes;
3162 int ret;
3163
3164 if (!count)
3165 return -EINVAL;
3166
3167 ret = kstrtou8(buf, 10, &bytes);
3168 if (ret < 0)
3169 return ret;
3170
3171 ret = do_serial8250_set_rxtrig(port, bytes);
3172 if (ret < 0)
3173 return ret;
3174
3175 return count;
3176 }
3177
3178 static DEVICE_ATTR_RW(rx_trig_bytes);
3179
3180 static struct attribute *serial8250_dev_attrs[] = {
3181 &dev_attr_rx_trig_bytes.attr,
3182 NULL
3183 };
3184
3185 static struct attribute_group serial8250_dev_attr_group = {
3186 .attrs = serial8250_dev_attrs,
3187 };
3188
register_dev_spec_attr_grp(struct uart_8250_port * up)3189 static void register_dev_spec_attr_grp(struct uart_8250_port *up)
3190 {
3191 const struct serial8250_config *conf_type = &uart_config[up->port.type];
3192
3193 if (conf_type->rxtrig_bytes[0])
3194 up->port.attr_group = &serial8250_dev_attr_group;
3195 }
3196
serial8250_config_port(struct uart_port * port,int flags)3197 static void serial8250_config_port(struct uart_port *port, int flags)
3198 {
3199 struct uart_8250_port *up = up_to_u8250p(port);
3200 int ret;
3201
3202 /*
3203 * Find the region that we can probe for. This in turn
3204 * tells us whether we can probe for the type of port.
3205 */
3206 ret = serial8250_request_std_resource(up);
3207 if (ret < 0)
3208 return;
3209
3210 if (port->iotype != up->cur_iotype)
3211 set_io_from_upio(port);
3212
3213 if (flags & UART_CONFIG_TYPE)
3214 autoconfig(up);
3215
3216 /* HW bugs may trigger IRQ while IIR == NO_INT */
3217 if (port->type == PORT_TEGRA)
3218 up->bugs |= UART_BUG_NOMSR;
3219
3220 if (port->type != PORT_UNKNOWN && flags & UART_CONFIG_IRQ)
3221 autoconfig_irq(up);
3222
3223 if (port->type == PORT_UNKNOWN)
3224 serial8250_release_std_resource(up);
3225
3226 register_dev_spec_attr_grp(up);
3227 up->fcr = uart_config[up->port.type].fcr;
3228 }
3229
3230 static int
serial8250_verify_port(struct uart_port * port,struct serial_struct * ser)3231 serial8250_verify_port(struct uart_port *port, struct serial_struct *ser)
3232 {
3233 if (ser->irq >= nr_irqs || ser->irq < 0 ||
3234 ser->baud_base < 9600 || ser->type < PORT_UNKNOWN ||
3235 ser->type >= ARRAY_SIZE(uart_config) || ser->type == PORT_CIRRUS ||
3236 ser->type == PORT_STARTECH)
3237 return -EINVAL;
3238 return 0;
3239 }
3240
serial8250_type(struct uart_port * port)3241 static const char *serial8250_type(struct uart_port *port)
3242 {
3243 int type = port->type;
3244
3245 if (type >= ARRAY_SIZE(uart_config))
3246 type = 0;
3247 return uart_config[type].name;
3248 }
3249
3250 static const struct uart_ops serial8250_pops = {
3251 .tx_empty = serial8250_tx_empty,
3252 .set_mctrl = serial8250_set_mctrl,
3253 .get_mctrl = serial8250_get_mctrl,
3254 .stop_tx = serial8250_stop_tx,
3255 .start_tx = serial8250_start_tx,
3256 .throttle = serial8250_throttle,
3257 .unthrottle = serial8250_unthrottle,
3258 .stop_rx = serial8250_stop_rx,
3259 .enable_ms = serial8250_enable_ms,
3260 .break_ctl = serial8250_break_ctl,
3261 .startup = serial8250_startup,
3262 .shutdown = serial8250_shutdown,
3263 .set_termios = serial8250_set_termios,
3264 .set_ldisc = serial8250_set_ldisc,
3265 .pm = serial8250_pm,
3266 .type = serial8250_type,
3267 .release_port = serial8250_release_port,
3268 .request_port = serial8250_request_port,
3269 .config_port = serial8250_config_port,
3270 .verify_port = serial8250_verify_port,
3271 #ifdef CONFIG_CONSOLE_POLL
3272 .poll_get_char = serial8250_get_poll_char,
3273 .poll_put_char = serial8250_put_poll_char,
3274 #endif
3275 };
3276
serial8250_init_port(struct uart_8250_port * up)3277 void serial8250_init_port(struct uart_8250_port *up)
3278 {
3279 struct uart_port *port = &up->port;
3280
3281 spin_lock_init(&port->lock);
3282 port->ctrl_id = 0;
3283 port->pm = NULL;
3284 port->ops = &serial8250_pops;
3285 port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_8250_CONSOLE);
3286
3287 up->cur_iotype = 0xFF;
3288 }
3289 EXPORT_SYMBOL_GPL(serial8250_init_port);
3290
serial8250_set_defaults(struct uart_8250_port * up)3291 void serial8250_set_defaults(struct uart_8250_port *up)
3292 {
3293 struct uart_port *port = &up->port;
3294
3295 if (up->port.flags & UPF_FIXED_TYPE) {
3296 unsigned int type = up->port.type;
3297
3298 if (!up->port.fifosize)
3299 up->port.fifosize = uart_config[type].fifo_size;
3300 if (!up->tx_loadsz)
3301 up->tx_loadsz = uart_config[type].tx_loadsz;
3302 if (!up->capabilities)
3303 up->capabilities = uart_config[type].flags;
3304 }
3305
3306 set_io_from_upio(port);
3307
3308 /* default dma handlers */
3309 if (up->dma) {
3310 if (!up->dma->tx_dma)
3311 up->dma->tx_dma = serial8250_tx_dma;
3312 if (!up->dma->rx_dma)
3313 up->dma->rx_dma = serial8250_rx_dma;
3314 }
3315 }
3316 EXPORT_SYMBOL_GPL(serial8250_set_defaults);
3317
3318 #ifdef CONFIG_SERIAL_8250_CONSOLE
3319
serial8250_console_putchar(struct uart_port * port,unsigned char ch)3320 static void serial8250_console_putchar(struct uart_port *port, unsigned char ch)
3321 {
3322 struct uart_8250_port *up = up_to_u8250p(port);
3323
3324 wait_for_xmitr(up, UART_LSR_THRE);
3325 serial_port_out(port, UART_TX, ch);
3326 }
3327
3328 /*
3329 * Restore serial console when h/w power-off detected
3330 */
serial8250_console_restore(struct uart_8250_port * up)3331 static void serial8250_console_restore(struct uart_8250_port *up)
3332 {
3333 struct uart_port *port = &up->port;
3334 struct ktermios termios;
3335 unsigned int baud, quot, frac = 0;
3336
3337 termios.c_cflag = port->cons->cflag;
3338 termios.c_ispeed = port->cons->ispeed;
3339 termios.c_ospeed = port->cons->ospeed;
3340 if (port->state->port.tty && termios.c_cflag == 0) {
3341 termios.c_cflag = port->state->port.tty->termios.c_cflag;
3342 termios.c_ispeed = port->state->port.tty->termios.c_ispeed;
3343 termios.c_ospeed = port->state->port.tty->termios.c_ospeed;
3344 }
3345
3346 baud = serial8250_get_baud_rate(port, &termios, NULL);
3347 quot = serial8250_get_divisor(port, baud, &frac);
3348
3349 serial8250_set_divisor(port, baud, quot, frac);
3350 serial_port_out(port, UART_LCR, up->lcr);
3351 serial8250_out_MCR(up, up->mcr | UART_MCR_DTR | UART_MCR_RTS);
3352 }
3353
fifo_wait_for_lsr(struct uart_8250_port * up,unsigned int count)3354 static void fifo_wait_for_lsr(struct uart_8250_port *up, unsigned int count)
3355 {
3356 unsigned int i;
3357
3358 for (i = 0; i < count; i++) {
3359 if (wait_for_lsr(up, UART_LSR_THRE))
3360 return;
3361 }
3362 }
3363
3364 /*
3365 * Print a string to the serial port using the device FIFO
3366 *
3367 * It sends fifosize bytes and then waits for the fifo
3368 * to get empty.
3369 */
serial8250_console_fifo_write(struct uart_8250_port * up,const char * s,unsigned int count)3370 static void serial8250_console_fifo_write(struct uart_8250_port *up,
3371 const char *s, unsigned int count)
3372 {
3373 const char *end = s + count;
3374 unsigned int fifosize = up->tx_loadsz;
3375 unsigned int tx_count = 0;
3376 bool cr_sent = false;
3377 unsigned int i;
3378
3379 while (s != end) {
3380 /* Allow timeout for each byte of a possibly full FIFO */
3381 fifo_wait_for_lsr(up, fifosize);
3382
3383 for (i = 0; i < fifosize && s != end; ++i) {
3384 if (*s == '\n' && !cr_sent) {
3385 serial_out(up, UART_TX, '\r');
3386 cr_sent = true;
3387 } else {
3388 serial_out(up, UART_TX, *s++);
3389 cr_sent = false;
3390 }
3391 }
3392 tx_count = i;
3393 }
3394
3395 /*
3396 * Allow timeout for each byte written since the caller will only wait
3397 * for UART_LSR_BOTH_EMPTY using the timeout of a single character
3398 */
3399 fifo_wait_for_lsr(up, tx_count);
3400 }
3401
3402 /*
3403 * Print a string to the serial port trying not to disturb
3404 * any possible real use of the port...
3405 *
3406 * The console_lock must be held when we get here.
3407 *
3408 * Doing runtime PM is really a bad idea for the kernel console.
3409 * Thus, we assume the function is called when device is powered up.
3410 */
serial8250_console_write(struct uart_8250_port * up,const char * s,unsigned int count)3411 void serial8250_console_write(struct uart_8250_port *up, const char *s,
3412 unsigned int count)
3413 {
3414 struct uart_8250_em485 *em485 = up->em485;
3415 struct uart_port *port = &up->port;
3416 unsigned long flags;
3417 unsigned int ier, use_fifo;
3418 int locked = 1;
3419
3420 touch_nmi_watchdog();
3421
3422 if (oops_in_progress)
3423 locked = spin_trylock_irqsave(&port->lock, flags);
3424 else
3425 spin_lock_irqsave(&port->lock, flags);
3426
3427 /*
3428 * First save the IER then disable the interrupts
3429 */
3430 ier = serial_port_in(port, UART_IER);
3431 serial8250_clear_IER(up);
3432
3433 /* check scratch reg to see if port powered off during system sleep */
3434 if (up->canary && (up->canary != serial_port_in(port, UART_SCR))) {
3435 serial8250_console_restore(up);
3436 up->canary = 0;
3437 }
3438
3439 if (em485) {
3440 if (em485->tx_stopped)
3441 up->rs485_start_tx(up);
3442 mdelay(port->rs485.delay_rts_before_send);
3443 }
3444
3445 use_fifo = (up->capabilities & UART_CAP_FIFO) &&
3446 /*
3447 * BCM283x requires to check the fifo
3448 * after each byte.
3449 */
3450 !(up->capabilities & UART_CAP_MINI) &&
3451 /*
3452 * tx_loadsz contains the transmit fifo size
3453 */
3454 up->tx_loadsz > 1 &&
3455 (up->fcr & UART_FCR_ENABLE_FIFO) &&
3456 port->state &&
3457 test_bit(TTY_PORT_INITIALIZED, &port->state->port.iflags) &&
3458 /*
3459 * After we put a data in the fifo, the controller will send
3460 * it regardless of the CTS state. Therefore, only use fifo
3461 * if we don't use control flow.
3462 */
3463 !(up->port.flags & UPF_CONS_FLOW);
3464
3465 if (likely(use_fifo))
3466 serial8250_console_fifo_write(up, s, count);
3467 else
3468 uart_console_write(port, s, count, serial8250_console_putchar);
3469
3470 /*
3471 * Finally, wait for transmitter to become empty
3472 * and restore the IER
3473 */
3474 wait_for_xmitr(up, UART_LSR_BOTH_EMPTY);
3475
3476 if (em485) {
3477 mdelay(port->rs485.delay_rts_after_send);
3478 if (em485->tx_stopped)
3479 up->rs485_stop_tx(up);
3480 }
3481
3482 serial_port_out(port, UART_IER, ier);
3483
3484 /*
3485 * The receive handling will happen properly because the
3486 * receive ready bit will still be set; it is not cleared
3487 * on read. However, modem control will not, we must
3488 * call it if we have saved something in the saved flags
3489 * while processing with interrupts off.
3490 */
3491 if (up->msr_saved_flags)
3492 serial8250_modem_status(up);
3493
3494 if (locked)
3495 spin_unlock_irqrestore(&port->lock, flags);
3496 }
3497
probe_baud(struct uart_port * port)3498 static unsigned int probe_baud(struct uart_port *port)
3499 {
3500 unsigned char lcr, dll, dlm;
3501 unsigned int quot;
3502
3503 lcr = serial_port_in(port, UART_LCR);
3504 serial_port_out(port, UART_LCR, lcr | UART_LCR_DLAB);
3505 dll = serial_port_in(port, UART_DLL);
3506 dlm = serial_port_in(port, UART_DLM);
3507 serial_port_out(port, UART_LCR, lcr);
3508
3509 quot = (dlm << 8) | dll;
3510 return (port->uartclk / 16) / quot;
3511 }
3512
serial8250_console_setup(struct uart_port * port,char * options,bool probe)3513 int serial8250_console_setup(struct uart_port *port, char *options, bool probe)
3514 {
3515 int baud = 9600;
3516 int bits = 8;
3517 int parity = 'n';
3518 int flow = 'n';
3519 int ret;
3520
3521 if (!port->iobase && !port->membase)
3522 return -ENODEV;
3523
3524 if (options)
3525 uart_parse_options(options, &baud, &parity, &bits, &flow);
3526 else if (probe)
3527 baud = probe_baud(port);
3528
3529 ret = uart_set_options(port, port->cons, baud, parity, bits, flow);
3530 if (ret)
3531 return ret;
3532
3533 if (port->dev)
3534 pm_runtime_get_sync(port->dev);
3535
3536 return 0;
3537 }
3538
serial8250_console_exit(struct uart_port * port)3539 int serial8250_console_exit(struct uart_port *port)
3540 {
3541 if (port->dev)
3542 pm_runtime_put_sync(port->dev);
3543
3544 return 0;
3545 }
3546
3547 #endif /* CONFIG_SERIAL_8250_CONSOLE */
3548
3549 MODULE_LICENSE("GPL");
3550