xref: /openbmc/linux/drivers/gpu/drm/i915/display/intel_dp.c (revision 45ad842eafe484cc32e533823bc71878d1ac4a90)
1 /*
2  * Copyright © 2008 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  * Authors:
24  *    Keith Packard <keithp@keithp.com>
25  *
26  */
27 
28 #include <linux/export.h>
29 #include <linux/i2c.h>
30 #include <linux/notifier.h>
31 #include <linux/slab.h>
32 #include <linux/string_helpers.h>
33 #include <linux/timekeeping.h>
34 #include <linux/types.h>
35 
36 #include <asm/byteorder.h>
37 
38 #include <drm/display/drm_dp_helper.h>
39 #include <drm/display/drm_dsc_helper.h>
40 #include <drm/display/drm_hdmi_helper.h>
41 #include <drm/drm_atomic_helper.h>
42 #include <drm/drm_crtc.h>
43 #include <drm/drm_edid.h>
44 #include <drm/drm_probe_helper.h>
45 
46 #include "g4x_dp.h"
47 #include "i915_drv.h"
48 #include "i915_irq.h"
49 #include "i915_reg.h"
50 #include "intel_atomic.h"
51 #include "intel_audio.h"
52 #include "intel_backlight.h"
53 #include "intel_combo_phy_regs.h"
54 #include "intel_connector.h"
55 #include "intel_crtc.h"
56 #include "intel_cx0_phy.h"
57 #include "intel_ddi.h"
58 #include "intel_de.h"
59 #include "intel_display_types.h"
60 #include "intel_dp.h"
61 #include "intel_dp_aux.h"
62 #include "intel_dp_hdcp.h"
63 #include "intel_dp_link_training.h"
64 #include "intel_dp_mst.h"
65 #include "intel_dpio_phy.h"
66 #include "intel_dpll.h"
67 #include "intel_fifo_underrun.h"
68 #include "intel_hdcp.h"
69 #include "intel_hdmi.h"
70 #include "intel_hotplug.h"
71 #include "intel_hotplug_irq.h"
72 #include "intel_lspcon.h"
73 #include "intel_lvds.h"
74 #include "intel_panel.h"
75 #include "intel_pch_display.h"
76 #include "intel_pps.h"
77 #include "intel_psr.h"
78 #include "intel_tc.h"
79 #include "intel_vdsc.h"
80 #include "intel_vrr.h"
81 #include "intel_crtc_state_dump.h"
82 
83 /* DP DSC throughput values used for slice count calculations KPixels/s */
84 #define DP_DSC_PEAK_PIXEL_RATE			2720000
85 #define DP_DSC_MAX_ENC_THROUGHPUT_0		340000
86 #define DP_DSC_MAX_ENC_THROUGHPUT_1		400000
87 
88 /* DP DSC FEC Overhead factor = 1/(0.972261) */
89 #define DP_DSC_FEC_OVERHEAD_FACTOR		972261
90 
91 /* Compliance test status bits  */
92 #define INTEL_DP_RESOLUTION_SHIFT_MASK	0
93 #define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
94 #define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
95 #define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
96 
97 
98 /* Constants for DP DSC configurations */
99 static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};
100 
101 /* With Single pipe configuration, HW is capable of supporting maximum
102  * of 4 slices per line.
103  */
104 static const u8 valid_dsc_slicecount[] = {1, 2, 4};
105 
106 /**
107  * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
108  * @intel_dp: DP struct
109  *
110  * If a CPU or PCH DP output is attached to an eDP panel, this function
111  * will return true, and false otherwise.
112  *
113  * This function is not safe to use prior to encoder type being set.
114  */
intel_dp_is_edp(struct intel_dp * intel_dp)115 bool intel_dp_is_edp(struct intel_dp *intel_dp)
116 {
117 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
118 
119 	return dig_port->base.type == INTEL_OUTPUT_EDP;
120 }
121 
122 static void intel_dp_unset_edid(struct intel_dp *intel_dp);
123 
124 /* Is link rate UHBR and thus 128b/132b? */
intel_dp_is_uhbr(const struct intel_crtc_state * crtc_state)125 bool intel_dp_is_uhbr(const struct intel_crtc_state *crtc_state)
126 {
127 	return crtc_state->port_clock >= 1000000;
128 }
129 
intel_dp_set_default_sink_rates(struct intel_dp * intel_dp)130 static void intel_dp_set_default_sink_rates(struct intel_dp *intel_dp)
131 {
132 	intel_dp->sink_rates[0] = 162000;
133 	intel_dp->num_sink_rates = 1;
134 }
135 
136 /* update sink rates from dpcd */
intel_dp_set_dpcd_sink_rates(struct intel_dp * intel_dp)137 static void intel_dp_set_dpcd_sink_rates(struct intel_dp *intel_dp)
138 {
139 	static const int dp_rates[] = {
140 		162000, 270000, 540000, 810000
141 	};
142 	int i, max_rate;
143 	int max_lttpr_rate;
144 
145 	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) {
146 		/* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */
147 		static const int quirk_rates[] = { 162000, 270000, 324000 };
148 
149 		memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates));
150 		intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates);
151 
152 		return;
153 	}
154 
155 	/*
156 	 * Sink rates for 8b/10b.
157 	 */
158 	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
159 	max_lttpr_rate = drm_dp_lttpr_max_link_rate(intel_dp->lttpr_common_caps);
160 	if (max_lttpr_rate)
161 		max_rate = min(max_rate, max_lttpr_rate);
162 
163 	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
164 		if (dp_rates[i] > max_rate)
165 			break;
166 		intel_dp->sink_rates[i] = dp_rates[i];
167 	}
168 
169 	/*
170 	 * Sink rates for 128b/132b. If set, sink should support all 8b/10b
171 	 * rates and 10 Gbps.
172 	 */
173 	if (intel_dp->dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_128B132B) {
174 		u8 uhbr_rates = 0;
175 
176 		BUILD_BUG_ON(ARRAY_SIZE(intel_dp->sink_rates) < ARRAY_SIZE(dp_rates) + 3);
177 
178 		drm_dp_dpcd_readb(&intel_dp->aux,
179 				  DP_128B132B_SUPPORTED_LINK_RATES, &uhbr_rates);
180 
181 		if (drm_dp_lttpr_count(intel_dp->lttpr_common_caps)) {
182 			/* We have a repeater */
183 			if (intel_dp->lttpr_common_caps[0] >= 0x20 &&
184 			    intel_dp->lttpr_common_caps[DP_MAIN_LINK_CHANNEL_CODING_PHY_REPEATER -
185 							DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV] &
186 			    DP_PHY_REPEATER_128B132B_SUPPORTED) {
187 				/* Repeater supports 128b/132b, valid UHBR rates */
188 				uhbr_rates &= intel_dp->lttpr_common_caps[DP_PHY_REPEATER_128B132B_RATES -
189 									  DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV];
190 			} else {
191 				/* Does not support 128b/132b */
192 				uhbr_rates = 0;
193 			}
194 		}
195 
196 		if (uhbr_rates & DP_UHBR10)
197 			intel_dp->sink_rates[i++] = 1000000;
198 		if (uhbr_rates & DP_UHBR13_5)
199 			intel_dp->sink_rates[i++] = 1350000;
200 		if (uhbr_rates & DP_UHBR20)
201 			intel_dp->sink_rates[i++] = 2000000;
202 	}
203 
204 	intel_dp->num_sink_rates = i;
205 }
206 
intel_dp_set_sink_rates(struct intel_dp * intel_dp)207 static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
208 {
209 	struct intel_connector *connector = intel_dp->attached_connector;
210 	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
211 	struct intel_encoder *encoder = &intel_dig_port->base;
212 
213 	intel_dp_set_dpcd_sink_rates(intel_dp);
214 
215 	if (intel_dp->num_sink_rates)
216 		return;
217 
218 	drm_err(&dp_to_i915(intel_dp)->drm,
219 		"[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD with no link rates, using defaults\n",
220 		connector->base.base.id, connector->base.name,
221 		encoder->base.base.id, encoder->base.name);
222 
223 	intel_dp_set_default_sink_rates(intel_dp);
224 }
225 
intel_dp_set_default_max_sink_lane_count(struct intel_dp * intel_dp)226 static void intel_dp_set_default_max_sink_lane_count(struct intel_dp *intel_dp)
227 {
228 	intel_dp->max_sink_lane_count = 1;
229 }
230 
intel_dp_set_max_sink_lane_count(struct intel_dp * intel_dp)231 static void intel_dp_set_max_sink_lane_count(struct intel_dp *intel_dp)
232 {
233 	struct intel_connector *connector = intel_dp->attached_connector;
234 	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
235 	struct intel_encoder *encoder = &intel_dig_port->base;
236 
237 	intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
238 
239 	switch (intel_dp->max_sink_lane_count) {
240 	case 1:
241 	case 2:
242 	case 4:
243 		return;
244 	}
245 
246 	drm_err(&dp_to_i915(intel_dp)->drm,
247 		"[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD max lane count (%d), using default\n",
248 		connector->base.base.id, connector->base.name,
249 		encoder->base.base.id, encoder->base.name,
250 		intel_dp->max_sink_lane_count);
251 
252 	intel_dp_set_default_max_sink_lane_count(intel_dp);
253 }
254 
255 /* Get length of rates array potentially limited by max_rate. */
intel_dp_rate_limit_len(const int * rates,int len,int max_rate)256 static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
257 {
258 	int i;
259 
260 	/* Limit results by potentially reduced max rate */
261 	for (i = 0; i < len; i++) {
262 		if (rates[len - i - 1] <= max_rate)
263 			return len - i;
264 	}
265 
266 	return 0;
267 }
268 
269 /* Get length of common rates array potentially limited by max_rate. */
intel_dp_common_len_rate_limit(const struct intel_dp * intel_dp,int max_rate)270 static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
271 					  int max_rate)
272 {
273 	return intel_dp_rate_limit_len(intel_dp->common_rates,
274 				       intel_dp->num_common_rates, max_rate);
275 }
276 
intel_dp_common_rate(struct intel_dp * intel_dp,int index)277 static int intel_dp_common_rate(struct intel_dp *intel_dp, int index)
278 {
279 	if (drm_WARN_ON(&dp_to_i915(intel_dp)->drm,
280 			index < 0 || index >= intel_dp->num_common_rates))
281 		return 162000;
282 
283 	return intel_dp->common_rates[index];
284 }
285 
286 /* Theoretical max between source and sink */
intel_dp_max_common_rate(struct intel_dp * intel_dp)287 static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
288 {
289 	return intel_dp_common_rate(intel_dp, intel_dp->num_common_rates - 1);
290 }
291 
intel_dp_max_source_lane_count(struct intel_digital_port * dig_port)292 static int intel_dp_max_source_lane_count(struct intel_digital_port *dig_port)
293 {
294 	int vbt_max_lanes = intel_bios_dp_max_lane_count(dig_port->base.devdata);
295 	int max_lanes = dig_port->max_lanes;
296 
297 	if (vbt_max_lanes)
298 		max_lanes = min(max_lanes, vbt_max_lanes);
299 
300 	return max_lanes;
301 }
302 
303 /* Theoretical max between source and sink */
intel_dp_max_common_lane_count(struct intel_dp * intel_dp)304 static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
305 {
306 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
307 	int source_max = intel_dp_max_source_lane_count(dig_port);
308 	int sink_max = intel_dp->max_sink_lane_count;
309 	int fia_max = intel_tc_port_fia_max_lane_count(dig_port);
310 	int lttpr_max = drm_dp_lttpr_max_lane_count(intel_dp->lttpr_common_caps);
311 
312 	if (lttpr_max)
313 		sink_max = min(sink_max, lttpr_max);
314 
315 	return min3(source_max, sink_max, fia_max);
316 }
317 
intel_dp_max_lane_count(struct intel_dp * intel_dp)318 int intel_dp_max_lane_count(struct intel_dp *intel_dp)
319 {
320 	switch (intel_dp->max_link_lane_count) {
321 	case 1:
322 	case 2:
323 	case 4:
324 		return intel_dp->max_link_lane_count;
325 	default:
326 		MISSING_CASE(intel_dp->max_link_lane_count);
327 		return 1;
328 	}
329 }
330 
331 /*
332  * The required data bandwidth for a mode with given pixel clock and bpp. This
333  * is the required net bandwidth independent of the data bandwidth efficiency.
334  */
335 int
intel_dp_link_required(int pixel_clock,int bpp)336 intel_dp_link_required(int pixel_clock, int bpp)
337 {
338 	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
339 	return DIV_ROUND_UP(pixel_clock * bpp, 8);
340 }
341 
342 /*
343  * Given a link rate and lanes, get the data bandwidth.
344  *
345  * Data bandwidth is the actual payload rate, which depends on the data
346  * bandwidth efficiency and the link rate.
347  *
348  * For 8b/10b channel encoding, SST and non-FEC, the data bandwidth efficiency
349  * is 80%. For example, for a 1.62 Gbps link, 1.62*10^9 bps * 0.80 * (1/8) =
350  * 162000 kBps. With 8-bit symbols, we have 162000 kHz symbol clock. Just by
351  * coincidence, the port clock in kHz matches the data bandwidth in kBps, and
352  * they equal the link bit rate in Gbps multiplied by 100000. (Note that this no
353  * longer holds for data bandwidth as soon as FEC or MST is taken into account!)
354  *
355  * For 128b/132b channel encoding, the data bandwidth efficiency is 96.71%. For
356  * example, for a 10 Gbps link, 10*10^9 bps * 0.9671 * (1/8) = 1208875
357  * kBps. With 32-bit symbols, we have 312500 kHz symbol clock. The value 1000000
358  * does not match the symbol clock, the port clock (not even if you think in
359  * terms of a byte clock), nor the data bandwidth. It only matches the link bit
360  * rate in units of 10000 bps.
361  */
362 int
intel_dp_max_data_rate(int max_link_rate,int max_lanes)363 intel_dp_max_data_rate(int max_link_rate, int max_lanes)
364 {
365 	if (max_link_rate >= 1000000) {
366 		/*
367 		 * UHBR rates always use 128b/132b channel encoding, and have
368 		 * 97.71% data bandwidth efficiency. Consider max_link_rate the
369 		 * link bit rate in units of 10000 bps.
370 		 */
371 		int max_link_rate_kbps = max_link_rate * 10;
372 
373 		max_link_rate_kbps = DIV_ROUND_CLOSEST_ULL(mul_u32_u32(max_link_rate_kbps, 9671), 10000);
374 		max_link_rate = max_link_rate_kbps / 8;
375 	}
376 
377 	/*
378 	 * Lower than UHBR rates always use 8b/10b channel encoding, and have
379 	 * 80% data bandwidth efficiency for SST non-FEC. However, this turns
380 	 * out to be a nop by coincidence, and can be skipped:
381 	 *
382 	 *	int max_link_rate_kbps = max_link_rate * 10;
383 	 *	max_link_rate_kbps = DIV_ROUND_CLOSEST_ULL(max_link_rate_kbps * 8, 10);
384 	 *	max_link_rate = max_link_rate_kbps / 8;
385 	 */
386 
387 	return max_link_rate * max_lanes;
388 }
389 
intel_dp_can_bigjoiner(struct intel_dp * intel_dp)390 bool intel_dp_can_bigjoiner(struct intel_dp *intel_dp)
391 {
392 	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
393 	struct intel_encoder *encoder = &intel_dig_port->base;
394 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
395 
396 	/* eDP MSO is not compatible with joiner */
397 	if (intel_dp->mso_link_count)
398 		return false;
399 
400 	return DISPLAY_VER(dev_priv) >= 12 ||
401 		(DISPLAY_VER(dev_priv) == 11 &&
402 		 encoder->port != PORT_A);
403 }
404 
dg2_max_source_rate(struct intel_dp * intel_dp)405 static int dg2_max_source_rate(struct intel_dp *intel_dp)
406 {
407 	return intel_dp_is_edp(intel_dp) ? 810000 : 1350000;
408 }
409 
icl_max_source_rate(struct intel_dp * intel_dp)410 static int icl_max_source_rate(struct intel_dp *intel_dp)
411 {
412 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
413 	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
414 	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
415 
416 	if (intel_phy_is_combo(dev_priv, phy) && !intel_dp_is_edp(intel_dp))
417 		return 540000;
418 
419 	return 810000;
420 }
421 
ehl_max_source_rate(struct intel_dp * intel_dp)422 static int ehl_max_source_rate(struct intel_dp *intel_dp)
423 {
424 	if (intel_dp_is_edp(intel_dp))
425 		return 540000;
426 
427 	return 810000;
428 }
429 
mtl_max_source_rate(struct intel_dp * intel_dp)430 static int mtl_max_source_rate(struct intel_dp *intel_dp)
431 {
432 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
433 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
434 	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
435 
436 	if (intel_is_c10phy(i915, phy))
437 		return 810000;
438 
439 	return 2000000;
440 }
441 
vbt_max_link_rate(struct intel_dp * intel_dp)442 static int vbt_max_link_rate(struct intel_dp *intel_dp)
443 {
444 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
445 	int max_rate;
446 
447 	max_rate = intel_bios_dp_max_link_rate(encoder->devdata);
448 
449 	if (intel_dp_is_edp(intel_dp)) {
450 		struct intel_connector *connector = intel_dp->attached_connector;
451 		int edp_max_rate = connector->panel.vbt.edp.max_link_rate;
452 
453 		if (max_rate && edp_max_rate)
454 			max_rate = min(max_rate, edp_max_rate);
455 		else if (edp_max_rate)
456 			max_rate = edp_max_rate;
457 	}
458 
459 	return max_rate;
460 }
461 
462 static void
intel_dp_set_source_rates(struct intel_dp * intel_dp)463 intel_dp_set_source_rates(struct intel_dp *intel_dp)
464 {
465 	/* The values must be in increasing order */
466 	static const int mtl_rates[] = {
467 		162000, 216000, 243000, 270000, 324000, 432000, 540000, 675000,
468 		810000,	1000000, 1350000, 2000000,
469 	};
470 	static const int icl_rates[] = {
471 		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000,
472 		1000000, 1350000,
473 	};
474 	static const int bxt_rates[] = {
475 		162000, 216000, 243000, 270000, 324000, 432000, 540000
476 	};
477 	static const int skl_rates[] = {
478 		162000, 216000, 270000, 324000, 432000, 540000
479 	};
480 	static const int hsw_rates[] = {
481 		162000, 270000, 540000
482 	};
483 	static const int g4x_rates[] = {
484 		162000, 270000
485 	};
486 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
487 	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
488 	const int *source_rates;
489 	int size, max_rate = 0, vbt_max_rate;
490 
491 	/* This should only be done once */
492 	drm_WARN_ON(&dev_priv->drm,
493 		    intel_dp->source_rates || intel_dp->num_source_rates);
494 
495 	if (DISPLAY_VER(dev_priv) >= 14) {
496 		source_rates = mtl_rates;
497 		size = ARRAY_SIZE(mtl_rates);
498 		max_rate = mtl_max_source_rate(intel_dp);
499 	} else if (DISPLAY_VER(dev_priv) >= 11) {
500 		source_rates = icl_rates;
501 		size = ARRAY_SIZE(icl_rates);
502 		if (IS_DG2(dev_priv))
503 			max_rate = dg2_max_source_rate(intel_dp);
504 		else if (IS_ALDERLAKE_P(dev_priv) || IS_ALDERLAKE_S(dev_priv) ||
505 			 IS_DG1(dev_priv) || IS_ROCKETLAKE(dev_priv))
506 			max_rate = 810000;
507 		else if (IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv))
508 			max_rate = ehl_max_source_rate(intel_dp);
509 		else
510 			max_rate = icl_max_source_rate(intel_dp);
511 	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
512 		source_rates = bxt_rates;
513 		size = ARRAY_SIZE(bxt_rates);
514 	} else if (DISPLAY_VER(dev_priv) == 9) {
515 		source_rates = skl_rates;
516 		size = ARRAY_SIZE(skl_rates);
517 	} else if ((IS_HASWELL(dev_priv) && !IS_HASWELL_ULX(dev_priv)) ||
518 		   IS_BROADWELL(dev_priv)) {
519 		source_rates = hsw_rates;
520 		size = ARRAY_SIZE(hsw_rates);
521 	} else {
522 		source_rates = g4x_rates;
523 		size = ARRAY_SIZE(g4x_rates);
524 	}
525 
526 	vbt_max_rate = vbt_max_link_rate(intel_dp);
527 	if (max_rate && vbt_max_rate)
528 		max_rate = min(max_rate, vbt_max_rate);
529 	else if (vbt_max_rate)
530 		max_rate = vbt_max_rate;
531 
532 	if (max_rate)
533 		size = intel_dp_rate_limit_len(source_rates, size, max_rate);
534 
535 	intel_dp->source_rates = source_rates;
536 	intel_dp->num_source_rates = size;
537 }
538 
intersect_rates(const int * source_rates,int source_len,const int * sink_rates,int sink_len,int * common_rates)539 static int intersect_rates(const int *source_rates, int source_len,
540 			   const int *sink_rates, int sink_len,
541 			   int *common_rates)
542 {
543 	int i = 0, j = 0, k = 0;
544 
545 	while (i < source_len && j < sink_len) {
546 		if (source_rates[i] == sink_rates[j]) {
547 			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
548 				return k;
549 			common_rates[k] = source_rates[i];
550 			++k;
551 			++i;
552 			++j;
553 		} else if (source_rates[i] < sink_rates[j]) {
554 			++i;
555 		} else {
556 			++j;
557 		}
558 	}
559 	return k;
560 }
561 
562 /* return index of rate in rates array, or -1 if not found */
intel_dp_rate_index(const int * rates,int len,int rate)563 static int intel_dp_rate_index(const int *rates, int len, int rate)
564 {
565 	int i;
566 
567 	for (i = 0; i < len; i++)
568 		if (rate == rates[i])
569 			return i;
570 
571 	return -1;
572 }
573 
intel_dp_set_common_rates(struct intel_dp * intel_dp)574 static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
575 {
576 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
577 
578 	drm_WARN_ON(&i915->drm,
579 		    !intel_dp->num_source_rates || !intel_dp->num_sink_rates);
580 
581 	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
582 						     intel_dp->num_source_rates,
583 						     intel_dp->sink_rates,
584 						     intel_dp->num_sink_rates,
585 						     intel_dp->common_rates);
586 
587 	/* Paranoia, there should always be something in common. */
588 	if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) {
589 		intel_dp->common_rates[0] = 162000;
590 		intel_dp->num_common_rates = 1;
591 	}
592 }
593 
intel_dp_link_params_valid(struct intel_dp * intel_dp,int link_rate,u8 lane_count)594 static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
595 				       u8 lane_count)
596 {
597 	/*
598 	 * FIXME: we need to synchronize the current link parameters with
599 	 * hardware readout. Currently fast link training doesn't work on
600 	 * boot-up.
601 	 */
602 	if (link_rate == 0 ||
603 	    link_rate > intel_dp->max_link_rate)
604 		return false;
605 
606 	if (lane_count == 0 ||
607 	    lane_count > intel_dp_max_lane_count(intel_dp))
608 		return false;
609 
610 	return true;
611 }
612 
intel_dp_can_link_train_fallback_for_edp(struct intel_dp * intel_dp,int link_rate,u8 lane_count)613 static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp,
614 						     int link_rate,
615 						     u8 lane_count)
616 {
617 	/* FIXME figure out what we actually want here */
618 	const struct drm_display_mode *fixed_mode =
619 		intel_panel_preferred_fixed_mode(intel_dp->attached_connector);
620 	int mode_rate, max_rate;
621 
622 	mode_rate = intel_dp_link_required(fixed_mode->clock, 18);
623 	max_rate = intel_dp_max_data_rate(link_rate, lane_count);
624 	if (mode_rate > max_rate)
625 		return false;
626 
627 	return true;
628 }
629 
intel_dp_get_link_train_fallback_values(struct intel_dp * intel_dp,int link_rate,u8 lane_count)630 int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
631 					    int link_rate, u8 lane_count)
632 {
633 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
634 	int index;
635 
636 	/*
637 	 * TODO: Enable fallback on MST links once MST link compute can handle
638 	 * the fallback params.
639 	 */
640 	if (intel_dp->is_mst) {
641 		drm_err(&i915->drm, "Link Training Unsuccessful\n");
642 		return -1;
643 	}
644 
645 	if (intel_dp_is_edp(intel_dp) && !intel_dp->use_max_params) {
646 		drm_dbg_kms(&i915->drm,
647 			    "Retrying Link training for eDP with max parameters\n");
648 		intel_dp->use_max_params = true;
649 		return 0;
650 	}
651 
652 	index = intel_dp_rate_index(intel_dp->common_rates,
653 				    intel_dp->num_common_rates,
654 				    link_rate);
655 	if (index > 0) {
656 		if (intel_dp_is_edp(intel_dp) &&
657 		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
658 							      intel_dp_common_rate(intel_dp, index - 1),
659 							      lane_count)) {
660 			drm_dbg_kms(&i915->drm,
661 				    "Retrying Link training for eDP with same parameters\n");
662 			return 0;
663 		}
664 		intel_dp->max_link_rate = intel_dp_common_rate(intel_dp, index - 1);
665 		intel_dp->max_link_lane_count = lane_count;
666 	} else if (lane_count > 1) {
667 		if (intel_dp_is_edp(intel_dp) &&
668 		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
669 							      intel_dp_max_common_rate(intel_dp),
670 							      lane_count >> 1)) {
671 			drm_dbg_kms(&i915->drm,
672 				    "Retrying Link training for eDP with same parameters\n");
673 			return 0;
674 		}
675 		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
676 		intel_dp->max_link_lane_count = lane_count >> 1;
677 	} else {
678 		drm_err(&i915->drm, "Link Training Unsuccessful\n");
679 		return -1;
680 	}
681 
682 	return 0;
683 }
684 
intel_dp_mode_to_fec_clock(u32 mode_clock)685 u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
686 {
687 	return div_u64(mul_u32_u32(mode_clock, 1000000U),
688 		       DP_DSC_FEC_OVERHEAD_FACTOR);
689 }
690 
691 static int
small_joiner_ram_size_bits(struct drm_i915_private * i915)692 small_joiner_ram_size_bits(struct drm_i915_private *i915)
693 {
694 	if (DISPLAY_VER(i915) >= 13)
695 		return 17280 * 8;
696 	else if (DISPLAY_VER(i915) >= 11)
697 		return 7680 * 8;
698 	else
699 		return 6144 * 8;
700 }
701 
intel_dp_dsc_nearest_valid_bpp(struct drm_i915_private * i915,u32 bpp,u32 pipe_bpp)702 u32 intel_dp_dsc_nearest_valid_bpp(struct drm_i915_private *i915, u32 bpp, u32 pipe_bpp)
703 {
704 	u32 bits_per_pixel = bpp;
705 	int i;
706 
707 	/* Error out if the max bpp is less than smallest allowed valid bpp */
708 	if (bits_per_pixel < valid_dsc_bpp[0]) {
709 		drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n",
710 			    bits_per_pixel, valid_dsc_bpp[0]);
711 		return 0;
712 	}
713 
714 	/* From XE_LPD onwards we support from bpc upto uncompressed bpp-1 BPPs */
715 	if (DISPLAY_VER(i915) >= 13) {
716 		bits_per_pixel = min(bits_per_pixel, pipe_bpp - 1);
717 
718 		/*
719 		 * According to BSpec, 27 is the max DSC output bpp,
720 		 * 8 is the min DSC output bpp.
721 		 * While we can still clamp higher bpp values to 27, saving bandwidth,
722 		 * if it is required to oompress up to bpp < 8, means we can't do
723 		 * that and probably means we can't fit the required mode, even with
724 		 * DSC enabled.
725 		 */
726 		if (bits_per_pixel < 8) {
727 			drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min 8\n",
728 				    bits_per_pixel);
729 			return 0;
730 		}
731 		bits_per_pixel = min_t(u32, bits_per_pixel, 27);
732 	} else {
733 		/* Find the nearest match in the array of known BPPs from VESA */
734 		for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
735 			if (bits_per_pixel < valid_dsc_bpp[i + 1])
736 				break;
737 		}
738 		drm_dbg_kms(&i915->drm, "Set dsc bpp from %d to VESA %d\n",
739 			    bits_per_pixel, valid_dsc_bpp[i]);
740 
741 		bits_per_pixel = valid_dsc_bpp[i];
742 	}
743 
744 	return bits_per_pixel;
745 }
746 
intel_dp_dsc_get_output_bpp(struct drm_i915_private * i915,u32 link_clock,u32 lane_count,u32 mode_clock,u32 mode_hdisplay,bool bigjoiner,u32 pipe_bpp,u32 timeslots)747 u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915,
748 				u32 link_clock, u32 lane_count,
749 				u32 mode_clock, u32 mode_hdisplay,
750 				bool bigjoiner,
751 				u32 pipe_bpp,
752 				u32 timeslots)
753 {
754 	u32 bits_per_pixel, max_bpp_small_joiner_ram;
755 
756 	/*
757 	 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
758 	 * (LinkSymbolClock)* 8 * (TimeSlots / 64)
759 	 * for SST -> TimeSlots is 64(i.e all TimeSlots that are available)
760 	 * for MST -> TimeSlots has to be calculated, based on mode requirements
761 	 *
762 	 * Due to FEC overhead, the available bw is reduced to 97.2261%.
763 	 * To support the given mode:
764 	 * Bandwidth required should be <= Available link Bandwidth * FEC Overhead
765 	 * =>ModeClock * bits_per_pixel <= Available Link Bandwidth * FEC Overhead
766 	 * =>bits_per_pixel <= Available link Bandwidth * FEC Overhead / ModeClock
767 	 * =>bits_per_pixel <= (NumberOfLanes * LinkSymbolClock) * 8 (TimeSlots / 64) /
768 	 *		       (ModeClock / FEC Overhead)
769 	 * =>bits_per_pixel <= (NumberOfLanes * LinkSymbolClock * TimeSlots) /
770 	 *		       (ModeClock / FEC Overhead * 8)
771 	 */
772 	bits_per_pixel = ((link_clock * lane_count) * timeslots) /
773 			 (intel_dp_mode_to_fec_clock(mode_clock) * 8);
774 
775 	drm_dbg_kms(&i915->drm, "Max link bpp is %u for %u timeslots "
776 				"total bw %u pixel clock %u\n",
777 				bits_per_pixel, timeslots,
778 				(link_clock * lane_count * 8),
779 				intel_dp_mode_to_fec_clock(mode_clock));
780 
781 	/* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
782 	max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) /
783 		mode_hdisplay;
784 
785 	if (bigjoiner)
786 		max_bpp_small_joiner_ram *= 2;
787 
788 	/*
789 	 * Greatest allowed DSC BPP = MIN (output BPP from available Link BW
790 	 * check, output bpp from small joiner RAM check)
791 	 */
792 	bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram);
793 
794 	if (bigjoiner) {
795 		u32 max_bpp_bigjoiner =
796 			i915->display.cdclk.max_cdclk_freq * 48 /
797 			intel_dp_mode_to_fec_clock(mode_clock);
798 
799 		bits_per_pixel = min(bits_per_pixel, max_bpp_bigjoiner);
800 	}
801 
802 	bits_per_pixel = intel_dp_dsc_nearest_valid_bpp(i915, bits_per_pixel, pipe_bpp);
803 
804 	/*
805 	 * Compressed BPP in U6.4 format so multiply by 16, for Gen 11,
806 	 * fractional part is 0
807 	 */
808 	return bits_per_pixel << 4;
809 }
810 
intel_dp_dsc_get_slice_count(struct intel_dp * intel_dp,int mode_clock,int mode_hdisplay,bool bigjoiner)811 u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp,
812 				int mode_clock, int mode_hdisplay,
813 				bool bigjoiner)
814 {
815 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
816 	u8 min_slice_count, i;
817 	int max_slice_width;
818 
819 	if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
820 		min_slice_count = DIV_ROUND_UP(mode_clock,
821 					       DP_DSC_MAX_ENC_THROUGHPUT_0);
822 	else
823 		min_slice_count = DIV_ROUND_UP(mode_clock,
824 					       DP_DSC_MAX_ENC_THROUGHPUT_1);
825 
826 	/*
827 	 * Due to some DSC engine BW limitations, we need to enable second
828 	 * slice and VDSC engine, whenever we approach close enough to max CDCLK
829 	 */
830 	if (mode_clock >= ((i915->display.cdclk.max_cdclk_freq * 85) / 100))
831 		min_slice_count = max_t(u8, min_slice_count, 2);
832 
833 	max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd);
834 	if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
835 		drm_dbg_kms(&i915->drm,
836 			    "Unsupported slice width %d by DP DSC Sink device\n",
837 			    max_slice_width);
838 		return 0;
839 	}
840 	/* Also take into account max slice width */
841 	min_slice_count = max_t(u8, min_slice_count,
842 				DIV_ROUND_UP(mode_hdisplay,
843 					     max_slice_width));
844 
845 	/* Find the closest match to the valid slice count values */
846 	for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
847 		u8 test_slice_count = valid_dsc_slicecount[i] << bigjoiner;
848 
849 		if (test_slice_count >
850 		    drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, false))
851 			break;
852 
853 		/* big joiner needs small joiner to be enabled */
854 		if (bigjoiner && test_slice_count < 4)
855 			continue;
856 
857 		if (min_slice_count <= test_slice_count)
858 			return test_slice_count;
859 	}
860 
861 	drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n",
862 		    min_slice_count);
863 	return 0;
864 }
865 
source_can_output(struct intel_dp * intel_dp,enum intel_output_format format)866 static bool source_can_output(struct intel_dp *intel_dp,
867 			      enum intel_output_format format)
868 {
869 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
870 
871 	switch (format) {
872 	case INTEL_OUTPUT_FORMAT_RGB:
873 		return true;
874 
875 	case INTEL_OUTPUT_FORMAT_YCBCR444:
876 		/*
877 		 * No YCbCr output support on gmch platforms.
878 		 * Also, ILK doesn't seem capable of DP YCbCr output.
879 		 * The displayed image is severly corrupted. SNB+ is fine.
880 		 */
881 		return !HAS_GMCH(i915) && !IS_IRONLAKE(i915);
882 
883 	case INTEL_OUTPUT_FORMAT_YCBCR420:
884 		/* Platform < Gen 11 cannot output YCbCr420 format */
885 		return DISPLAY_VER(i915) >= 11;
886 
887 	default:
888 		MISSING_CASE(format);
889 		return false;
890 	}
891 }
892 
893 static bool
dfp_can_convert_from_rgb(struct intel_dp * intel_dp,enum intel_output_format sink_format)894 dfp_can_convert_from_rgb(struct intel_dp *intel_dp,
895 			 enum intel_output_format sink_format)
896 {
897 	if (!drm_dp_is_branch(intel_dp->dpcd))
898 		return false;
899 
900 	if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR444)
901 		return intel_dp->dfp.rgb_to_ycbcr;
902 
903 	if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420)
904 		return intel_dp->dfp.rgb_to_ycbcr &&
905 			intel_dp->dfp.ycbcr_444_to_420;
906 
907 	return false;
908 }
909 
910 static bool
dfp_can_convert_from_ycbcr444(struct intel_dp * intel_dp,enum intel_output_format sink_format)911 dfp_can_convert_from_ycbcr444(struct intel_dp *intel_dp,
912 			      enum intel_output_format sink_format)
913 {
914 	if (!drm_dp_is_branch(intel_dp->dpcd))
915 		return false;
916 
917 	if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420)
918 		return intel_dp->dfp.ycbcr_444_to_420;
919 
920 	return false;
921 }
922 
923 static enum intel_output_format
intel_dp_output_format(struct intel_connector * connector,enum intel_output_format sink_format)924 intel_dp_output_format(struct intel_connector *connector,
925 		       enum intel_output_format sink_format)
926 {
927 	struct intel_dp *intel_dp = intel_attached_dp(connector);
928 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
929 	enum intel_output_format output_format;
930 
931 	if (intel_dp->force_dsc_output_format)
932 		return intel_dp->force_dsc_output_format;
933 
934 	if (sink_format == INTEL_OUTPUT_FORMAT_RGB ||
935 	    dfp_can_convert_from_rgb(intel_dp, sink_format))
936 		output_format = INTEL_OUTPUT_FORMAT_RGB;
937 
938 	else if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR444 ||
939 		 dfp_can_convert_from_ycbcr444(intel_dp, sink_format))
940 		output_format = INTEL_OUTPUT_FORMAT_YCBCR444;
941 
942 	else
943 		output_format = INTEL_OUTPUT_FORMAT_YCBCR420;
944 
945 	drm_WARN_ON(&i915->drm, !source_can_output(intel_dp, output_format));
946 
947 	return output_format;
948 }
949 
intel_dp_min_bpp(enum intel_output_format output_format)950 int intel_dp_min_bpp(enum intel_output_format output_format)
951 {
952 	if (output_format == INTEL_OUTPUT_FORMAT_RGB)
953 		return 6 * 3;
954 	else
955 		return 8 * 3;
956 }
957 
intel_dp_output_bpp(enum intel_output_format output_format,int bpp)958 static int intel_dp_output_bpp(enum intel_output_format output_format, int bpp)
959 {
960 	/*
961 	 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
962 	 * format of the number of bytes per pixel will be half the number
963 	 * of bytes of RGB pixel.
964 	 */
965 	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
966 		bpp /= 2;
967 
968 	return bpp;
969 }
970 
971 static enum intel_output_format
intel_dp_sink_format(struct intel_connector * connector,const struct drm_display_mode * mode)972 intel_dp_sink_format(struct intel_connector *connector,
973 		     const struct drm_display_mode *mode)
974 {
975 	const struct drm_display_info *info = &connector->base.display_info;
976 
977 	if (drm_mode_is_420_only(info, mode))
978 		return INTEL_OUTPUT_FORMAT_YCBCR420;
979 
980 	return INTEL_OUTPUT_FORMAT_RGB;
981 }
982 
983 static int
intel_dp_mode_min_output_bpp(struct intel_connector * connector,const struct drm_display_mode * mode)984 intel_dp_mode_min_output_bpp(struct intel_connector *connector,
985 			     const struct drm_display_mode *mode)
986 {
987 	enum intel_output_format output_format, sink_format;
988 
989 	sink_format = intel_dp_sink_format(connector, mode);
990 
991 	output_format = intel_dp_output_format(connector, sink_format);
992 
993 	return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format));
994 }
995 
intel_dp_hdisplay_bad(struct drm_i915_private * dev_priv,int hdisplay)996 static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
997 				  int hdisplay)
998 {
999 	/*
1000 	 * Older platforms don't like hdisplay==4096 with DP.
1001 	 *
1002 	 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
1003 	 * and frame counter increment), but we don't get vblank interrupts,
1004 	 * and the pipe underruns immediately. The link also doesn't seem
1005 	 * to get trained properly.
1006 	 *
1007 	 * On CHV the vblank interrupts don't seem to disappear but
1008 	 * otherwise the symptoms are similar.
1009 	 *
1010 	 * TODO: confirm the behaviour on HSW+
1011 	 */
1012 	return hdisplay == 4096 && !HAS_DDI(dev_priv);
1013 }
1014 
intel_dp_max_tmds_clock(struct intel_dp * intel_dp)1015 static int intel_dp_max_tmds_clock(struct intel_dp *intel_dp)
1016 {
1017 	struct intel_connector *connector = intel_dp->attached_connector;
1018 	const struct drm_display_info *info = &connector->base.display_info;
1019 	int max_tmds_clock = intel_dp->dfp.max_tmds_clock;
1020 
1021 	/* Only consider the sink's max TMDS clock if we know this is a HDMI DFP */
1022 	if (max_tmds_clock && info->max_tmds_clock)
1023 		max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock);
1024 
1025 	return max_tmds_clock;
1026 }
1027 
1028 static enum drm_mode_status
intel_dp_tmds_clock_valid(struct intel_dp * intel_dp,int clock,int bpc,enum intel_output_format sink_format,bool respect_downstream_limits)1029 intel_dp_tmds_clock_valid(struct intel_dp *intel_dp,
1030 			  int clock, int bpc,
1031 			  enum intel_output_format sink_format,
1032 			  bool respect_downstream_limits)
1033 {
1034 	int tmds_clock, min_tmds_clock, max_tmds_clock;
1035 
1036 	if (!respect_downstream_limits)
1037 		return MODE_OK;
1038 
1039 	tmds_clock = intel_hdmi_tmds_clock(clock, bpc, sink_format);
1040 
1041 	min_tmds_clock = intel_dp->dfp.min_tmds_clock;
1042 	max_tmds_clock = intel_dp_max_tmds_clock(intel_dp);
1043 
1044 	if (min_tmds_clock && tmds_clock < min_tmds_clock)
1045 		return MODE_CLOCK_LOW;
1046 
1047 	if (max_tmds_clock && tmds_clock > max_tmds_clock)
1048 		return MODE_CLOCK_HIGH;
1049 
1050 	return MODE_OK;
1051 }
1052 
1053 static enum drm_mode_status
intel_dp_mode_valid_downstream(struct intel_connector * connector,const struct drm_display_mode * mode,int target_clock)1054 intel_dp_mode_valid_downstream(struct intel_connector *connector,
1055 			       const struct drm_display_mode *mode,
1056 			       int target_clock)
1057 {
1058 	struct intel_dp *intel_dp = intel_attached_dp(connector);
1059 	const struct drm_display_info *info = &connector->base.display_info;
1060 	enum drm_mode_status status;
1061 	enum intel_output_format sink_format;
1062 
1063 	/* If PCON supports FRL MODE, check FRL bandwidth constraints */
1064 	if (intel_dp->dfp.pcon_max_frl_bw) {
1065 		int target_bw;
1066 		int max_frl_bw;
1067 		int bpp = intel_dp_mode_min_output_bpp(connector, mode);
1068 
1069 		target_bw = bpp * target_clock;
1070 
1071 		max_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
1072 
1073 		/* converting bw from Gbps to Kbps*/
1074 		max_frl_bw = max_frl_bw * 1000000;
1075 
1076 		if (target_bw > max_frl_bw)
1077 			return MODE_CLOCK_HIGH;
1078 
1079 		return MODE_OK;
1080 	}
1081 
1082 	if (intel_dp->dfp.max_dotclock &&
1083 	    target_clock > intel_dp->dfp.max_dotclock)
1084 		return MODE_CLOCK_HIGH;
1085 
1086 	sink_format = intel_dp_sink_format(connector, mode);
1087 
1088 	/* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */
1089 	status = intel_dp_tmds_clock_valid(intel_dp, target_clock,
1090 					   8, sink_format, true);
1091 
1092 	if (status != MODE_OK) {
1093 		if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
1094 		    !connector->base.ycbcr_420_allowed ||
1095 		    !drm_mode_is_420_also(info, mode))
1096 			return status;
1097 		sink_format = INTEL_OUTPUT_FORMAT_YCBCR420;
1098 		status = intel_dp_tmds_clock_valid(intel_dp, target_clock,
1099 						   8, sink_format, true);
1100 		if (status != MODE_OK)
1101 			return status;
1102 	}
1103 
1104 	return MODE_OK;
1105 }
1106 
intel_dp_need_bigjoiner(struct intel_dp * intel_dp,int hdisplay,int clock)1107 bool intel_dp_need_bigjoiner(struct intel_dp *intel_dp,
1108 			     int hdisplay, int clock)
1109 {
1110 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1111 
1112 	if (!intel_dp_can_bigjoiner(intel_dp))
1113 		return false;
1114 
1115 	return clock > i915->max_dotclk_freq || hdisplay > 5120;
1116 }
1117 
1118 static enum drm_mode_status
intel_dp_mode_valid(struct drm_connector * _connector,struct drm_display_mode * mode)1119 intel_dp_mode_valid(struct drm_connector *_connector,
1120 		    struct drm_display_mode *mode)
1121 {
1122 	struct intel_connector *connector = to_intel_connector(_connector);
1123 	struct intel_dp *intel_dp = intel_attached_dp(connector);
1124 	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1125 	const struct drm_display_mode *fixed_mode;
1126 	int target_clock = mode->clock;
1127 	int max_rate, mode_rate, max_lanes, max_link_clock;
1128 	int max_dotclk = dev_priv->max_dotclk_freq;
1129 	u16 dsc_max_output_bpp = 0;
1130 	u8 dsc_slice_count = 0;
1131 	enum drm_mode_status status;
1132 	bool dsc = false, bigjoiner = false;
1133 
1134 	status = intel_cpu_transcoder_mode_valid(dev_priv, mode);
1135 	if (status != MODE_OK)
1136 		return status;
1137 
1138 	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1139 		return MODE_H_ILLEGAL;
1140 
1141 	fixed_mode = intel_panel_fixed_mode(connector, mode);
1142 	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
1143 		status = intel_panel_mode_valid(connector, mode);
1144 		if (status != MODE_OK)
1145 			return status;
1146 
1147 		target_clock = fixed_mode->clock;
1148 	}
1149 
1150 	if (mode->clock < 10000)
1151 		return MODE_CLOCK_LOW;
1152 
1153 	if (intel_dp_need_bigjoiner(intel_dp, mode->hdisplay, target_clock)) {
1154 		bigjoiner = true;
1155 		max_dotclk *= 2;
1156 	}
1157 	if (target_clock > max_dotclk)
1158 		return MODE_CLOCK_HIGH;
1159 
1160 	if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
1161 		return MODE_H_ILLEGAL;
1162 
1163 	max_link_clock = intel_dp_max_link_rate(intel_dp);
1164 	max_lanes = intel_dp_max_lane_count(intel_dp);
1165 
1166 	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
1167 	mode_rate = intel_dp_link_required(target_clock,
1168 					   intel_dp_mode_min_output_bpp(connector, mode));
1169 
1170 	if (HAS_DSC(dev_priv) &&
1171 	    drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) {
1172 		/*
1173 		 * TBD pass the connector BPC,
1174 		 * for now U8_MAX so that max BPC on that platform would be picked
1175 		 */
1176 		int pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, U8_MAX);
1177 
1178 		/*
1179 		 * Output bpp is stored in 6.4 format so right shift by 4 to get the
1180 		 * integer value since we support only integer values of bpp.
1181 		 */
1182 		if (intel_dp_is_edp(intel_dp)) {
1183 			dsc_max_output_bpp =
1184 				drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4;
1185 			dsc_slice_count =
1186 				drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
1187 								true);
1188 		} else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) {
1189 			dsc_max_output_bpp =
1190 				intel_dp_dsc_get_output_bpp(dev_priv,
1191 							    max_link_clock,
1192 							    max_lanes,
1193 							    target_clock,
1194 							    mode->hdisplay,
1195 							    bigjoiner,
1196 							    pipe_bpp, 64) >> 4;
1197 			dsc_slice_count =
1198 				intel_dp_dsc_get_slice_count(intel_dp,
1199 							     target_clock,
1200 							     mode->hdisplay,
1201 							     bigjoiner);
1202 		}
1203 
1204 		dsc = dsc_max_output_bpp && dsc_slice_count;
1205 	}
1206 
1207 	/*
1208 	 * Big joiner configuration needs DSC for TGL which is not true for
1209 	 * XE_LPD where uncompressed joiner is supported.
1210 	 */
1211 	if (DISPLAY_VER(dev_priv) < 13 && bigjoiner && !dsc)
1212 		return MODE_CLOCK_HIGH;
1213 
1214 	if (mode_rate > max_rate && !dsc)
1215 		return MODE_CLOCK_HIGH;
1216 
1217 	status = intel_dp_mode_valid_downstream(connector, mode, target_clock);
1218 	if (status != MODE_OK)
1219 		return status;
1220 
1221 	return intel_mode_valid_max_plane_size(dev_priv, mode, bigjoiner);
1222 }
1223 
intel_dp_source_supports_tps3(struct drm_i915_private * i915)1224 bool intel_dp_source_supports_tps3(struct drm_i915_private *i915)
1225 {
1226 	return DISPLAY_VER(i915) >= 9 || IS_BROADWELL(i915) || IS_HASWELL(i915);
1227 }
1228 
intel_dp_source_supports_tps4(struct drm_i915_private * i915)1229 bool intel_dp_source_supports_tps4(struct drm_i915_private *i915)
1230 {
1231 	return DISPLAY_VER(i915) >= 10;
1232 }
1233 
snprintf_int_array(char * str,size_t len,const int * array,int nelem)1234 static void snprintf_int_array(char *str, size_t len,
1235 			       const int *array, int nelem)
1236 {
1237 	int i;
1238 
1239 	str[0] = '\0';
1240 
1241 	for (i = 0; i < nelem; i++) {
1242 		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1243 		if (r >= len)
1244 			return;
1245 		str += r;
1246 		len -= r;
1247 	}
1248 }
1249 
intel_dp_print_rates(struct intel_dp * intel_dp)1250 static void intel_dp_print_rates(struct intel_dp *intel_dp)
1251 {
1252 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1253 	char str[128]; /* FIXME: too big for stack? */
1254 
1255 	if (!drm_debug_enabled(DRM_UT_KMS))
1256 		return;
1257 
1258 	snprintf_int_array(str, sizeof(str),
1259 			   intel_dp->source_rates, intel_dp->num_source_rates);
1260 	drm_dbg_kms(&i915->drm, "source rates: %s\n", str);
1261 
1262 	snprintf_int_array(str, sizeof(str),
1263 			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1264 	drm_dbg_kms(&i915->drm, "sink rates: %s\n", str);
1265 
1266 	snprintf_int_array(str, sizeof(str),
1267 			   intel_dp->common_rates, intel_dp->num_common_rates);
1268 	drm_dbg_kms(&i915->drm, "common rates: %s\n", str);
1269 }
1270 
1271 int
intel_dp_max_link_rate(struct intel_dp * intel_dp)1272 intel_dp_max_link_rate(struct intel_dp *intel_dp)
1273 {
1274 	int len;
1275 
1276 	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1277 
1278 	return intel_dp_common_rate(intel_dp, len - 1);
1279 }
1280 
intel_dp_rate_select(struct intel_dp * intel_dp,int rate)1281 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1282 {
1283 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1284 	int i = intel_dp_rate_index(intel_dp->sink_rates,
1285 				    intel_dp->num_sink_rates, rate);
1286 
1287 	if (drm_WARN_ON(&i915->drm, i < 0))
1288 		i = 0;
1289 
1290 	return i;
1291 }
1292 
intel_dp_compute_rate(struct intel_dp * intel_dp,int port_clock,u8 * link_bw,u8 * rate_select)1293 void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1294 			   u8 *link_bw, u8 *rate_select)
1295 {
1296 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1297 
1298 	/* FIXME g4x can't generate an exact 2.7GHz with the 96MHz non-SSC refclk */
1299 	if (IS_G4X(i915) && port_clock == 268800)
1300 		port_clock = 270000;
1301 
1302 	/* eDP 1.4 rate select method. */
1303 	if (intel_dp->use_rate_select) {
1304 		*link_bw = 0;
1305 		*rate_select =
1306 			intel_dp_rate_select(intel_dp, port_clock);
1307 	} else {
1308 		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1309 		*rate_select = 0;
1310 	}
1311 }
1312 
intel_dp_has_hdmi_sink(struct intel_dp * intel_dp)1313 bool intel_dp_has_hdmi_sink(struct intel_dp *intel_dp)
1314 {
1315 	struct intel_connector *connector = intel_dp->attached_connector;
1316 
1317 	return connector->base.display_info.is_hdmi;
1318 }
1319 
intel_dp_source_supports_fec(struct intel_dp * intel_dp,const struct intel_crtc_state * pipe_config)1320 static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
1321 					 const struct intel_crtc_state *pipe_config)
1322 {
1323 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1324 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1325 
1326 	if (DISPLAY_VER(dev_priv) >= 12)
1327 		return true;
1328 
1329 	if (DISPLAY_VER(dev_priv) == 11 && encoder->port != PORT_A &&
1330 	    !intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST))
1331 		return true;
1332 
1333 	return false;
1334 }
1335 
intel_dp_supports_fec(struct intel_dp * intel_dp,const struct intel_crtc_state * pipe_config)1336 static bool intel_dp_supports_fec(struct intel_dp *intel_dp,
1337 				  const struct intel_crtc_state *pipe_config)
1338 {
1339 	return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
1340 		drm_dp_sink_supports_fec(intel_dp->fec_capable);
1341 }
1342 
intel_dp_supports_dsc(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)1343 static bool intel_dp_supports_dsc(struct intel_dp *intel_dp,
1344 				  const struct intel_crtc_state *crtc_state)
1345 {
1346 	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP) && !crtc_state->fec_enable)
1347 		return false;
1348 
1349 	return intel_dsc_source_support(crtc_state) &&
1350 		drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd);
1351 }
1352 
intel_dp_hdmi_compute_bpc(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,int bpc,bool respect_downstream_limits)1353 static int intel_dp_hdmi_compute_bpc(struct intel_dp *intel_dp,
1354 				     const struct intel_crtc_state *crtc_state,
1355 				     int bpc, bool respect_downstream_limits)
1356 {
1357 	int clock = crtc_state->hw.adjusted_mode.crtc_clock;
1358 
1359 	/*
1360 	 * Current bpc could already be below 8bpc due to
1361 	 * FDI bandwidth constraints or other limits.
1362 	 * HDMI minimum is 8bpc however.
1363 	 */
1364 	bpc = max(bpc, 8);
1365 
1366 	/*
1367 	 * We will never exceed downstream TMDS clock limits while
1368 	 * attempting deep color. If the user insists on forcing an
1369 	 * out of spec mode they will have to be satisfied with 8bpc.
1370 	 */
1371 	if (!respect_downstream_limits)
1372 		bpc = 8;
1373 
1374 	for (; bpc >= 8; bpc -= 2) {
1375 		if (intel_hdmi_bpc_possible(crtc_state, bpc,
1376 					    intel_dp_has_hdmi_sink(intel_dp)) &&
1377 		    intel_dp_tmds_clock_valid(intel_dp, clock, bpc, crtc_state->sink_format,
1378 					      respect_downstream_limits) == MODE_OK)
1379 			return bpc;
1380 	}
1381 
1382 	return -EINVAL;
1383 }
1384 
intel_dp_max_bpp(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,bool respect_downstream_limits)1385 static int intel_dp_max_bpp(struct intel_dp *intel_dp,
1386 			    const struct intel_crtc_state *crtc_state,
1387 			    bool respect_downstream_limits)
1388 {
1389 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1390 	struct intel_connector *intel_connector = intel_dp->attached_connector;
1391 	int bpp, bpc;
1392 
1393 	bpc = crtc_state->pipe_bpp / 3;
1394 
1395 	if (intel_dp->dfp.max_bpc)
1396 		bpc = min_t(int, bpc, intel_dp->dfp.max_bpc);
1397 
1398 	if (intel_dp->dfp.min_tmds_clock) {
1399 		int max_hdmi_bpc;
1400 
1401 		max_hdmi_bpc = intel_dp_hdmi_compute_bpc(intel_dp, crtc_state, bpc,
1402 							 respect_downstream_limits);
1403 		if (max_hdmi_bpc < 0)
1404 			return 0;
1405 
1406 		bpc = min(bpc, max_hdmi_bpc);
1407 	}
1408 
1409 	bpp = bpc * 3;
1410 	if (intel_dp_is_edp(intel_dp)) {
1411 		/* Get bpp from vbt only for panels that dont have bpp in edid */
1412 		if (intel_connector->base.display_info.bpc == 0 &&
1413 		    intel_connector->panel.vbt.edp.bpp &&
1414 		    intel_connector->panel.vbt.edp.bpp < bpp) {
1415 			drm_dbg_kms(&dev_priv->drm,
1416 				    "clamping bpp for eDP panel to BIOS-provided %i\n",
1417 				    intel_connector->panel.vbt.edp.bpp);
1418 			bpp = intel_connector->panel.vbt.edp.bpp;
1419 		}
1420 	}
1421 
1422 	return bpp;
1423 }
1424 
1425 /* Adjust link config limits based on compliance test requests. */
1426 void
intel_dp_adjust_compliance_config(struct intel_dp * intel_dp,struct intel_crtc_state * pipe_config,struct link_config_limits * limits)1427 intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
1428 				  struct intel_crtc_state *pipe_config,
1429 				  struct link_config_limits *limits)
1430 {
1431 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1432 
1433 	/* For DP Compliance we override the computed bpp for the pipe */
1434 	if (intel_dp->compliance.test_data.bpc != 0) {
1435 		int bpp = 3 * intel_dp->compliance.test_data.bpc;
1436 
1437 		limits->min_bpp = limits->max_bpp = bpp;
1438 		pipe_config->dither_force_disable = bpp == 6 * 3;
1439 
1440 		drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp);
1441 	}
1442 
1443 	/* Use values requested by Compliance Test Request */
1444 	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1445 		int index;
1446 
1447 		/* Validate the compliance test data since max values
1448 		 * might have changed due to link train fallback.
1449 		 */
1450 		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1451 					       intel_dp->compliance.test_lane_count)) {
1452 			index = intel_dp_rate_index(intel_dp->common_rates,
1453 						    intel_dp->num_common_rates,
1454 						    intel_dp->compliance.test_link_rate);
1455 			if (index >= 0)
1456 				limits->min_rate = limits->max_rate =
1457 					intel_dp->compliance.test_link_rate;
1458 			limits->min_lane_count = limits->max_lane_count =
1459 				intel_dp->compliance.test_lane_count;
1460 		}
1461 	}
1462 }
1463 
has_seamless_m_n(struct intel_connector * connector)1464 static bool has_seamless_m_n(struct intel_connector *connector)
1465 {
1466 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
1467 
1468 	/*
1469 	 * Seamless M/N reprogramming only implemented
1470 	 * for BDW+ double buffered M/N registers so far.
1471 	 */
1472 	return HAS_DOUBLE_BUFFERED_M_N(i915) &&
1473 		intel_panel_drrs_type(connector) == DRRS_TYPE_SEAMLESS;
1474 }
1475 
intel_dp_mode_clock(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1476 static int intel_dp_mode_clock(const struct intel_crtc_state *crtc_state,
1477 			       const struct drm_connector_state *conn_state)
1478 {
1479 	struct intel_connector *connector = to_intel_connector(conn_state->connector);
1480 	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
1481 
1482 	/* FIXME a bit of a mess wrt clock vs. crtc_clock */
1483 	if (has_seamless_m_n(connector))
1484 		return intel_panel_highest_mode(connector, adjusted_mode)->clock;
1485 	else
1486 		return adjusted_mode->crtc_clock;
1487 }
1488 
1489 /* Optimize link config in order: max bpp, min clock, min lanes */
1490 static int
intel_dp_compute_link_config_wide(struct intel_dp * intel_dp,struct intel_crtc_state * pipe_config,const struct drm_connector_state * conn_state,const struct link_config_limits * limits)1491 intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
1492 				  struct intel_crtc_state *pipe_config,
1493 				  const struct drm_connector_state *conn_state,
1494 				  const struct link_config_limits *limits)
1495 {
1496 	int bpp, i, lane_count, clock = intel_dp_mode_clock(pipe_config, conn_state);
1497 	int mode_rate, link_rate, link_avail;
1498 
1499 	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
1500 		int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);
1501 
1502 		mode_rate = intel_dp_link_required(clock, output_bpp);
1503 
1504 		for (i = 0; i < intel_dp->num_common_rates; i++) {
1505 			link_rate = intel_dp_common_rate(intel_dp, i);
1506 			if (link_rate < limits->min_rate ||
1507 			    link_rate > limits->max_rate)
1508 				continue;
1509 
1510 			for (lane_count = limits->min_lane_count;
1511 			     lane_count <= limits->max_lane_count;
1512 			     lane_count <<= 1) {
1513 				link_avail = intel_dp_max_data_rate(link_rate,
1514 								    lane_count);
1515 
1516 				if (mode_rate <= link_avail) {
1517 					pipe_config->lane_count = lane_count;
1518 					pipe_config->pipe_bpp = bpp;
1519 					pipe_config->port_clock = link_rate;
1520 
1521 					return 0;
1522 				}
1523 			}
1524 		}
1525 	}
1526 
1527 	return -EINVAL;
1528 }
1529 
intel_dp_dsc_compute_bpp(struct intel_dp * intel_dp,u8 max_req_bpc)1530 int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 max_req_bpc)
1531 {
1532 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1533 	int i, num_bpc;
1534 	u8 dsc_bpc[3] = {0};
1535 	u8 dsc_max_bpc;
1536 
1537 	/* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
1538 	if (DISPLAY_VER(i915) >= 12)
1539 		dsc_max_bpc = min_t(u8, 12, max_req_bpc);
1540 	else
1541 		dsc_max_bpc = min_t(u8, 10, max_req_bpc);
1542 
1543 	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd,
1544 						       dsc_bpc);
1545 	for (i = 0; i < num_bpc; i++) {
1546 		if (dsc_max_bpc >= dsc_bpc[i])
1547 			return dsc_bpc[i] * 3;
1548 	}
1549 
1550 	return 0;
1551 }
1552 
intel_dp_source_dsc_version_minor(struct intel_dp * intel_dp)1553 static int intel_dp_source_dsc_version_minor(struct intel_dp *intel_dp)
1554 {
1555 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1556 
1557 	return DISPLAY_VER(i915) >= 14 ? 2 : 1;
1558 }
1559 
intel_dp_sink_dsc_version_minor(struct intel_dp * intel_dp)1560 static int intel_dp_sink_dsc_version_minor(struct intel_dp *intel_dp)
1561 {
1562 	return (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] & DP_DSC_MINOR_MASK) >>
1563 		DP_DSC_MINOR_SHIFT;
1564 }
1565 
intel_dp_get_slice_height(int vactive)1566 static int intel_dp_get_slice_height(int vactive)
1567 {
1568 	int slice_height;
1569 
1570 	/*
1571 	 * VDSC 1.2a spec in Section 3.8 Options for Slices implies that 108
1572 	 * lines is an optimal slice height, but any size can be used as long as
1573 	 * vertical active integer multiple and maximum vertical slice count
1574 	 * requirements are met.
1575 	 */
1576 	for (slice_height = 108; slice_height <= vactive; slice_height += 2)
1577 		if (vactive % slice_height == 0)
1578 			return slice_height;
1579 
1580 	/*
1581 	 * Highly unlikely we reach here as most of the resolutions will end up
1582 	 * finding appropriate slice_height in above loop but returning
1583 	 * slice_height as 2 here as it should work with all resolutions.
1584 	 */
1585 	return 2;
1586 }
1587 
intel_dp_dsc_compute_params(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)1588 static int intel_dp_dsc_compute_params(struct intel_encoder *encoder,
1589 				       struct intel_crtc_state *crtc_state)
1590 {
1591 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1592 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1593 	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
1594 	u8 line_buf_depth;
1595 	int ret;
1596 
1597 	/*
1598 	 * RC_MODEL_SIZE is currently a constant across all configurations.
1599 	 *
1600 	 * FIXME: Look into using sink defined DPCD DP_DSC_RC_BUF_BLK_SIZE and
1601 	 * DP_DSC_RC_BUF_SIZE for this.
1602 	 */
1603 	vdsc_cfg->rc_model_size = DSC_RC_MODEL_SIZE_CONST;
1604 	vdsc_cfg->pic_height = crtc_state->hw.adjusted_mode.crtc_vdisplay;
1605 
1606 	vdsc_cfg->slice_height = intel_dp_get_slice_height(vdsc_cfg->pic_height);
1607 
1608 	ret = intel_dsc_compute_params(crtc_state);
1609 	if (ret)
1610 		return ret;
1611 
1612 	vdsc_cfg->dsc_version_major =
1613 		(intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
1614 		 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT;
1615 	vdsc_cfg->dsc_version_minor =
1616 		min(intel_dp_source_dsc_version_minor(intel_dp),
1617 		    intel_dp_sink_dsc_version_minor(intel_dp));
1618 	if (vdsc_cfg->convert_rgb)
1619 		vdsc_cfg->convert_rgb =
1620 			intel_dp->dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] &
1621 			DP_DSC_RGB;
1622 
1623 	line_buf_depth = drm_dp_dsc_sink_line_buf_depth(intel_dp->dsc_dpcd);
1624 	if (!line_buf_depth) {
1625 		drm_dbg_kms(&i915->drm,
1626 			    "DSC Sink Line Buffer Depth invalid\n");
1627 		return -EINVAL;
1628 	}
1629 
1630 	if (vdsc_cfg->dsc_version_minor == 2)
1631 		vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ?
1632 			DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth;
1633 	else
1634 		vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ?
1635 			DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth;
1636 
1637 	vdsc_cfg->block_pred_enable =
1638 		intel_dp->dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] &
1639 		DP_DSC_BLK_PREDICTION_IS_SUPPORTED;
1640 
1641 	return drm_dsc_compute_rc_parameters(vdsc_cfg);
1642 }
1643 
intel_dp_dsc_supports_format(struct intel_dp * intel_dp,enum intel_output_format output_format)1644 static bool intel_dp_dsc_supports_format(struct intel_dp *intel_dp,
1645 					 enum intel_output_format output_format)
1646 {
1647 	u8 sink_dsc_format;
1648 
1649 	switch (output_format) {
1650 	case INTEL_OUTPUT_FORMAT_RGB:
1651 		sink_dsc_format = DP_DSC_RGB;
1652 		break;
1653 	case INTEL_OUTPUT_FORMAT_YCBCR444:
1654 		sink_dsc_format = DP_DSC_YCbCr444;
1655 		break;
1656 	case INTEL_OUTPUT_FORMAT_YCBCR420:
1657 		if (min(intel_dp_source_dsc_version_minor(intel_dp),
1658 			intel_dp_sink_dsc_version_minor(intel_dp)) < 2)
1659 			return false;
1660 		sink_dsc_format = DP_DSC_YCbCr420_Native;
1661 		break;
1662 	default:
1663 		return false;
1664 	}
1665 
1666 	return drm_dp_dsc_sink_supports_format(intel_dp->dsc_dpcd, sink_dsc_format);
1667 }
1668 
intel_dp_dsc_compute_config(struct intel_dp * intel_dp,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state,struct link_config_limits * limits,int timeslots,bool compute_pipe_bpp)1669 int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
1670 				struct intel_crtc_state *pipe_config,
1671 				struct drm_connector_state *conn_state,
1672 				struct link_config_limits *limits,
1673 				int timeslots,
1674 				bool compute_pipe_bpp)
1675 {
1676 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1677 	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1678 	const struct drm_display_mode *adjusted_mode =
1679 		&pipe_config->hw.adjusted_mode;
1680 	int pipe_bpp;
1681 	int ret;
1682 
1683 	pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) &&
1684 		intel_dp_supports_fec(intel_dp, pipe_config);
1685 
1686 	if (!intel_dp_supports_dsc(intel_dp, pipe_config))
1687 		return -EINVAL;
1688 
1689 	if (!intel_dp_dsc_supports_format(intel_dp, pipe_config->output_format))
1690 		return -EINVAL;
1691 
1692 	if (compute_pipe_bpp)
1693 		pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, conn_state->max_requested_bpc);
1694 	else
1695 		pipe_bpp = pipe_config->pipe_bpp;
1696 
1697 	if (intel_dp->force_dsc_bpc) {
1698 		pipe_bpp = intel_dp->force_dsc_bpc * 3;
1699 		drm_dbg_kms(&dev_priv->drm, "Input DSC BPP forced to %d", pipe_bpp);
1700 	}
1701 
1702 	/* Min Input BPC for ICL+ is 8 */
1703 	if (pipe_bpp < 8 * 3) {
1704 		drm_dbg_kms(&dev_priv->drm,
1705 			    "No DSC support for less than 8bpc\n");
1706 		return -EINVAL;
1707 	}
1708 
1709 	/*
1710 	 * For now enable DSC for max bpp, max link rate, max lane count.
1711 	 * Optimize this later for the minimum possible link rate/lane count
1712 	 * with DSC enabled for the requested mode.
1713 	 */
1714 	pipe_config->pipe_bpp = pipe_bpp;
1715 	pipe_config->port_clock = limits->max_rate;
1716 	pipe_config->lane_count = limits->max_lane_count;
1717 
1718 	if (intel_dp_is_edp(intel_dp)) {
1719 		pipe_config->dsc.compressed_bpp =
1720 			min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4,
1721 			      pipe_config->pipe_bpp);
1722 		pipe_config->dsc.slice_count =
1723 			drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
1724 							true);
1725 		if (!pipe_config->dsc.slice_count) {
1726 			drm_dbg_kms(&dev_priv->drm, "Unsupported Slice Count %d\n",
1727 				    pipe_config->dsc.slice_count);
1728 			return -EINVAL;
1729 		}
1730 	} else {
1731 		u16 dsc_max_output_bpp = 0;
1732 		u8 dsc_dp_slice_count;
1733 
1734 		if (compute_pipe_bpp) {
1735 			dsc_max_output_bpp =
1736 				intel_dp_dsc_get_output_bpp(dev_priv,
1737 							    pipe_config->port_clock,
1738 							    pipe_config->lane_count,
1739 							    adjusted_mode->crtc_clock,
1740 							    adjusted_mode->crtc_hdisplay,
1741 							    pipe_config->bigjoiner_pipes,
1742 							    pipe_bpp,
1743 							    timeslots);
1744 			/*
1745 			 * According to DSC 1.2a Section 4.1.1 Table 4.1 the maximum
1746 			 * supported PPS value can be 63.9375 and with the further
1747 			 * mention that bpp should be programmed double the target bpp
1748 			 * restricting our target bpp to be 31.9375 at max
1749 			 */
1750 			if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
1751 				dsc_max_output_bpp = min_t(u16, dsc_max_output_bpp, 31 << 4);
1752 
1753 			if (!dsc_max_output_bpp) {
1754 				drm_dbg_kms(&dev_priv->drm,
1755 					    "Compressed BPP not supported\n");
1756 				return -EINVAL;
1757 			}
1758 		}
1759 		dsc_dp_slice_count =
1760 			intel_dp_dsc_get_slice_count(intel_dp,
1761 						     adjusted_mode->crtc_clock,
1762 						     adjusted_mode->crtc_hdisplay,
1763 						     pipe_config->bigjoiner_pipes);
1764 		if (!dsc_dp_slice_count) {
1765 			drm_dbg_kms(&dev_priv->drm,
1766 				    "Compressed Slice Count not supported\n");
1767 			return -EINVAL;
1768 		}
1769 
1770 		/*
1771 		 * compute pipe bpp is set to false for DP MST DSC case
1772 		 * and compressed_bpp is calculated same time once
1773 		 * vpci timeslots are allocated, because overall bpp
1774 		 * calculation procedure is bit different for MST case.
1775 		 */
1776 		if (compute_pipe_bpp) {
1777 			pipe_config->dsc.compressed_bpp = min_t(u16,
1778 								dsc_max_output_bpp >> 4,
1779 								pipe_config->pipe_bpp);
1780 		}
1781 		pipe_config->dsc.slice_count = dsc_dp_slice_count;
1782 		drm_dbg_kms(&dev_priv->drm, "DSC: compressed bpp %d slice count %d\n",
1783 			    pipe_config->dsc.compressed_bpp,
1784 			    pipe_config->dsc.slice_count);
1785 	}
1786 	/*
1787 	 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
1788 	 * is greater than the maximum Cdclock and if slice count is even
1789 	 * then we need to use 2 VDSC instances.
1790 	 */
1791 	if (pipe_config->bigjoiner_pipes || pipe_config->dsc.slice_count > 1)
1792 		pipe_config->dsc.dsc_split = true;
1793 
1794 	ret = intel_dp_dsc_compute_params(&dig_port->base, pipe_config);
1795 	if (ret < 0) {
1796 		drm_dbg_kms(&dev_priv->drm,
1797 			    "Cannot compute valid DSC parameters for Input Bpp = %d "
1798 			    "Compressed BPP = %d\n",
1799 			    pipe_config->pipe_bpp,
1800 			    pipe_config->dsc.compressed_bpp);
1801 		return ret;
1802 	}
1803 
1804 	pipe_config->dsc.compression_enable = true;
1805 	drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d "
1806 		    "Compressed Bpp = %d Slice Count = %d\n",
1807 		    pipe_config->pipe_bpp,
1808 		    pipe_config->dsc.compressed_bpp,
1809 		    pipe_config->dsc.slice_count);
1810 
1811 	return 0;
1812 }
1813 
1814 static int
intel_dp_compute_link_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state,bool respect_downstream_limits)1815 intel_dp_compute_link_config(struct intel_encoder *encoder,
1816 			     struct intel_crtc_state *pipe_config,
1817 			     struct drm_connector_state *conn_state,
1818 			     bool respect_downstream_limits)
1819 {
1820 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1821 	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
1822 	const struct drm_display_mode *adjusted_mode =
1823 		&pipe_config->hw.adjusted_mode;
1824 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1825 	struct link_config_limits limits;
1826 	bool joiner_needs_dsc = false;
1827 	int ret;
1828 
1829 	limits.min_rate = intel_dp_common_rate(intel_dp, 0);
1830 	limits.max_rate = intel_dp_max_link_rate(intel_dp);
1831 
1832 	limits.min_lane_count = 1;
1833 	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);
1834 
1835 	limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format);
1836 	limits.max_bpp = intel_dp_max_bpp(intel_dp, pipe_config, respect_downstream_limits);
1837 
1838 	if (intel_dp->use_max_params) {
1839 		/*
1840 		 * Use the maximum clock and number of lanes the eDP panel
1841 		 * advertizes being capable of in case the initial fast
1842 		 * optimal params failed us. The panels are generally
1843 		 * designed to support only a single clock and lane
1844 		 * configuration, and typically on older panels these
1845 		 * values correspond to the native resolution of the panel.
1846 		 */
1847 		limits.min_lane_count = limits.max_lane_count;
1848 		limits.min_rate = limits.max_rate;
1849 	}
1850 
1851 	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);
1852 
1853 	drm_dbg_kms(&i915->drm, "DP link computation with max lane count %i "
1854 		    "max rate %d max bpp %d pixel clock %iKHz\n",
1855 		    limits.max_lane_count, limits.max_rate,
1856 		    limits.max_bpp, adjusted_mode->crtc_clock);
1857 
1858 	if (intel_dp_need_bigjoiner(intel_dp, adjusted_mode->crtc_hdisplay,
1859 				    adjusted_mode->crtc_clock))
1860 		pipe_config->bigjoiner_pipes = GENMASK(crtc->pipe + 1, crtc->pipe);
1861 
1862 	/*
1863 	 * Pipe joiner needs compression up to display 12 due to bandwidth
1864 	 * limitation. DG2 onwards pipe joiner can be enabled without
1865 	 * compression.
1866 	 */
1867 	joiner_needs_dsc = DISPLAY_VER(i915) < 13 && pipe_config->bigjoiner_pipes;
1868 
1869 	/*
1870 	 * Optimize for slow and wide for everything, because there are some
1871 	 * eDP 1.3 and 1.4 panels don't work well with fast and narrow.
1872 	 */
1873 	ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, conn_state, &limits);
1874 
1875 	if (ret || joiner_needs_dsc || intel_dp->force_dsc_en) {
1876 		drm_dbg_kms(&i915->drm, "Try DSC (fallback=%s, joiner=%s, force=%s)\n",
1877 			    str_yes_no(ret), str_yes_no(joiner_needs_dsc),
1878 			    str_yes_no(intel_dp->force_dsc_en));
1879 		ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
1880 						  conn_state, &limits, 64, true);
1881 		if (ret < 0)
1882 			return ret;
1883 	}
1884 
1885 	if (pipe_config->dsc.compression_enable) {
1886 		drm_dbg_kms(&i915->drm,
1887 			    "DP lane count %d clock %d Input bpp %d Compressed bpp %d\n",
1888 			    pipe_config->lane_count, pipe_config->port_clock,
1889 			    pipe_config->pipe_bpp,
1890 			    pipe_config->dsc.compressed_bpp);
1891 
1892 		drm_dbg_kms(&i915->drm,
1893 			    "DP link rate required %i available %i\n",
1894 			    intel_dp_link_required(adjusted_mode->crtc_clock,
1895 						   pipe_config->dsc.compressed_bpp),
1896 			    intel_dp_max_data_rate(pipe_config->port_clock,
1897 						   pipe_config->lane_count));
1898 	} else {
1899 		drm_dbg_kms(&i915->drm, "DP lane count %d clock %d bpp %d\n",
1900 			    pipe_config->lane_count, pipe_config->port_clock,
1901 			    pipe_config->pipe_bpp);
1902 
1903 		drm_dbg_kms(&i915->drm,
1904 			    "DP link rate required %i available %i\n",
1905 			    intel_dp_link_required(adjusted_mode->crtc_clock,
1906 						   pipe_config->pipe_bpp),
1907 			    intel_dp_max_data_rate(pipe_config->port_clock,
1908 						   pipe_config->lane_count));
1909 	}
1910 	return 0;
1911 }
1912 
intel_dp_limited_color_range(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1913 bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
1914 				  const struct drm_connector_state *conn_state)
1915 {
1916 	const struct intel_digital_connector_state *intel_conn_state =
1917 		to_intel_digital_connector_state(conn_state);
1918 	const struct drm_display_mode *adjusted_mode =
1919 		&crtc_state->hw.adjusted_mode;
1920 
1921 	/*
1922 	 * Our YCbCr output is always limited range.
1923 	 * crtc_state->limited_color_range only applies to RGB,
1924 	 * and it must never be set for YCbCr or we risk setting
1925 	 * some conflicting bits in TRANSCONF which will mess up
1926 	 * the colors on the monitor.
1927 	 */
1928 	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
1929 		return false;
1930 
1931 	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1932 		/*
1933 		 * See:
1934 		 * CEA-861-E - 5.1 Default Encoding Parameters
1935 		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1936 		 */
1937 		return crtc_state->pipe_bpp != 18 &&
1938 			drm_default_rgb_quant_range(adjusted_mode) ==
1939 			HDMI_QUANTIZATION_RANGE_LIMITED;
1940 	} else {
1941 		return intel_conn_state->broadcast_rgb ==
1942 			INTEL_BROADCAST_RGB_LIMITED;
1943 	}
1944 }
1945 
intel_dp_port_has_audio(struct drm_i915_private * dev_priv,enum port port)1946 static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv,
1947 				    enum port port)
1948 {
1949 	if (IS_G4X(dev_priv))
1950 		return false;
1951 	if (DISPLAY_VER(dev_priv) < 12 && port == PORT_A)
1952 		return false;
1953 
1954 	return true;
1955 }
1956 
intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state,struct drm_dp_vsc_sdp * vsc)1957 static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state,
1958 					     const struct drm_connector_state *conn_state,
1959 					     struct drm_dp_vsc_sdp *vsc)
1960 {
1961 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1962 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1963 
1964 	/*
1965 	 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
1966 	 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
1967 	 * Colorimetry Format indication.
1968 	 */
1969 	vsc->revision = 0x5;
1970 	vsc->length = 0x13;
1971 
1972 	/* DP 1.4a spec, Table 2-120 */
1973 	switch (crtc_state->output_format) {
1974 	case INTEL_OUTPUT_FORMAT_YCBCR444:
1975 		vsc->pixelformat = DP_PIXELFORMAT_YUV444;
1976 		break;
1977 	case INTEL_OUTPUT_FORMAT_YCBCR420:
1978 		vsc->pixelformat = DP_PIXELFORMAT_YUV420;
1979 		break;
1980 	case INTEL_OUTPUT_FORMAT_RGB:
1981 	default:
1982 		vsc->pixelformat = DP_PIXELFORMAT_RGB;
1983 	}
1984 
1985 	switch (conn_state->colorspace) {
1986 	case DRM_MODE_COLORIMETRY_BT709_YCC:
1987 		vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
1988 		break;
1989 	case DRM_MODE_COLORIMETRY_XVYCC_601:
1990 		vsc->colorimetry = DP_COLORIMETRY_XVYCC_601;
1991 		break;
1992 	case DRM_MODE_COLORIMETRY_XVYCC_709:
1993 		vsc->colorimetry = DP_COLORIMETRY_XVYCC_709;
1994 		break;
1995 	case DRM_MODE_COLORIMETRY_SYCC_601:
1996 		vsc->colorimetry = DP_COLORIMETRY_SYCC_601;
1997 		break;
1998 	case DRM_MODE_COLORIMETRY_OPYCC_601:
1999 		vsc->colorimetry = DP_COLORIMETRY_OPYCC_601;
2000 		break;
2001 	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
2002 		vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC;
2003 		break;
2004 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
2005 		vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB;
2006 		break;
2007 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
2008 		vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC;
2009 		break;
2010 	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
2011 	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
2012 		vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB;
2013 		break;
2014 	default:
2015 		/*
2016 		 * RGB->YCBCR color conversion uses the BT.709
2017 		 * color space.
2018 		 */
2019 		if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
2020 			vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
2021 		else
2022 			vsc->colorimetry = DP_COLORIMETRY_DEFAULT;
2023 		break;
2024 	}
2025 
2026 	vsc->bpc = crtc_state->pipe_bpp / 3;
2027 
2028 	/* only RGB pixelformat supports 6 bpc */
2029 	drm_WARN_ON(&dev_priv->drm,
2030 		    vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB);
2031 
2032 	/* all YCbCr are always limited range */
2033 	vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA;
2034 	vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED;
2035 }
2036 
intel_dp_compute_vsc_sdp(struct intel_dp * intel_dp,struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2037 static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp,
2038 				     struct intel_crtc_state *crtc_state,
2039 				     const struct drm_connector_state *conn_state)
2040 {
2041 	struct drm_dp_vsc_sdp *vsc = &crtc_state->infoframes.vsc;
2042 
2043 	/* When a crtc state has PSR, VSC SDP will be handled by PSR routine */
2044 	if (crtc_state->has_psr)
2045 		return;
2046 
2047 	if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state))
2048 		return;
2049 
2050 	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
2051 	vsc->sdp_type = DP_SDP_VSC;
2052 	intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
2053 					 &crtc_state->infoframes.vsc);
2054 }
2055 
intel_dp_compute_psr_vsc_sdp(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state,struct drm_dp_vsc_sdp * vsc)2056 void intel_dp_compute_psr_vsc_sdp(struct intel_dp *intel_dp,
2057 				  const struct intel_crtc_state *crtc_state,
2058 				  const struct drm_connector_state *conn_state,
2059 				  struct drm_dp_vsc_sdp *vsc)
2060 {
2061 	vsc->sdp_type = DP_SDP_VSC;
2062 
2063 	if (crtc_state->has_psr2) {
2064 		if (intel_dp->psr.colorimetry_support &&
2065 		    intel_dp_needs_vsc_sdp(crtc_state, conn_state)) {
2066 			/* [PSR2, +Colorimetry] */
2067 			intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
2068 							 vsc);
2069 		} else {
2070 			/*
2071 			 * [PSR2, -Colorimetry]
2072 			 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11
2073 			 * 3D stereo + PSR/PSR2 + Y-coordinate.
2074 			 */
2075 			vsc->revision = 0x4;
2076 			vsc->length = 0xe;
2077 		}
2078 	} else {
2079 		/*
2080 		 * [PSR1]
2081 		 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
2082 		 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or
2083 		 * higher).
2084 		 */
2085 		vsc->revision = 0x2;
2086 		vsc->length = 0x8;
2087 	}
2088 }
2089 
2090 static void
intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp * intel_dp,struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2091 intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
2092 					    struct intel_crtc_state *crtc_state,
2093 					    const struct drm_connector_state *conn_state)
2094 {
2095 	int ret;
2096 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2097 	struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm;
2098 
2099 	if (!conn_state->hdr_output_metadata)
2100 		return;
2101 
2102 	ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state);
2103 
2104 	if (ret) {
2105 		drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n");
2106 		return;
2107 	}
2108 
2109 	crtc_state->infoframes.enable |=
2110 		intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA);
2111 }
2112 
cpu_transcoder_has_drrs(struct drm_i915_private * i915,enum transcoder cpu_transcoder)2113 static bool cpu_transcoder_has_drrs(struct drm_i915_private *i915,
2114 				    enum transcoder cpu_transcoder)
2115 {
2116 	if (HAS_DOUBLE_BUFFERED_M_N(i915))
2117 		return true;
2118 
2119 	return intel_cpu_transcoder_has_m2_n2(i915, cpu_transcoder);
2120 }
2121 
can_enable_drrs(struct intel_connector * connector,const struct intel_crtc_state * pipe_config,const struct drm_display_mode * downclock_mode)2122 static bool can_enable_drrs(struct intel_connector *connector,
2123 			    const struct intel_crtc_state *pipe_config,
2124 			    const struct drm_display_mode *downclock_mode)
2125 {
2126 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
2127 
2128 	if (pipe_config->vrr.enable)
2129 		return false;
2130 
2131 	/*
2132 	 * DRRS and PSR can't be enable together, so giving preference to PSR
2133 	 * as it allows more power-savings by complete shutting down display,
2134 	 * so to guarantee this, intel_drrs_compute_config() must be called
2135 	 * after intel_psr_compute_config().
2136 	 */
2137 	if (pipe_config->has_psr)
2138 		return false;
2139 
2140 	/* FIXME missing FDI M2/N2 etc. */
2141 	if (pipe_config->has_pch_encoder)
2142 		return false;
2143 
2144 	if (!cpu_transcoder_has_drrs(i915, pipe_config->cpu_transcoder))
2145 		return false;
2146 
2147 	return downclock_mode &&
2148 		intel_panel_drrs_type(connector) == DRRS_TYPE_SEAMLESS;
2149 }
2150 
2151 static void
intel_dp_drrs_compute_config(struct intel_connector * connector,struct intel_crtc_state * pipe_config,int output_bpp)2152 intel_dp_drrs_compute_config(struct intel_connector *connector,
2153 			     struct intel_crtc_state *pipe_config,
2154 			     int output_bpp)
2155 {
2156 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
2157 	const struct drm_display_mode *downclock_mode =
2158 		intel_panel_downclock_mode(connector, &pipe_config->hw.adjusted_mode);
2159 	int pixel_clock;
2160 
2161 	/*
2162 	 * FIXME all joined pipes share the same transcoder.
2163 	 * Need to account for that when updating M/N live.
2164 	 */
2165 	if (has_seamless_m_n(connector) && !pipe_config->bigjoiner_pipes)
2166 		pipe_config->update_m_n = true;
2167 
2168 	if (!can_enable_drrs(connector, pipe_config, downclock_mode)) {
2169 		if (intel_cpu_transcoder_has_m2_n2(i915, pipe_config->cpu_transcoder))
2170 			intel_zero_m_n(&pipe_config->dp_m2_n2);
2171 		return;
2172 	}
2173 
2174 	if (IS_IRONLAKE(i915) || IS_SANDYBRIDGE(i915) || IS_IVYBRIDGE(i915))
2175 		pipe_config->msa_timing_delay = connector->panel.vbt.edp.drrs_msa_timing_delay;
2176 
2177 	pipe_config->has_drrs = true;
2178 
2179 	pixel_clock = downclock_mode->clock;
2180 	if (pipe_config->splitter.enable)
2181 		pixel_clock /= pipe_config->splitter.link_count;
2182 
2183 	intel_link_compute_m_n(output_bpp, pipe_config->lane_count, pixel_clock,
2184 			       pipe_config->port_clock, &pipe_config->dp_m2_n2,
2185 			       pipe_config->fec_enable);
2186 
2187 	/* FIXME: abstract this better */
2188 	if (pipe_config->splitter.enable)
2189 		pipe_config->dp_m2_n2.data_m *= pipe_config->splitter.link_count;
2190 }
2191 
intel_dp_has_audio(struct intel_encoder * encoder,const struct drm_connector_state * conn_state)2192 static bool intel_dp_has_audio(struct intel_encoder *encoder,
2193 			       const struct drm_connector_state *conn_state)
2194 {
2195 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2196 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2197 	struct intel_connector *connector = intel_dp->attached_connector;
2198 	const struct intel_digital_connector_state *intel_conn_state =
2199 		to_intel_digital_connector_state(conn_state);
2200 
2201 	if (!intel_dp_port_has_audio(i915, encoder->port))
2202 		return false;
2203 
2204 	if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
2205 		return connector->base.display_info.has_audio;
2206 	else
2207 		return intel_conn_state->force_audio == HDMI_AUDIO_ON;
2208 }
2209 
2210 static int
intel_dp_compute_output_format(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state,bool respect_downstream_limits)2211 intel_dp_compute_output_format(struct intel_encoder *encoder,
2212 			       struct intel_crtc_state *crtc_state,
2213 			       struct drm_connector_state *conn_state,
2214 			       bool respect_downstream_limits)
2215 {
2216 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2217 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2218 	struct intel_connector *connector = intel_dp->attached_connector;
2219 	const struct drm_display_info *info = &connector->base.display_info;
2220 	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
2221 	bool ycbcr_420_only;
2222 	int ret;
2223 
2224 	ycbcr_420_only = drm_mode_is_420_only(info, adjusted_mode);
2225 
2226 	if (ycbcr_420_only && !connector->base.ycbcr_420_allowed) {
2227 		drm_dbg_kms(&i915->drm,
2228 			    "YCbCr 4:2:0 mode but YCbCr 4:2:0 output not possible. Falling back to RGB.\n");
2229 		crtc_state->sink_format = INTEL_OUTPUT_FORMAT_RGB;
2230 	} else {
2231 		crtc_state->sink_format = intel_dp_sink_format(connector, adjusted_mode);
2232 	}
2233 
2234 	crtc_state->output_format = intel_dp_output_format(connector, crtc_state->sink_format);
2235 
2236 	ret = intel_dp_compute_link_config(encoder, crtc_state, conn_state,
2237 					   respect_downstream_limits);
2238 	if (ret) {
2239 		if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
2240 		    !connector->base.ycbcr_420_allowed ||
2241 		    !drm_mode_is_420_also(info, adjusted_mode))
2242 			return ret;
2243 
2244 		crtc_state->sink_format = INTEL_OUTPUT_FORMAT_YCBCR420;
2245 		crtc_state->output_format = intel_dp_output_format(connector,
2246 								   crtc_state->sink_format);
2247 		ret = intel_dp_compute_link_config(encoder, crtc_state, conn_state,
2248 						   respect_downstream_limits);
2249 	}
2250 
2251 	return ret;
2252 }
2253 
2254 static void
intel_dp_audio_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)2255 intel_dp_audio_compute_config(struct intel_encoder *encoder,
2256 			      struct intel_crtc_state *pipe_config,
2257 			      struct drm_connector_state *conn_state)
2258 {
2259 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2260 	struct drm_connector *connector = conn_state->connector;
2261 
2262 	pipe_config->sdp_split_enable =
2263 		intel_dp_has_audio(encoder, conn_state) &&
2264 		intel_dp_is_uhbr(pipe_config);
2265 
2266 	drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] SDP split enable: %s\n",
2267 		    connector->base.id, connector->name,
2268 		    str_yes_no(pipe_config->sdp_split_enable));
2269 }
2270 
2271 int
intel_dp_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)2272 intel_dp_compute_config(struct intel_encoder *encoder,
2273 			struct intel_crtc_state *pipe_config,
2274 			struct drm_connector_state *conn_state)
2275 {
2276 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2277 	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2278 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2279 	const struct drm_display_mode *fixed_mode;
2280 	struct intel_connector *connector = intel_dp->attached_connector;
2281 	int ret = 0, output_bpp;
2282 
2283 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && encoder->port != PORT_A)
2284 		pipe_config->has_pch_encoder = true;
2285 
2286 	pipe_config->has_audio =
2287 		intel_dp_has_audio(encoder, conn_state) &&
2288 		intel_audio_compute_config(encoder, pipe_config, conn_state);
2289 
2290 	fixed_mode = intel_panel_fixed_mode(connector, adjusted_mode);
2291 	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
2292 		ret = intel_panel_compute_config(connector, adjusted_mode);
2293 		if (ret)
2294 			return ret;
2295 	}
2296 
2297 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
2298 		return -EINVAL;
2299 
2300 	if (!connector->base.interlace_allowed &&
2301 	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
2302 		return -EINVAL;
2303 
2304 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
2305 		return -EINVAL;
2306 
2307 	if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
2308 		return -EINVAL;
2309 
2310 	/*
2311 	 * Try to respect downstream TMDS clock limits first, if
2312 	 * that fails assume the user might know something we don't.
2313 	 */
2314 	ret = intel_dp_compute_output_format(encoder, pipe_config, conn_state, true);
2315 	if (ret)
2316 		ret = intel_dp_compute_output_format(encoder, pipe_config, conn_state, false);
2317 	if (ret)
2318 		return ret;
2319 
2320 	if ((intel_dp_is_edp(intel_dp) && fixed_mode) ||
2321 	    pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
2322 		ret = intel_panel_fitting(pipe_config, conn_state);
2323 		if (ret)
2324 			return ret;
2325 	}
2326 
2327 	pipe_config->limited_color_range =
2328 		intel_dp_limited_color_range(pipe_config, conn_state);
2329 
2330 	pipe_config->enhanced_framing =
2331 		drm_dp_enhanced_frame_cap(intel_dp->dpcd);
2332 
2333 	if (pipe_config->dsc.compression_enable)
2334 		output_bpp = pipe_config->dsc.compressed_bpp;
2335 	else
2336 		output_bpp = intel_dp_output_bpp(pipe_config->output_format,
2337 						 pipe_config->pipe_bpp);
2338 
2339 	if (intel_dp->mso_link_count) {
2340 		int n = intel_dp->mso_link_count;
2341 		int overlap = intel_dp->mso_pixel_overlap;
2342 
2343 		pipe_config->splitter.enable = true;
2344 		pipe_config->splitter.link_count = n;
2345 		pipe_config->splitter.pixel_overlap = overlap;
2346 
2347 		drm_dbg_kms(&dev_priv->drm, "MSO link count %d, pixel overlap %d\n",
2348 			    n, overlap);
2349 
2350 		adjusted_mode->crtc_hdisplay = adjusted_mode->crtc_hdisplay / n + overlap;
2351 		adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hblank_start / n + overlap;
2352 		adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_hblank_end / n + overlap;
2353 		adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hsync_start / n + overlap;
2354 		adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_end / n + overlap;
2355 		adjusted_mode->crtc_htotal = adjusted_mode->crtc_htotal / n + overlap;
2356 		adjusted_mode->crtc_clock /= n;
2357 	}
2358 
2359 	intel_dp_audio_compute_config(encoder, pipe_config, conn_state);
2360 
2361 	intel_link_compute_m_n(output_bpp,
2362 			       pipe_config->lane_count,
2363 			       adjusted_mode->crtc_clock,
2364 			       pipe_config->port_clock,
2365 			       &pipe_config->dp_m_n,
2366 			       pipe_config->fec_enable);
2367 
2368 	/* FIXME: abstract this better */
2369 	if (pipe_config->splitter.enable)
2370 		pipe_config->dp_m_n.data_m *= pipe_config->splitter.link_count;
2371 
2372 	if (!HAS_DDI(dev_priv))
2373 		g4x_dp_set_clock(encoder, pipe_config);
2374 
2375 	intel_vrr_compute_config(pipe_config, conn_state);
2376 	intel_psr_compute_config(intel_dp, pipe_config, conn_state);
2377 	intel_dp_drrs_compute_config(connector, pipe_config, output_bpp);
2378 	intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state);
2379 	intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state);
2380 
2381 	return 0;
2382 }
2383 
intel_dp_set_link_params(struct intel_dp * intel_dp,int link_rate,int lane_count)2384 void intel_dp_set_link_params(struct intel_dp *intel_dp,
2385 			      int link_rate, int lane_count)
2386 {
2387 	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
2388 	intel_dp->link_trained = false;
2389 	intel_dp->link_rate = link_rate;
2390 	intel_dp->lane_count = lane_count;
2391 }
2392 
intel_dp_reset_max_link_params(struct intel_dp * intel_dp)2393 static void intel_dp_reset_max_link_params(struct intel_dp *intel_dp)
2394 {
2395 	intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
2396 	intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
2397 }
2398 
2399 /* Enable backlight PWM and backlight PP control. */
intel_edp_backlight_on(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2400 void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2401 			    const struct drm_connector_state *conn_state)
2402 {
2403 	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder));
2404 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2405 
2406 	if (!intel_dp_is_edp(intel_dp))
2407 		return;
2408 
2409 	drm_dbg_kms(&i915->drm, "\n");
2410 
2411 	intel_backlight_enable(crtc_state, conn_state);
2412 	intel_pps_backlight_on(intel_dp);
2413 }
2414 
2415 /* Disable backlight PP control and backlight PWM. */
intel_edp_backlight_off(const struct drm_connector_state * old_conn_state)2416 void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2417 {
2418 	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder));
2419 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2420 
2421 	if (!intel_dp_is_edp(intel_dp))
2422 		return;
2423 
2424 	drm_dbg_kms(&i915->drm, "\n");
2425 
2426 	intel_pps_backlight_off(intel_dp);
2427 	intel_backlight_disable(old_conn_state);
2428 }
2429 
downstream_hpd_needs_d0(struct intel_dp * intel_dp)2430 static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2431 {
2432 	/*
2433 	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2434 	 * be capable of signalling downstream hpd with a long pulse.
2435 	 * Whether or not that means D3 is safe to use is not clear,
2436 	 * but let's assume so until proven otherwise.
2437 	 *
2438 	 * FIXME should really check all downstream ports...
2439 	 */
2440 	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2441 		drm_dp_is_branch(intel_dp->dpcd) &&
2442 		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2443 }
2444 
intel_dp_sink_set_decompression_state(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,bool enable)2445 void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
2446 					   const struct intel_crtc_state *crtc_state,
2447 					   bool enable)
2448 {
2449 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2450 	int ret;
2451 
2452 	if (!crtc_state->dsc.compression_enable)
2453 		return;
2454 
2455 	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE,
2456 				 enable ? DP_DECOMPRESSION_EN : 0);
2457 	if (ret < 0)
2458 		drm_dbg_kms(&i915->drm,
2459 			    "Failed to %s sink decompression state\n",
2460 			    str_enable_disable(enable));
2461 }
2462 
2463 static void
intel_edp_init_source_oui(struct intel_dp * intel_dp,bool careful)2464 intel_edp_init_source_oui(struct intel_dp *intel_dp, bool careful)
2465 {
2466 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2467 	u8 oui[] = { 0x00, 0xaa, 0x01 };
2468 	u8 buf[3] = { 0 };
2469 
2470 	/*
2471 	 * During driver init, we want to be careful and avoid changing the source OUI if it's
2472 	 * already set to what we want, so as to avoid clearing any state by accident
2473 	 */
2474 	if (careful) {
2475 		if (drm_dp_dpcd_read(&intel_dp->aux, DP_SOURCE_OUI, buf, sizeof(buf)) < 0)
2476 			drm_err(&i915->drm, "Failed to read source OUI\n");
2477 
2478 		if (memcmp(oui, buf, sizeof(oui)) == 0)
2479 			return;
2480 	}
2481 
2482 	if (drm_dp_dpcd_write(&intel_dp->aux, DP_SOURCE_OUI, oui, sizeof(oui)) < 0)
2483 		drm_err(&i915->drm, "Failed to write source OUI\n");
2484 
2485 	intel_dp->last_oui_write = jiffies;
2486 }
2487 
intel_dp_wait_source_oui(struct intel_dp * intel_dp)2488 void intel_dp_wait_source_oui(struct intel_dp *intel_dp)
2489 {
2490 	struct intel_connector *connector = intel_dp->attached_connector;
2491 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2492 
2493 	drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] Performing OUI wait (%u ms)\n",
2494 		    connector->base.base.id, connector->base.name,
2495 		    connector->panel.vbt.backlight.hdr_dpcd_refresh_timeout);
2496 
2497 	wait_remaining_ms_from_jiffies(intel_dp->last_oui_write,
2498 				       connector->panel.vbt.backlight.hdr_dpcd_refresh_timeout);
2499 }
2500 
2501 /* If the device supports it, try to set the power state appropriately */
intel_dp_set_power(struct intel_dp * intel_dp,u8 mode)2502 void intel_dp_set_power(struct intel_dp *intel_dp, u8 mode)
2503 {
2504 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2505 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2506 	int ret, i;
2507 
2508 	/* Should have a valid DPCD by this point */
2509 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2510 		return;
2511 
2512 	if (mode != DP_SET_POWER_D0) {
2513 		if (downstream_hpd_needs_d0(intel_dp))
2514 			return;
2515 
2516 		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
2517 	} else {
2518 		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2519 
2520 		lspcon_resume(dp_to_dig_port(intel_dp));
2521 
2522 		/* Write the source OUI as early as possible */
2523 		if (intel_dp_is_edp(intel_dp))
2524 			intel_edp_init_source_oui(intel_dp, false);
2525 
2526 		/*
2527 		 * When turning on, we need to retry for 1ms to give the sink
2528 		 * time to wake up.
2529 		 */
2530 		for (i = 0; i < 3; i++) {
2531 			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
2532 			if (ret == 1)
2533 				break;
2534 			msleep(1);
2535 		}
2536 
2537 		if (ret == 1 && lspcon->active)
2538 			lspcon_wait_pcon_mode(lspcon);
2539 	}
2540 
2541 	if (ret != 1)
2542 		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Set power to %s failed\n",
2543 			    encoder->base.base.id, encoder->base.name,
2544 			    mode == DP_SET_POWER_D0 ? "D0" : "D3");
2545 }
2546 
2547 static bool
2548 intel_dp_get_dpcd(struct intel_dp *intel_dp);
2549 
2550 /**
2551  * intel_dp_sync_state - sync the encoder state during init/resume
2552  * @encoder: intel encoder to sync
2553  * @crtc_state: state for the CRTC connected to the encoder
2554  *
2555  * Sync any state stored in the encoder wrt. HW state during driver init
2556  * and system resume.
2557  */
intel_dp_sync_state(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)2558 void intel_dp_sync_state(struct intel_encoder *encoder,
2559 			 const struct intel_crtc_state *crtc_state)
2560 {
2561 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2562 
2563 	if (!crtc_state)
2564 		return;
2565 
2566 	/*
2567 	 * Don't clobber DPCD if it's been already read out during output
2568 	 * setup (eDP) or detect.
2569 	 */
2570 	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2571 		intel_dp_get_dpcd(intel_dp);
2572 
2573 	intel_dp_reset_max_link_params(intel_dp);
2574 }
2575 
intel_dp_initial_fastset_check(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)2576 bool intel_dp_initial_fastset_check(struct intel_encoder *encoder,
2577 				    struct intel_crtc_state *crtc_state)
2578 {
2579 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2580 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2581 	bool fastset = true;
2582 
2583 	/*
2584 	 * If BIOS has set an unsupported or non-standard link rate for some
2585 	 * reason force an encoder recompute and full modeset.
2586 	 */
2587 	if (intel_dp_rate_index(intel_dp->source_rates, intel_dp->num_source_rates,
2588 				crtc_state->port_clock) < 0) {
2589 		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset due to unsupported link rate\n",
2590 			    encoder->base.base.id, encoder->base.name);
2591 		crtc_state->uapi.connectors_changed = true;
2592 		fastset = false;
2593 	}
2594 
2595 	/*
2596 	 * FIXME hack to force full modeset when DSC is being used.
2597 	 *
2598 	 * As long as we do not have full state readout and config comparison
2599 	 * of crtc_state->dsc, we have no way to ensure reliable fastset.
2600 	 * Remove once we have readout for DSC.
2601 	 */
2602 	if (crtc_state->dsc.compression_enable) {
2603 		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset due to DSC being enabled\n",
2604 			    encoder->base.base.id, encoder->base.name);
2605 		crtc_state->uapi.mode_changed = true;
2606 		fastset = false;
2607 	}
2608 
2609 	if (CAN_PSR(intel_dp)) {
2610 		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset to compute PSR state\n",
2611 			    encoder->base.base.id, encoder->base.name);
2612 		crtc_state->uapi.mode_changed = true;
2613 		fastset = false;
2614 	}
2615 
2616 	return fastset;
2617 }
2618 
intel_dp_get_pcon_dsc_cap(struct intel_dp * intel_dp)2619 static void intel_dp_get_pcon_dsc_cap(struct intel_dp *intel_dp)
2620 {
2621 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2622 
2623 	/* Clear the cached register set to avoid using stale values */
2624 
2625 	memset(intel_dp->pcon_dsc_dpcd, 0, sizeof(intel_dp->pcon_dsc_dpcd));
2626 
2627 	if (drm_dp_dpcd_read(&intel_dp->aux, DP_PCON_DSC_ENCODER,
2628 			     intel_dp->pcon_dsc_dpcd,
2629 			     sizeof(intel_dp->pcon_dsc_dpcd)) < 0)
2630 		drm_err(&i915->drm, "Failed to read DPCD register 0x%x\n",
2631 			DP_PCON_DSC_ENCODER);
2632 
2633 	drm_dbg_kms(&i915->drm, "PCON ENCODER DSC DPCD: %*ph\n",
2634 		    (int)sizeof(intel_dp->pcon_dsc_dpcd), intel_dp->pcon_dsc_dpcd);
2635 }
2636 
intel_dp_pcon_get_frl_mask(u8 frl_bw_mask)2637 static int intel_dp_pcon_get_frl_mask(u8 frl_bw_mask)
2638 {
2639 	int bw_gbps[] = {9, 18, 24, 32, 40, 48};
2640 	int i;
2641 
2642 	for (i = ARRAY_SIZE(bw_gbps) - 1; i >= 0; i--) {
2643 		if (frl_bw_mask & (1 << i))
2644 			return bw_gbps[i];
2645 	}
2646 	return 0;
2647 }
2648 
intel_dp_pcon_set_frl_mask(int max_frl)2649 static int intel_dp_pcon_set_frl_mask(int max_frl)
2650 {
2651 	switch (max_frl) {
2652 	case 48:
2653 		return DP_PCON_FRL_BW_MASK_48GBPS;
2654 	case 40:
2655 		return DP_PCON_FRL_BW_MASK_40GBPS;
2656 	case 32:
2657 		return DP_PCON_FRL_BW_MASK_32GBPS;
2658 	case 24:
2659 		return DP_PCON_FRL_BW_MASK_24GBPS;
2660 	case 18:
2661 		return DP_PCON_FRL_BW_MASK_18GBPS;
2662 	case 9:
2663 		return DP_PCON_FRL_BW_MASK_9GBPS;
2664 	}
2665 
2666 	return 0;
2667 }
2668 
intel_dp_hdmi_sink_max_frl(struct intel_dp * intel_dp)2669 static int intel_dp_hdmi_sink_max_frl(struct intel_dp *intel_dp)
2670 {
2671 	struct intel_connector *intel_connector = intel_dp->attached_connector;
2672 	struct drm_connector *connector = &intel_connector->base;
2673 	int max_frl_rate;
2674 	int max_lanes, rate_per_lane;
2675 	int max_dsc_lanes, dsc_rate_per_lane;
2676 
2677 	max_lanes = connector->display_info.hdmi.max_lanes;
2678 	rate_per_lane = connector->display_info.hdmi.max_frl_rate_per_lane;
2679 	max_frl_rate = max_lanes * rate_per_lane;
2680 
2681 	if (connector->display_info.hdmi.dsc_cap.v_1p2) {
2682 		max_dsc_lanes = connector->display_info.hdmi.dsc_cap.max_lanes;
2683 		dsc_rate_per_lane = connector->display_info.hdmi.dsc_cap.max_frl_rate_per_lane;
2684 		if (max_dsc_lanes && dsc_rate_per_lane)
2685 			max_frl_rate = min(max_frl_rate, max_dsc_lanes * dsc_rate_per_lane);
2686 	}
2687 
2688 	return max_frl_rate;
2689 }
2690 
2691 static bool
intel_dp_pcon_is_frl_trained(struct intel_dp * intel_dp,u8 max_frl_bw_mask,u8 * frl_trained_mask)2692 intel_dp_pcon_is_frl_trained(struct intel_dp *intel_dp,
2693 			     u8 max_frl_bw_mask, u8 *frl_trained_mask)
2694 {
2695 	if (drm_dp_pcon_hdmi_link_active(&intel_dp->aux) &&
2696 	    drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, frl_trained_mask) == DP_PCON_HDMI_MODE_FRL &&
2697 	    *frl_trained_mask >= max_frl_bw_mask)
2698 		return true;
2699 
2700 	return false;
2701 }
2702 
intel_dp_pcon_start_frl_training(struct intel_dp * intel_dp)2703 static int intel_dp_pcon_start_frl_training(struct intel_dp *intel_dp)
2704 {
2705 #define TIMEOUT_FRL_READY_MS 500
2706 #define TIMEOUT_HDMI_LINK_ACTIVE_MS 1000
2707 
2708 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2709 	int max_frl_bw, max_pcon_frl_bw, max_edid_frl_bw, ret;
2710 	u8 max_frl_bw_mask = 0, frl_trained_mask;
2711 	bool is_active;
2712 
2713 	max_pcon_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
2714 	drm_dbg(&i915->drm, "PCON max rate = %d Gbps\n", max_pcon_frl_bw);
2715 
2716 	max_edid_frl_bw = intel_dp_hdmi_sink_max_frl(intel_dp);
2717 	drm_dbg(&i915->drm, "Sink max rate from EDID = %d Gbps\n", max_edid_frl_bw);
2718 
2719 	max_frl_bw = min(max_edid_frl_bw, max_pcon_frl_bw);
2720 
2721 	if (max_frl_bw <= 0)
2722 		return -EINVAL;
2723 
2724 	max_frl_bw_mask = intel_dp_pcon_set_frl_mask(max_frl_bw);
2725 	drm_dbg(&i915->drm, "MAX_FRL_BW_MASK = %u\n", max_frl_bw_mask);
2726 
2727 	if (intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask))
2728 		goto frl_trained;
2729 
2730 	ret = drm_dp_pcon_frl_prepare(&intel_dp->aux, false);
2731 	if (ret < 0)
2732 		return ret;
2733 	/* Wait for PCON to be FRL Ready */
2734 	wait_for(is_active = drm_dp_pcon_is_frl_ready(&intel_dp->aux) == true, TIMEOUT_FRL_READY_MS);
2735 
2736 	if (!is_active)
2737 		return -ETIMEDOUT;
2738 
2739 	ret = drm_dp_pcon_frl_configure_1(&intel_dp->aux, max_frl_bw,
2740 					  DP_PCON_ENABLE_SEQUENTIAL_LINK);
2741 	if (ret < 0)
2742 		return ret;
2743 	ret = drm_dp_pcon_frl_configure_2(&intel_dp->aux, max_frl_bw_mask,
2744 					  DP_PCON_FRL_LINK_TRAIN_NORMAL);
2745 	if (ret < 0)
2746 		return ret;
2747 	ret = drm_dp_pcon_frl_enable(&intel_dp->aux);
2748 	if (ret < 0)
2749 		return ret;
2750 	/*
2751 	 * Wait for FRL to be completed
2752 	 * Check if the HDMI Link is up and active.
2753 	 */
2754 	wait_for(is_active =
2755 		 intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask),
2756 		 TIMEOUT_HDMI_LINK_ACTIVE_MS);
2757 
2758 	if (!is_active)
2759 		return -ETIMEDOUT;
2760 
2761 frl_trained:
2762 	drm_dbg(&i915->drm, "FRL_TRAINED_MASK = %u\n", frl_trained_mask);
2763 	intel_dp->frl.trained_rate_gbps = intel_dp_pcon_get_frl_mask(frl_trained_mask);
2764 	intel_dp->frl.is_trained = true;
2765 	drm_dbg(&i915->drm, "FRL trained with : %d Gbps\n", intel_dp->frl.trained_rate_gbps);
2766 
2767 	return 0;
2768 }
2769 
intel_dp_is_hdmi_2_1_sink(struct intel_dp * intel_dp)2770 static bool intel_dp_is_hdmi_2_1_sink(struct intel_dp *intel_dp)
2771 {
2772 	if (drm_dp_is_branch(intel_dp->dpcd) &&
2773 	    intel_dp_has_hdmi_sink(intel_dp) &&
2774 	    intel_dp_hdmi_sink_max_frl(intel_dp) > 0)
2775 		return true;
2776 
2777 	return false;
2778 }
2779 
2780 static
intel_dp_pcon_set_tmds_mode(struct intel_dp * intel_dp)2781 int intel_dp_pcon_set_tmds_mode(struct intel_dp *intel_dp)
2782 {
2783 	int ret;
2784 	u8 buf = 0;
2785 
2786 	/* Set PCON source control mode */
2787 	buf |= DP_PCON_ENABLE_SOURCE_CTL_MODE;
2788 
2789 	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf);
2790 	if (ret < 0)
2791 		return ret;
2792 
2793 	/* Set HDMI LINK ENABLE */
2794 	buf |= DP_PCON_ENABLE_HDMI_LINK;
2795 	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf);
2796 	if (ret < 0)
2797 		return ret;
2798 
2799 	return 0;
2800 }
2801 
intel_dp_check_frl_training(struct intel_dp * intel_dp)2802 void intel_dp_check_frl_training(struct intel_dp *intel_dp)
2803 {
2804 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2805 
2806 	/*
2807 	 * Always go for FRL training if:
2808 	 * -PCON supports SRC_CTL_MODE (VESA DP2.0-HDMI2.1 PCON Spec Draft-1 Sec-7)
2809 	 * -sink is HDMI2.1
2810 	 */
2811 	if (!(intel_dp->downstream_ports[2] & DP_PCON_SOURCE_CTL_MODE) ||
2812 	    !intel_dp_is_hdmi_2_1_sink(intel_dp) ||
2813 	    intel_dp->frl.is_trained)
2814 		return;
2815 
2816 	if (intel_dp_pcon_start_frl_training(intel_dp) < 0) {
2817 		int ret, mode;
2818 
2819 		drm_dbg(&dev_priv->drm, "Couldn't set FRL mode, continuing with TMDS mode\n");
2820 		ret = intel_dp_pcon_set_tmds_mode(intel_dp);
2821 		mode = drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, NULL);
2822 
2823 		if (ret < 0 || mode != DP_PCON_HDMI_MODE_TMDS)
2824 			drm_dbg(&dev_priv->drm, "Issue with PCON, cannot set TMDS mode\n");
2825 	} else {
2826 		drm_dbg(&dev_priv->drm, "FRL training Completed\n");
2827 	}
2828 }
2829 
2830 static int
intel_dp_pcon_dsc_enc_slice_height(const struct intel_crtc_state * crtc_state)2831 intel_dp_pcon_dsc_enc_slice_height(const struct intel_crtc_state *crtc_state)
2832 {
2833 	int vactive = crtc_state->hw.adjusted_mode.vdisplay;
2834 
2835 	return intel_hdmi_dsc_get_slice_height(vactive);
2836 }
2837 
2838 static int
intel_dp_pcon_dsc_enc_slices(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)2839 intel_dp_pcon_dsc_enc_slices(struct intel_dp *intel_dp,
2840 			     const struct intel_crtc_state *crtc_state)
2841 {
2842 	struct intel_connector *intel_connector = intel_dp->attached_connector;
2843 	struct drm_connector *connector = &intel_connector->base;
2844 	int hdmi_throughput = connector->display_info.hdmi.dsc_cap.clk_per_slice;
2845 	int hdmi_max_slices = connector->display_info.hdmi.dsc_cap.max_slices;
2846 	int pcon_max_slices = drm_dp_pcon_dsc_max_slices(intel_dp->pcon_dsc_dpcd);
2847 	int pcon_max_slice_width = drm_dp_pcon_dsc_max_slice_width(intel_dp->pcon_dsc_dpcd);
2848 
2849 	return intel_hdmi_dsc_get_num_slices(crtc_state, pcon_max_slices,
2850 					     pcon_max_slice_width,
2851 					     hdmi_max_slices, hdmi_throughput);
2852 }
2853 
2854 static int
intel_dp_pcon_dsc_enc_bpp(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,int num_slices,int slice_width)2855 intel_dp_pcon_dsc_enc_bpp(struct intel_dp *intel_dp,
2856 			  const struct intel_crtc_state *crtc_state,
2857 			  int num_slices, int slice_width)
2858 {
2859 	struct intel_connector *intel_connector = intel_dp->attached_connector;
2860 	struct drm_connector *connector = &intel_connector->base;
2861 	int output_format = crtc_state->output_format;
2862 	bool hdmi_all_bpp = connector->display_info.hdmi.dsc_cap.all_bpp;
2863 	int pcon_fractional_bpp = drm_dp_pcon_dsc_bpp_incr(intel_dp->pcon_dsc_dpcd);
2864 	int hdmi_max_chunk_bytes =
2865 		connector->display_info.hdmi.dsc_cap.total_chunk_kbytes * 1024;
2866 
2867 	return intel_hdmi_dsc_get_bpp(pcon_fractional_bpp, slice_width,
2868 				      num_slices, output_format, hdmi_all_bpp,
2869 				      hdmi_max_chunk_bytes);
2870 }
2871 
2872 void
intel_dp_pcon_dsc_configure(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)2873 intel_dp_pcon_dsc_configure(struct intel_dp *intel_dp,
2874 			    const struct intel_crtc_state *crtc_state)
2875 {
2876 	u8 pps_param[6];
2877 	int slice_height;
2878 	int slice_width;
2879 	int num_slices;
2880 	int bits_per_pixel;
2881 	int ret;
2882 	struct intel_connector *intel_connector = intel_dp->attached_connector;
2883 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2884 	struct drm_connector *connector;
2885 	bool hdmi_is_dsc_1_2;
2886 
2887 	if (!intel_dp_is_hdmi_2_1_sink(intel_dp))
2888 		return;
2889 
2890 	if (!intel_connector)
2891 		return;
2892 	connector = &intel_connector->base;
2893 	hdmi_is_dsc_1_2 = connector->display_info.hdmi.dsc_cap.v_1p2;
2894 
2895 	if (!drm_dp_pcon_enc_is_dsc_1_2(intel_dp->pcon_dsc_dpcd) ||
2896 	    !hdmi_is_dsc_1_2)
2897 		return;
2898 
2899 	slice_height = intel_dp_pcon_dsc_enc_slice_height(crtc_state);
2900 	if (!slice_height)
2901 		return;
2902 
2903 	num_slices = intel_dp_pcon_dsc_enc_slices(intel_dp, crtc_state);
2904 	if (!num_slices)
2905 		return;
2906 
2907 	slice_width = DIV_ROUND_UP(crtc_state->hw.adjusted_mode.hdisplay,
2908 				   num_slices);
2909 
2910 	bits_per_pixel = intel_dp_pcon_dsc_enc_bpp(intel_dp, crtc_state,
2911 						   num_slices, slice_width);
2912 	if (!bits_per_pixel)
2913 		return;
2914 
2915 	pps_param[0] = slice_height & 0xFF;
2916 	pps_param[1] = slice_height >> 8;
2917 	pps_param[2] = slice_width & 0xFF;
2918 	pps_param[3] = slice_width >> 8;
2919 	pps_param[4] = bits_per_pixel & 0xFF;
2920 	pps_param[5] = (bits_per_pixel >> 8) & 0x3;
2921 
2922 	ret = drm_dp_pcon_pps_override_param(&intel_dp->aux, pps_param);
2923 	if (ret < 0)
2924 		drm_dbg_kms(&i915->drm, "Failed to set pcon DSC\n");
2925 }
2926 
intel_dp_configure_protocol_converter(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)2927 void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp,
2928 					   const struct intel_crtc_state *crtc_state)
2929 {
2930 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2931 	bool ycbcr444_to_420 = false;
2932 	bool rgb_to_ycbcr = false;
2933 	u8 tmp;
2934 
2935 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x13)
2936 		return;
2937 
2938 	if (!drm_dp_is_branch(intel_dp->dpcd))
2939 		return;
2940 
2941 	tmp = intel_dp_has_hdmi_sink(intel_dp) ? DP_HDMI_DVI_OUTPUT_CONFIG : 0;
2942 
2943 	if (drm_dp_dpcd_writeb(&intel_dp->aux,
2944 			       DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1)
2945 		drm_dbg_kms(&i915->drm, "Failed to %s protocol converter HDMI mode\n",
2946 			    str_enable_disable(intel_dp_has_hdmi_sink(intel_dp)));
2947 
2948 	if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
2949 		switch (crtc_state->output_format) {
2950 		case INTEL_OUTPUT_FORMAT_YCBCR420:
2951 			break;
2952 		case INTEL_OUTPUT_FORMAT_YCBCR444:
2953 			ycbcr444_to_420 = true;
2954 			break;
2955 		case INTEL_OUTPUT_FORMAT_RGB:
2956 			rgb_to_ycbcr = true;
2957 			ycbcr444_to_420 = true;
2958 			break;
2959 		default:
2960 			MISSING_CASE(crtc_state->output_format);
2961 			break;
2962 		}
2963 	} else if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR444) {
2964 		switch (crtc_state->output_format) {
2965 		case INTEL_OUTPUT_FORMAT_YCBCR444:
2966 			break;
2967 		case INTEL_OUTPUT_FORMAT_RGB:
2968 			rgb_to_ycbcr = true;
2969 			break;
2970 		default:
2971 			MISSING_CASE(crtc_state->output_format);
2972 			break;
2973 		}
2974 	}
2975 
2976 	tmp = ycbcr444_to_420 ? DP_CONVERSION_TO_YCBCR420_ENABLE : 0;
2977 
2978 	if (drm_dp_dpcd_writeb(&intel_dp->aux,
2979 			       DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1)
2980 		drm_dbg_kms(&i915->drm,
2981 			    "Failed to %s protocol converter YCbCr 4:2:0 conversion mode\n",
2982 			    str_enable_disable(intel_dp->dfp.ycbcr_444_to_420));
2983 
2984 	tmp = rgb_to_ycbcr ? DP_CONVERSION_BT709_RGB_YCBCR_ENABLE : 0;
2985 
2986 	if (drm_dp_pcon_convert_rgb_to_ycbcr(&intel_dp->aux, tmp) < 0)
2987 		drm_dbg_kms(&i915->drm,
2988 			    "Failed to %s protocol converter RGB->YCbCr conversion mode\n",
2989 			    str_enable_disable(tmp));
2990 }
2991 
intel_dp_get_colorimetry_status(struct intel_dp * intel_dp)2992 bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
2993 {
2994 	u8 dprx = 0;
2995 
2996 	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
2997 			      &dprx) != 1)
2998 		return false;
2999 	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
3000 }
3001 
intel_dp_get_dsc_sink_cap(struct intel_dp * intel_dp)3002 static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp)
3003 {
3004 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3005 
3006 	/*
3007 	 * Clear the cached register set to avoid using stale values
3008 	 * for the sinks that do not support DSC.
3009 	 */
3010 	memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
3011 
3012 	/* Clear fec_capable to avoid using stale values */
3013 	intel_dp->fec_capable = 0;
3014 
3015 	/* Cache the DSC DPCD if eDP or DP rev >= 1.4 */
3016 	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 ||
3017 	    intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3018 		if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT,
3019 				     intel_dp->dsc_dpcd,
3020 				     sizeof(intel_dp->dsc_dpcd)) < 0)
3021 			drm_err(&i915->drm,
3022 				"Failed to read DPCD register 0x%x\n",
3023 				DP_DSC_SUPPORT);
3024 
3025 		drm_dbg_kms(&i915->drm, "DSC DPCD: %*ph\n",
3026 			    (int)sizeof(intel_dp->dsc_dpcd),
3027 			    intel_dp->dsc_dpcd);
3028 
3029 		/* FEC is supported only on DP 1.4 */
3030 		if (!intel_dp_is_edp(intel_dp) &&
3031 		    drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY,
3032 				      &intel_dp->fec_capable) < 0)
3033 			drm_err(&i915->drm,
3034 				"Failed to read FEC DPCD register\n");
3035 
3036 		drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n",
3037 			    intel_dp->fec_capable);
3038 	}
3039 }
3040 
intel_edp_mso_mode_fixup(struct intel_connector * connector,struct drm_display_mode * mode)3041 static void intel_edp_mso_mode_fixup(struct intel_connector *connector,
3042 				     struct drm_display_mode *mode)
3043 {
3044 	struct intel_dp *intel_dp = intel_attached_dp(connector);
3045 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
3046 	int n = intel_dp->mso_link_count;
3047 	int overlap = intel_dp->mso_pixel_overlap;
3048 
3049 	if (!mode || !n)
3050 		return;
3051 
3052 	mode->hdisplay = (mode->hdisplay - overlap) * n;
3053 	mode->hsync_start = (mode->hsync_start - overlap) * n;
3054 	mode->hsync_end = (mode->hsync_end - overlap) * n;
3055 	mode->htotal = (mode->htotal - overlap) * n;
3056 	mode->clock *= n;
3057 
3058 	drm_mode_set_name(mode);
3059 
3060 	drm_dbg_kms(&i915->drm,
3061 		    "[CONNECTOR:%d:%s] using generated MSO mode: " DRM_MODE_FMT "\n",
3062 		    connector->base.base.id, connector->base.name,
3063 		    DRM_MODE_ARG(mode));
3064 }
3065 
intel_edp_fixup_vbt_bpp(struct intel_encoder * encoder,int pipe_bpp)3066 void intel_edp_fixup_vbt_bpp(struct intel_encoder *encoder, int pipe_bpp)
3067 {
3068 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3069 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3070 	struct intel_connector *connector = intel_dp->attached_connector;
3071 
3072 	if (connector->panel.vbt.edp.bpp && pipe_bpp > connector->panel.vbt.edp.bpp) {
3073 		/*
3074 		 * This is a big fat ugly hack.
3075 		 *
3076 		 * Some machines in UEFI boot mode provide us a VBT that has 18
3077 		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
3078 		 * unknown we fail to light up. Yet the same BIOS boots up with
3079 		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
3080 		 * max, not what it tells us to use.
3081 		 *
3082 		 * Note: This will still be broken if the eDP panel is not lit
3083 		 * up by the BIOS, and thus we can't get the mode at module
3084 		 * load.
3085 		 */
3086 		drm_dbg_kms(&dev_priv->drm,
3087 			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
3088 			    pipe_bpp, connector->panel.vbt.edp.bpp);
3089 		connector->panel.vbt.edp.bpp = pipe_bpp;
3090 	}
3091 }
3092 
intel_edp_mso_init(struct intel_dp * intel_dp)3093 static void intel_edp_mso_init(struct intel_dp *intel_dp)
3094 {
3095 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3096 	struct intel_connector *connector = intel_dp->attached_connector;
3097 	struct drm_display_info *info = &connector->base.display_info;
3098 	u8 mso;
3099 
3100 	if (intel_dp->edp_dpcd[0] < DP_EDP_14)
3101 		return;
3102 
3103 	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_EDP_MSO_LINK_CAPABILITIES, &mso) != 1) {
3104 		drm_err(&i915->drm, "Failed to read MSO cap\n");
3105 		return;
3106 	}
3107 
3108 	/* Valid configurations are SST or MSO 2x1, 2x2, 4x1 */
3109 	mso &= DP_EDP_MSO_NUMBER_OF_LINKS_MASK;
3110 	if (mso % 2 || mso > drm_dp_max_lane_count(intel_dp->dpcd)) {
3111 		drm_err(&i915->drm, "Invalid MSO link count cap %u\n", mso);
3112 		mso = 0;
3113 	}
3114 
3115 	if (mso) {
3116 		drm_dbg_kms(&i915->drm, "Sink MSO %ux%u configuration, pixel overlap %u\n",
3117 			    mso, drm_dp_max_lane_count(intel_dp->dpcd) / mso,
3118 			    info->mso_pixel_overlap);
3119 		if (!HAS_MSO(i915)) {
3120 			drm_err(&i915->drm, "No source MSO support, disabling\n");
3121 			mso = 0;
3122 		}
3123 	}
3124 
3125 	intel_dp->mso_link_count = mso;
3126 	intel_dp->mso_pixel_overlap = mso ? info->mso_pixel_overlap : 0;
3127 }
3128 
3129 static bool
intel_edp_init_dpcd(struct intel_dp * intel_dp)3130 intel_edp_init_dpcd(struct intel_dp *intel_dp)
3131 {
3132 	struct drm_i915_private *dev_priv =
3133 		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3134 
3135 	/* this function is meant to be called only once */
3136 	drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0);
3137 
3138 	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0)
3139 		return false;
3140 
3141 	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3142 			 drm_dp_is_branch(intel_dp->dpcd));
3143 
3144 	/*
3145 	 * Read the eDP display control registers.
3146 	 *
3147 	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3148 	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3149 	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3150 	 * method). The display control registers should read zero if they're
3151 	 * not supported anyway.
3152 	 */
3153 	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
3154 			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3155 			     sizeof(intel_dp->edp_dpcd)) {
3156 		drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n",
3157 			    (int)sizeof(intel_dp->edp_dpcd),
3158 			    intel_dp->edp_dpcd);
3159 
3160 		intel_dp->use_max_params = intel_dp->edp_dpcd[0] < DP_EDP_14;
3161 	}
3162 
3163 	/*
3164 	 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
3165 	 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
3166 	 */
3167 	intel_psr_init_dpcd(intel_dp);
3168 
3169 	/* Clear the default sink rates */
3170 	intel_dp->num_sink_rates = 0;
3171 
3172 	/* Read the eDP 1.4+ supported link rates. */
3173 	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3174 		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3175 		int i;
3176 
3177 		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3178 				sink_rates, sizeof(sink_rates));
3179 
3180 		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3181 			int val = le16_to_cpu(sink_rates[i]);
3182 
3183 			if (val == 0)
3184 				break;
3185 
3186 			/* Value read multiplied by 200kHz gives the per-lane
3187 			 * link rate in kHz. The source rates are, however,
3188 			 * stored in terms of LS_Clk kHz. The full conversion
3189 			 * back to symbols is
3190 			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3191 			 */
3192 			intel_dp->sink_rates[i] = (val * 200) / 10;
3193 		}
3194 		intel_dp->num_sink_rates = i;
3195 	}
3196 
3197 	/*
3198 	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3199 	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3200 	 */
3201 	if (intel_dp->num_sink_rates)
3202 		intel_dp->use_rate_select = true;
3203 	else
3204 		intel_dp_set_sink_rates(intel_dp);
3205 	intel_dp_set_max_sink_lane_count(intel_dp);
3206 
3207 	/* Read the eDP DSC DPCD registers */
3208 	if (HAS_DSC(dev_priv))
3209 		intel_dp_get_dsc_sink_cap(intel_dp);
3210 
3211 	/*
3212 	 * If needed, program our source OUI so we can make various Intel-specific AUX services
3213 	 * available (such as HDR backlight controls)
3214 	 */
3215 	intel_edp_init_source_oui(intel_dp, true);
3216 
3217 	return true;
3218 }
3219 
3220 static bool
intel_dp_has_sink_count(struct intel_dp * intel_dp)3221 intel_dp_has_sink_count(struct intel_dp *intel_dp)
3222 {
3223 	if (!intel_dp->attached_connector)
3224 		return false;
3225 
3226 	return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base,
3227 					  intel_dp->dpcd,
3228 					  &intel_dp->desc);
3229 }
3230 
3231 static bool
intel_dp_get_dpcd(struct intel_dp * intel_dp)3232 intel_dp_get_dpcd(struct intel_dp *intel_dp)
3233 {
3234 	int ret;
3235 
3236 	if (intel_dp_init_lttpr_and_dprx_caps(intel_dp) < 0)
3237 		return false;
3238 
3239 	/*
3240 	 * Don't clobber cached eDP rates. Also skip re-reading
3241 	 * the OUI/ID since we know it won't change.
3242 	 */
3243 	if (!intel_dp_is_edp(intel_dp)) {
3244 		drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3245 				 drm_dp_is_branch(intel_dp->dpcd));
3246 
3247 		intel_dp_set_sink_rates(intel_dp);
3248 		intel_dp_set_max_sink_lane_count(intel_dp);
3249 		intel_dp_set_common_rates(intel_dp);
3250 	}
3251 
3252 	if (intel_dp_has_sink_count(intel_dp)) {
3253 		ret = drm_dp_read_sink_count(&intel_dp->aux);
3254 		if (ret < 0)
3255 			return false;
3256 
3257 		/*
3258 		 * Sink count can change between short pulse hpd hence
3259 		 * a member variable in intel_dp will track any changes
3260 		 * between short pulse interrupts.
3261 		 */
3262 		intel_dp->sink_count = ret;
3263 
3264 		/*
3265 		 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3266 		 * a dongle is present but no display. Unless we require to know
3267 		 * if a dongle is present or not, we don't need to update
3268 		 * downstream port information. So, an early return here saves
3269 		 * time from performing other operations which are not required.
3270 		 */
3271 		if (!intel_dp->sink_count)
3272 			return false;
3273 	}
3274 
3275 	return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd,
3276 					   intel_dp->downstream_ports) == 0;
3277 }
3278 
3279 static bool
intel_dp_can_mst(struct intel_dp * intel_dp)3280 intel_dp_can_mst(struct intel_dp *intel_dp)
3281 {
3282 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3283 
3284 	return i915->params.enable_dp_mst &&
3285 		intel_dp_mst_source_support(intel_dp) &&
3286 		drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
3287 }
3288 
3289 static void
intel_dp_configure_mst(struct intel_dp * intel_dp)3290 intel_dp_configure_mst(struct intel_dp *intel_dp)
3291 {
3292 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3293 	struct intel_encoder *encoder =
3294 		&dp_to_dig_port(intel_dp)->base;
3295 	bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
3296 
3297 	drm_dbg_kms(&i915->drm,
3298 		    "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n",
3299 		    encoder->base.base.id, encoder->base.name,
3300 		    str_yes_no(intel_dp_mst_source_support(intel_dp)),
3301 		    str_yes_no(sink_can_mst),
3302 		    str_yes_no(i915->params.enable_dp_mst));
3303 
3304 	if (!intel_dp_mst_source_support(intel_dp))
3305 		return;
3306 
3307 	intel_dp->is_mst = sink_can_mst &&
3308 		i915->params.enable_dp_mst;
3309 
3310 	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3311 					intel_dp->is_mst);
3312 }
3313 
3314 static bool
intel_dp_get_sink_irq_esi(struct intel_dp * intel_dp,u8 * esi)3315 intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *esi)
3316 {
3317 	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI, esi, 4) == 4;
3318 }
3319 
intel_dp_ack_sink_irq_esi(struct intel_dp * intel_dp,u8 esi[4])3320 static bool intel_dp_ack_sink_irq_esi(struct intel_dp *intel_dp, u8 esi[4])
3321 {
3322 	int retry;
3323 
3324 	for (retry = 0; retry < 3; retry++) {
3325 		if (drm_dp_dpcd_write(&intel_dp->aux, DP_SINK_COUNT_ESI + 1,
3326 				      &esi[1], 3) == 3)
3327 			return true;
3328 	}
3329 
3330 	return false;
3331 }
3332 
3333 bool
intel_dp_needs_vsc_sdp(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3334 intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
3335 		       const struct drm_connector_state *conn_state)
3336 {
3337 	/*
3338 	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
3339 	 * of Color Encoding Format and Content Color Gamut], in order to
3340 	 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
3341 	 */
3342 	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
3343 		return true;
3344 
3345 	switch (conn_state->colorspace) {
3346 	case DRM_MODE_COLORIMETRY_SYCC_601:
3347 	case DRM_MODE_COLORIMETRY_OPYCC_601:
3348 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
3349 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
3350 	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
3351 		return true;
3352 	default:
3353 		break;
3354 	}
3355 
3356 	return false;
3357 }
3358 
intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp * vsc,struct dp_sdp * sdp,size_t size)3359 static ssize_t intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp *vsc,
3360 				     struct dp_sdp *sdp, size_t size)
3361 {
3362 	size_t length = sizeof(struct dp_sdp);
3363 
3364 	if (size < length)
3365 		return -ENOSPC;
3366 
3367 	memset(sdp, 0, size);
3368 
3369 	/*
3370 	 * Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119
3371 	 * VSC SDP Header Bytes
3372 	 */
3373 	sdp->sdp_header.HB0 = 0; /* Secondary-Data Packet ID = 0 */
3374 	sdp->sdp_header.HB1 = vsc->sdp_type; /* Secondary-data Packet Type */
3375 	sdp->sdp_header.HB2 = vsc->revision; /* Revision Number */
3376 	sdp->sdp_header.HB3 = vsc->length; /* Number of Valid Data Bytes */
3377 
3378 	/*
3379 	 * Only revision 0x5 supports Pixel Encoding/Colorimetry Format as
3380 	 * per DP 1.4a spec.
3381 	 */
3382 	if (vsc->revision != 0x5)
3383 		goto out;
3384 
3385 	/* VSC SDP Payload for DB16 through DB18 */
3386 	/* Pixel Encoding and Colorimetry Formats  */
3387 	sdp->db[16] = (vsc->pixelformat & 0xf) << 4; /* DB16[7:4] */
3388 	sdp->db[16] |= vsc->colorimetry & 0xf; /* DB16[3:0] */
3389 
3390 	switch (vsc->bpc) {
3391 	case 6:
3392 		/* 6bpc: 0x0 */
3393 		break;
3394 	case 8:
3395 		sdp->db[17] = 0x1; /* DB17[3:0] */
3396 		break;
3397 	case 10:
3398 		sdp->db[17] = 0x2;
3399 		break;
3400 	case 12:
3401 		sdp->db[17] = 0x3;
3402 		break;
3403 	case 16:
3404 		sdp->db[17] = 0x4;
3405 		break;
3406 	default:
3407 		MISSING_CASE(vsc->bpc);
3408 		break;
3409 	}
3410 	/* Dynamic Range and Component Bit Depth */
3411 	if (vsc->dynamic_range == DP_DYNAMIC_RANGE_CTA)
3412 		sdp->db[17] |= 0x80;  /* DB17[7] */
3413 
3414 	/* Content Type */
3415 	sdp->db[18] = vsc->content_type & 0x7;
3416 
3417 out:
3418 	return length;
3419 }
3420 
3421 static ssize_t
intel_dp_hdr_metadata_infoframe_sdp_pack(struct drm_i915_private * i915,const struct hdmi_drm_infoframe * drm_infoframe,struct dp_sdp * sdp,size_t size)3422 intel_dp_hdr_metadata_infoframe_sdp_pack(struct drm_i915_private *i915,
3423 					 const struct hdmi_drm_infoframe *drm_infoframe,
3424 					 struct dp_sdp *sdp,
3425 					 size_t size)
3426 {
3427 	size_t length = sizeof(struct dp_sdp);
3428 	const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
3429 	unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
3430 	ssize_t len;
3431 
3432 	if (size < length)
3433 		return -ENOSPC;
3434 
3435 	memset(sdp, 0, size);
3436 
3437 	len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf));
3438 	if (len < 0) {
3439 		drm_dbg_kms(&i915->drm, "buffer size is smaller than hdr metadata infoframe\n");
3440 		return -ENOSPC;
3441 	}
3442 
3443 	if (len != infoframe_size) {
3444 		drm_dbg_kms(&i915->drm, "wrong static hdr metadata size\n");
3445 		return -ENOSPC;
3446 	}
3447 
3448 	/*
3449 	 * Set up the infoframe sdp packet for HDR static metadata.
3450 	 * Prepare VSC Header for SU as per DP 1.4a spec,
3451 	 * Table 2-100 and Table 2-101
3452 	 */
3453 
3454 	/* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */
3455 	sdp->sdp_header.HB0 = 0;
3456 	/*
3457 	 * Packet Type 80h + Non-audio INFOFRAME Type value
3458 	 * HDMI_INFOFRAME_TYPE_DRM: 0x87
3459 	 * - 80h + Non-audio INFOFRAME Type value
3460 	 * - InfoFrame Type: 0x07
3461 	 *    [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame]
3462 	 */
3463 	sdp->sdp_header.HB1 = drm_infoframe->type;
3464 	/*
3465 	 * Least Significant Eight Bits of (Data Byte Count – 1)
3466 	 * infoframe_size - 1
3467 	 */
3468 	sdp->sdp_header.HB2 = 0x1D;
3469 	/* INFOFRAME SDP Version Number */
3470 	sdp->sdp_header.HB3 = (0x13 << 2);
3471 	/* CTA Header Byte 2 (INFOFRAME Version Number) */
3472 	sdp->db[0] = drm_infoframe->version;
3473 	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
3474 	sdp->db[1] = drm_infoframe->length;
3475 	/*
3476 	 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
3477 	 * HDMI_INFOFRAME_HEADER_SIZE
3478 	 */
3479 	BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2);
3480 	memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
3481 	       HDMI_DRM_INFOFRAME_SIZE);
3482 
3483 	/*
3484 	 * Size of DP infoframe sdp packet for HDR static metadata consists of
3485 	 * - DP SDP Header(struct dp_sdp_header): 4 bytes
3486 	 * - Two Data Blocks: 2 bytes
3487 	 *    CTA Header Byte2 (INFOFRAME Version Number)
3488 	 *    CTA Header Byte3 (Length of INFOFRAME)
3489 	 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
3490 	 *
3491 	 * Prior to GEN11's GMP register size is identical to DP HDR static metadata
3492 	 * infoframe size. But GEN11+ has larger than that size, write_infoframe
3493 	 * will pad rest of the size.
3494 	 */
3495 	return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE;
3496 }
3497 
intel_write_dp_sdp(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type)3498 static void intel_write_dp_sdp(struct intel_encoder *encoder,
3499 			       const struct intel_crtc_state *crtc_state,
3500 			       unsigned int type)
3501 {
3502 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3503 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3504 	struct dp_sdp sdp = {};
3505 	ssize_t len;
3506 
3507 	if ((crtc_state->infoframes.enable &
3508 	     intel_hdmi_infoframe_enable(type)) == 0)
3509 		return;
3510 
3511 	switch (type) {
3512 	case DP_SDP_VSC:
3513 		len = intel_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp,
3514 					    sizeof(sdp));
3515 		break;
3516 	case HDMI_PACKET_TYPE_GAMUT_METADATA:
3517 		len = intel_dp_hdr_metadata_infoframe_sdp_pack(dev_priv,
3518 							       &crtc_state->infoframes.drm.drm,
3519 							       &sdp, sizeof(sdp));
3520 		break;
3521 	default:
3522 		MISSING_CASE(type);
3523 		return;
3524 	}
3525 
3526 	if (drm_WARN_ON(&dev_priv->drm, len < 0))
3527 		return;
3528 
3529 	dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len);
3530 }
3531 
intel_write_dp_vsc_sdp(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_dp_vsc_sdp * vsc)3532 void intel_write_dp_vsc_sdp(struct intel_encoder *encoder,
3533 			    const struct intel_crtc_state *crtc_state,
3534 			    const struct drm_dp_vsc_sdp *vsc)
3535 {
3536 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3537 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3538 	struct dp_sdp sdp = {};
3539 	ssize_t len;
3540 
3541 	len = intel_dp_vsc_sdp_pack(vsc, &sdp, sizeof(sdp));
3542 
3543 	if (drm_WARN_ON(&dev_priv->drm, len < 0))
3544 		return;
3545 
3546 	dig_port->write_infoframe(encoder, crtc_state, DP_SDP_VSC,
3547 					&sdp, len);
3548 }
3549 
intel_dp_set_infoframes(struct intel_encoder * encoder,bool enable,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3550 void intel_dp_set_infoframes(struct intel_encoder *encoder,
3551 			     bool enable,
3552 			     const struct intel_crtc_state *crtc_state,
3553 			     const struct drm_connector_state *conn_state)
3554 {
3555 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3556 	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
3557 	u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
3558 			 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW |
3559 			 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK;
3560 	u32 val = intel_de_read(dev_priv, reg) & ~dip_enable;
3561 
3562 	/* TODO: Add DSC case (DIP_ENABLE_PPS) */
3563 	/* When PSR is enabled, this routine doesn't disable VSC DIP */
3564 	if (!crtc_state->has_psr)
3565 		val &= ~VIDEO_DIP_ENABLE_VSC_HSW;
3566 
3567 	intel_de_write(dev_priv, reg, val);
3568 	intel_de_posting_read(dev_priv, reg);
3569 
3570 	if (!enable)
3571 		return;
3572 
3573 	/* When PSR is enabled, VSC SDP is handled by PSR routine */
3574 	if (!crtc_state->has_psr)
3575 		intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC);
3576 
3577 	intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA);
3578 }
3579 
intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp * vsc,const void * buffer,size_t size)3580 static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc,
3581 				   const void *buffer, size_t size)
3582 {
3583 	const struct dp_sdp *sdp = buffer;
3584 
3585 	if (size < sizeof(struct dp_sdp))
3586 		return -EINVAL;
3587 
3588 	memset(vsc, 0, sizeof(*vsc));
3589 
3590 	if (sdp->sdp_header.HB0 != 0)
3591 		return -EINVAL;
3592 
3593 	if (sdp->sdp_header.HB1 != DP_SDP_VSC)
3594 		return -EINVAL;
3595 
3596 	vsc->sdp_type = sdp->sdp_header.HB1;
3597 	vsc->revision = sdp->sdp_header.HB2;
3598 	vsc->length = sdp->sdp_header.HB3;
3599 
3600 	if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) ||
3601 	    (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) {
3602 		/*
3603 		 * - HB2 = 0x2, HB3 = 0x8
3604 		 *   VSC SDP supporting 3D stereo + PSR
3605 		 * - HB2 = 0x4, HB3 = 0xe
3606 		 *   VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of
3607 		 *   first scan line of the SU region (applies to eDP v1.4b
3608 		 *   and higher).
3609 		 */
3610 		return 0;
3611 	} else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) {
3612 		/*
3613 		 * - HB2 = 0x5, HB3 = 0x13
3614 		 *   VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry
3615 		 *   Format.
3616 		 */
3617 		vsc->pixelformat = (sdp->db[16] >> 4) & 0xf;
3618 		vsc->colorimetry = sdp->db[16] & 0xf;
3619 		vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1;
3620 
3621 		switch (sdp->db[17] & 0x7) {
3622 		case 0x0:
3623 			vsc->bpc = 6;
3624 			break;
3625 		case 0x1:
3626 			vsc->bpc = 8;
3627 			break;
3628 		case 0x2:
3629 			vsc->bpc = 10;
3630 			break;
3631 		case 0x3:
3632 			vsc->bpc = 12;
3633 			break;
3634 		case 0x4:
3635 			vsc->bpc = 16;
3636 			break;
3637 		default:
3638 			MISSING_CASE(sdp->db[17] & 0x7);
3639 			return -EINVAL;
3640 		}
3641 
3642 		vsc->content_type = sdp->db[18] & 0x7;
3643 	} else {
3644 		return -EINVAL;
3645 	}
3646 
3647 	return 0;
3648 }
3649 
3650 static int
intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe * drm_infoframe,const void * buffer,size_t size)3651 intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe,
3652 					   const void *buffer, size_t size)
3653 {
3654 	int ret;
3655 
3656 	const struct dp_sdp *sdp = buffer;
3657 
3658 	if (size < sizeof(struct dp_sdp))
3659 		return -EINVAL;
3660 
3661 	if (sdp->sdp_header.HB0 != 0)
3662 		return -EINVAL;
3663 
3664 	if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM)
3665 		return -EINVAL;
3666 
3667 	/*
3668 	 * Least Significant Eight Bits of (Data Byte Count – 1)
3669 	 * 1Dh (i.e., Data Byte Count = 30 bytes).
3670 	 */
3671 	if (sdp->sdp_header.HB2 != 0x1D)
3672 		return -EINVAL;
3673 
3674 	/* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */
3675 	if ((sdp->sdp_header.HB3 & 0x3) != 0)
3676 		return -EINVAL;
3677 
3678 	/* INFOFRAME SDP Version Number */
3679 	if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13)
3680 		return -EINVAL;
3681 
3682 	/* CTA Header Byte 2 (INFOFRAME Version Number) */
3683 	if (sdp->db[0] != 1)
3684 		return -EINVAL;
3685 
3686 	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
3687 	if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE)
3688 		return -EINVAL;
3689 
3690 	ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2],
3691 					     HDMI_DRM_INFOFRAME_SIZE);
3692 
3693 	return ret;
3694 }
3695 
intel_read_dp_vsc_sdp(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_dp_vsc_sdp * vsc)3696 static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder,
3697 				  struct intel_crtc_state *crtc_state,
3698 				  struct drm_dp_vsc_sdp *vsc)
3699 {
3700 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3701 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3702 	unsigned int type = DP_SDP_VSC;
3703 	struct dp_sdp sdp = {};
3704 	int ret;
3705 
3706 	/* When PSR is enabled, VSC SDP is handled by PSR routine */
3707 	if (crtc_state->has_psr)
3708 		return;
3709 
3710 	if ((crtc_state->infoframes.enable &
3711 	     intel_hdmi_infoframe_enable(type)) == 0)
3712 		return;
3713 
3714 	dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp));
3715 
3716 	ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp));
3717 
3718 	if (ret)
3719 		drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n");
3720 }
3721 
intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct hdmi_drm_infoframe * drm_infoframe)3722 static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder,
3723 						     struct intel_crtc_state *crtc_state,
3724 						     struct hdmi_drm_infoframe *drm_infoframe)
3725 {
3726 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3727 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3728 	unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA;
3729 	struct dp_sdp sdp = {};
3730 	int ret;
3731 
3732 	if ((crtc_state->infoframes.enable &
3733 	    intel_hdmi_infoframe_enable(type)) == 0)
3734 		return;
3735 
3736 	dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
3737 				 sizeof(sdp));
3738 
3739 	ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp,
3740 							 sizeof(sdp));
3741 
3742 	if (ret)
3743 		drm_dbg_kms(&dev_priv->drm,
3744 			    "Failed to unpack DP HDR Metadata Infoframe SDP\n");
3745 }
3746 
intel_read_dp_sdp(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,unsigned int type)3747 void intel_read_dp_sdp(struct intel_encoder *encoder,
3748 		       struct intel_crtc_state *crtc_state,
3749 		       unsigned int type)
3750 {
3751 	switch (type) {
3752 	case DP_SDP_VSC:
3753 		intel_read_dp_vsc_sdp(encoder, crtc_state,
3754 				      &crtc_state->infoframes.vsc);
3755 		break;
3756 	case HDMI_PACKET_TYPE_GAMUT_METADATA:
3757 		intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state,
3758 							 &crtc_state->infoframes.drm.drm);
3759 		break;
3760 	default:
3761 		MISSING_CASE(type);
3762 		break;
3763 	}
3764 }
3765 
intel_dp_autotest_link_training(struct intel_dp * intel_dp)3766 static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
3767 {
3768 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3769 	int status = 0;
3770 	int test_link_rate;
3771 	u8 test_lane_count, test_link_bw;
3772 	/* (DP CTS 1.2)
3773 	 * 4.3.1.11
3774 	 */
3775 	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
3776 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
3777 				   &test_lane_count);
3778 
3779 	if (status <= 0) {
3780 		drm_dbg_kms(&i915->drm, "Lane count read failed\n");
3781 		return DP_TEST_NAK;
3782 	}
3783 	test_lane_count &= DP_MAX_LANE_COUNT_MASK;
3784 
3785 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
3786 				   &test_link_bw);
3787 	if (status <= 0) {
3788 		drm_dbg_kms(&i915->drm, "Link Rate read failed\n");
3789 		return DP_TEST_NAK;
3790 	}
3791 	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
3792 
3793 	/* Validate the requested link rate and lane count */
3794 	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
3795 					test_lane_count))
3796 		return DP_TEST_NAK;
3797 
3798 	intel_dp->compliance.test_lane_count = test_lane_count;
3799 	intel_dp->compliance.test_link_rate = test_link_rate;
3800 
3801 	return DP_TEST_ACK;
3802 }
3803 
intel_dp_autotest_video_pattern(struct intel_dp * intel_dp)3804 static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3805 {
3806 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3807 	u8 test_pattern;
3808 	u8 test_misc;
3809 	__be16 h_width, v_height;
3810 	int status = 0;
3811 
3812 	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
3813 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
3814 				   &test_pattern);
3815 	if (status <= 0) {
3816 		drm_dbg_kms(&i915->drm, "Test pattern read failed\n");
3817 		return DP_TEST_NAK;
3818 	}
3819 	if (test_pattern != DP_COLOR_RAMP)
3820 		return DP_TEST_NAK;
3821 
3822 	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
3823 				  &h_width, 2);
3824 	if (status <= 0) {
3825 		drm_dbg_kms(&i915->drm, "H Width read failed\n");
3826 		return DP_TEST_NAK;
3827 	}
3828 
3829 	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
3830 				  &v_height, 2);
3831 	if (status <= 0) {
3832 		drm_dbg_kms(&i915->drm, "V Height read failed\n");
3833 		return DP_TEST_NAK;
3834 	}
3835 
3836 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
3837 				   &test_misc);
3838 	if (status <= 0) {
3839 		drm_dbg_kms(&i915->drm, "TEST MISC read failed\n");
3840 		return DP_TEST_NAK;
3841 	}
3842 	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
3843 		return DP_TEST_NAK;
3844 	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
3845 		return DP_TEST_NAK;
3846 	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
3847 	case DP_TEST_BIT_DEPTH_6:
3848 		intel_dp->compliance.test_data.bpc = 6;
3849 		break;
3850 	case DP_TEST_BIT_DEPTH_8:
3851 		intel_dp->compliance.test_data.bpc = 8;
3852 		break;
3853 	default:
3854 		return DP_TEST_NAK;
3855 	}
3856 
3857 	intel_dp->compliance.test_data.video_pattern = test_pattern;
3858 	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
3859 	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
3860 	/* Set test active flag here so userspace doesn't interrupt things */
3861 	intel_dp->compliance.test_active = true;
3862 
3863 	return DP_TEST_ACK;
3864 }
3865 
intel_dp_autotest_edid(struct intel_dp * intel_dp)3866 static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
3867 {
3868 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3869 	u8 test_result = DP_TEST_ACK;
3870 	struct intel_connector *intel_connector = intel_dp->attached_connector;
3871 	struct drm_connector *connector = &intel_connector->base;
3872 
3873 	if (intel_connector->detect_edid == NULL ||
3874 	    connector->edid_corrupt ||
3875 	    intel_dp->aux.i2c_defer_count > 6) {
3876 		/* Check EDID read for NACKs, DEFERs and corruption
3877 		 * (DP CTS 1.2 Core r1.1)
3878 		 *    4.2.2.4 : Failed EDID read, I2C_NAK
3879 		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
3880 		 *    4.2.2.6 : EDID corruption detected
3881 		 * Use failsafe mode for all cases
3882 		 */
3883 		if (intel_dp->aux.i2c_nack_count > 0 ||
3884 			intel_dp->aux.i2c_defer_count > 0)
3885 			drm_dbg_kms(&i915->drm,
3886 				    "EDID read had %d NACKs, %d DEFERs\n",
3887 				    intel_dp->aux.i2c_nack_count,
3888 				    intel_dp->aux.i2c_defer_count);
3889 		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
3890 	} else {
3891 		/* FIXME: Get rid of drm_edid_raw() */
3892 		const struct edid *block = drm_edid_raw(intel_connector->detect_edid);
3893 
3894 		/* We have to write the checksum of the last block read */
3895 		block += block->extensions;
3896 
3897 		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
3898 				       block->checksum) <= 0)
3899 			drm_dbg_kms(&i915->drm,
3900 				    "Failed to write EDID checksum\n");
3901 
3902 		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3903 		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
3904 	}
3905 
3906 	/* Set test active flag here so userspace doesn't interrupt things */
3907 	intel_dp->compliance.test_active = true;
3908 
3909 	return test_result;
3910 }
3911 
intel_dp_phy_pattern_update(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)3912 static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp,
3913 					const struct intel_crtc_state *crtc_state)
3914 {
3915 	struct drm_i915_private *dev_priv =
3916 			to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3917 	struct drm_dp_phy_test_params *data =
3918 			&intel_dp->compliance.test_data.phytest;
3919 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3920 	enum pipe pipe = crtc->pipe;
3921 	u32 pattern_val;
3922 
3923 	switch (data->phy_pattern) {
3924 	case DP_PHY_TEST_PATTERN_NONE:
3925 		drm_dbg_kms(&dev_priv->drm, "Disable Phy Test Pattern\n");
3926 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
3927 		break;
3928 	case DP_PHY_TEST_PATTERN_D10_2:
3929 		drm_dbg_kms(&dev_priv->drm, "Set D10.2 Phy Test Pattern\n");
3930 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
3931 			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2);
3932 		break;
3933 	case DP_PHY_TEST_PATTERN_ERROR_COUNT:
3934 		drm_dbg_kms(&dev_priv->drm, "Set Error Count Phy Test Pattern\n");
3935 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
3936 			       DDI_DP_COMP_CTL_ENABLE |
3937 			       DDI_DP_COMP_CTL_SCRAMBLED_0);
3938 		break;
3939 	case DP_PHY_TEST_PATTERN_PRBS7:
3940 		drm_dbg_kms(&dev_priv->drm, "Set PRBS7 Phy Test Pattern\n");
3941 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
3942 			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7);
3943 		break;
3944 	case DP_PHY_TEST_PATTERN_80BIT_CUSTOM:
3945 		/*
3946 		 * FIXME: Ideally pattern should come from DPCD 0x250. As
3947 		 * current firmware of DPR-100 could not set it, so hardcoding
3948 		 * now for complaince test.
3949 		 */
3950 		drm_dbg_kms(&dev_priv->drm,
3951 			    "Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n");
3952 		pattern_val = 0x3e0f83e0;
3953 		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val);
3954 		pattern_val = 0x0f83e0f8;
3955 		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val);
3956 		pattern_val = 0x0000f83e;
3957 		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val);
3958 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
3959 			       DDI_DP_COMP_CTL_ENABLE |
3960 			       DDI_DP_COMP_CTL_CUSTOM80);
3961 		break;
3962 	case DP_PHY_TEST_PATTERN_CP2520:
3963 		/*
3964 		 * FIXME: Ideally pattern should come from DPCD 0x24A. As
3965 		 * current firmware of DPR-100 could not set it, so hardcoding
3966 		 * now for complaince test.
3967 		 */
3968 		drm_dbg_kms(&dev_priv->drm, "Set HBR2 compliance Phy Test Pattern\n");
3969 		pattern_val = 0xFB;
3970 		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
3971 			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 |
3972 			       pattern_val);
3973 		break;
3974 	default:
3975 		WARN(1, "Invalid Phy Test Pattern\n");
3976 	}
3977 }
3978 
intel_dp_process_phy_request(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)3979 static void intel_dp_process_phy_request(struct intel_dp *intel_dp,
3980 					 const struct intel_crtc_state *crtc_state)
3981 {
3982 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3983 	struct drm_dp_phy_test_params *data =
3984 		&intel_dp->compliance.test_data.phytest;
3985 	u8 link_status[DP_LINK_STATUS_SIZE];
3986 
3987 	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
3988 					     link_status) < 0) {
3989 		drm_dbg_kms(&i915->drm, "failed to get link status\n");
3990 		return;
3991 	}
3992 
3993 	/* retrieve vswing & pre-emphasis setting */
3994 	intel_dp_get_adjust_train(intel_dp, crtc_state, DP_PHY_DPRX,
3995 				  link_status);
3996 
3997 	intel_dp_set_signal_levels(intel_dp, crtc_state, DP_PHY_DPRX);
3998 
3999 	intel_dp_phy_pattern_update(intel_dp, crtc_state);
4000 
4001 	drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
4002 			  intel_dp->train_set, crtc_state->lane_count);
4003 
4004 	drm_dp_set_phy_test_pattern(&intel_dp->aux, data,
4005 				    intel_dp->dpcd[DP_DPCD_REV]);
4006 }
4007 
intel_dp_autotest_phy_pattern(struct intel_dp * intel_dp)4008 static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4009 {
4010 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4011 	struct drm_dp_phy_test_params *data =
4012 		&intel_dp->compliance.test_data.phytest;
4013 
4014 	if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) {
4015 		drm_dbg_kms(&i915->drm, "DP Phy Test pattern AUX read failure\n");
4016 		return DP_TEST_NAK;
4017 	}
4018 
4019 	/* Set test active flag here so userspace doesn't interrupt things */
4020 	intel_dp->compliance.test_active = true;
4021 
4022 	return DP_TEST_ACK;
4023 }
4024 
intel_dp_handle_test_request(struct intel_dp * intel_dp)4025 static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4026 {
4027 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4028 	u8 response = DP_TEST_NAK;
4029 	u8 request = 0;
4030 	int status;
4031 
4032 	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4033 	if (status <= 0) {
4034 		drm_dbg_kms(&i915->drm,
4035 			    "Could not read test request from sink\n");
4036 		goto update_status;
4037 	}
4038 
4039 	switch (request) {
4040 	case DP_TEST_LINK_TRAINING:
4041 		drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n");
4042 		response = intel_dp_autotest_link_training(intel_dp);
4043 		break;
4044 	case DP_TEST_LINK_VIDEO_PATTERN:
4045 		drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n");
4046 		response = intel_dp_autotest_video_pattern(intel_dp);
4047 		break;
4048 	case DP_TEST_LINK_EDID_READ:
4049 		drm_dbg_kms(&i915->drm, "EDID test requested\n");
4050 		response = intel_dp_autotest_edid(intel_dp);
4051 		break;
4052 	case DP_TEST_LINK_PHY_TEST_PATTERN:
4053 		drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n");
4054 		response = intel_dp_autotest_phy_pattern(intel_dp);
4055 		break;
4056 	default:
4057 		drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n",
4058 			    request);
4059 		break;
4060 	}
4061 
4062 	if (response & DP_TEST_ACK)
4063 		intel_dp->compliance.test_type = request;
4064 
4065 update_status:
4066 	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4067 	if (status <= 0)
4068 		drm_dbg_kms(&i915->drm,
4069 			    "Could not write test response to sink\n");
4070 }
4071 
intel_dp_link_ok(struct intel_dp * intel_dp,u8 link_status[DP_LINK_STATUS_SIZE])4072 static bool intel_dp_link_ok(struct intel_dp *intel_dp,
4073 			     u8 link_status[DP_LINK_STATUS_SIZE])
4074 {
4075 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4076 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4077 	bool uhbr = intel_dp->link_rate >= 1000000;
4078 	bool ok;
4079 
4080 	if (uhbr)
4081 		ok = drm_dp_128b132b_lane_channel_eq_done(link_status,
4082 							  intel_dp->lane_count);
4083 	else
4084 		ok = drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
4085 
4086 	if (ok)
4087 		return true;
4088 
4089 	intel_dp_dump_link_status(intel_dp, DP_PHY_DPRX, link_status);
4090 	drm_dbg_kms(&i915->drm,
4091 		    "[ENCODER:%d:%s] %s link not ok, retraining\n",
4092 		    encoder->base.base.id, encoder->base.name,
4093 		    uhbr ? "128b/132b" : "8b/10b");
4094 
4095 	return false;
4096 }
4097 
4098 static void
intel_dp_mst_hpd_irq(struct intel_dp * intel_dp,u8 * esi,u8 * ack)4099 intel_dp_mst_hpd_irq(struct intel_dp *intel_dp, u8 *esi, u8 *ack)
4100 {
4101 	bool handled = false;
4102 
4103 	drm_dp_mst_hpd_irq_handle_event(&intel_dp->mst_mgr, esi, ack, &handled);
4104 
4105 	if (esi[1] & DP_CP_IRQ) {
4106 		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
4107 		ack[1] |= DP_CP_IRQ;
4108 	}
4109 }
4110 
intel_dp_mst_link_status(struct intel_dp * intel_dp)4111 static bool intel_dp_mst_link_status(struct intel_dp *intel_dp)
4112 {
4113 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4114 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4115 	u8 link_status[DP_LINK_STATUS_SIZE] = {};
4116 	const size_t esi_link_status_size = DP_LINK_STATUS_SIZE - 2;
4117 
4118 	if (drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS_ESI, link_status,
4119 			     esi_link_status_size) != esi_link_status_size) {
4120 		drm_err(&i915->drm,
4121 			"[ENCODER:%d:%s] Failed to read link status\n",
4122 			encoder->base.base.id, encoder->base.name);
4123 		return false;
4124 	}
4125 
4126 	return intel_dp_link_ok(intel_dp, link_status);
4127 }
4128 
4129 /**
4130  * intel_dp_check_mst_status - service any pending MST interrupts, check link status
4131  * @intel_dp: Intel DP struct
4132  *
4133  * Read any pending MST interrupts, call MST core to handle these and ack the
4134  * interrupts. Check if the main and AUX link state is ok.
4135  *
4136  * Returns:
4137  * - %true if pending interrupts were serviced (or no interrupts were
4138  *   pending) w/o detecting an error condition.
4139  * - %false if an error condition - like AUX failure or a loss of link - is
4140  *   detected, which needs servicing from the hotplug work.
4141  */
4142 static bool
intel_dp_check_mst_status(struct intel_dp * intel_dp)4143 intel_dp_check_mst_status(struct intel_dp *intel_dp)
4144 {
4145 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4146 	bool link_ok = true;
4147 
4148 	drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0);
4149 
4150 	for (;;) {
4151 		u8 esi[4] = {};
4152 		u8 ack[4] = {};
4153 
4154 		if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) {
4155 			drm_dbg_kms(&i915->drm,
4156 				    "failed to get ESI - device may have failed\n");
4157 			link_ok = false;
4158 
4159 			break;
4160 		}
4161 
4162 		drm_dbg_kms(&i915->drm, "DPRX ESI: %4ph\n", esi);
4163 
4164 		if (intel_dp->active_mst_links > 0 && link_ok &&
4165 		    esi[3] & LINK_STATUS_CHANGED) {
4166 			if (!intel_dp_mst_link_status(intel_dp))
4167 				link_ok = false;
4168 			ack[3] |= LINK_STATUS_CHANGED;
4169 		}
4170 
4171 		intel_dp_mst_hpd_irq(intel_dp, esi, ack);
4172 
4173 		if (!memchr_inv(ack, 0, sizeof(ack)))
4174 			break;
4175 
4176 		if (!intel_dp_ack_sink_irq_esi(intel_dp, ack))
4177 			drm_dbg_kms(&i915->drm, "Failed to ack ESI\n");
4178 
4179 		if (ack[1] & (DP_DOWN_REP_MSG_RDY | DP_UP_REQ_MSG_RDY))
4180 			drm_dp_mst_hpd_irq_send_new_request(&intel_dp->mst_mgr);
4181 	}
4182 
4183 	return link_ok;
4184 }
4185 
4186 static void
intel_dp_handle_hdmi_link_status_change(struct intel_dp * intel_dp)4187 intel_dp_handle_hdmi_link_status_change(struct intel_dp *intel_dp)
4188 {
4189 	bool is_active;
4190 	u8 buf = 0;
4191 
4192 	is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux);
4193 	if (intel_dp->frl.is_trained && !is_active) {
4194 		if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, &buf) < 0)
4195 			return;
4196 
4197 		buf &=  ~DP_PCON_ENABLE_HDMI_LINK;
4198 		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf) < 0)
4199 			return;
4200 
4201 		drm_dp_pcon_hdmi_frl_link_error_count(&intel_dp->aux, &intel_dp->attached_connector->base);
4202 
4203 		intel_dp->frl.is_trained = false;
4204 
4205 		/* Restart FRL training or fall back to TMDS mode */
4206 		intel_dp_check_frl_training(intel_dp);
4207 	}
4208 }
4209 
4210 static bool
intel_dp_needs_link_retrain(struct intel_dp * intel_dp)4211 intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
4212 {
4213 	u8 link_status[DP_LINK_STATUS_SIZE];
4214 
4215 	if (!intel_dp->link_trained)
4216 		return false;
4217 
4218 	/*
4219 	 * While PSR source HW is enabled, it will control main-link sending
4220 	 * frames, enabling and disabling it so trying to do a retrain will fail
4221 	 * as the link would or not be on or it could mix training patterns
4222 	 * and frame data at the same time causing retrain to fail.
4223 	 * Also when exiting PSR, HW will retrain the link anyways fixing
4224 	 * any link status error.
4225 	 */
4226 	if (intel_psr_enabled(intel_dp))
4227 		return false;
4228 
4229 	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
4230 					     link_status) < 0)
4231 		return false;
4232 
4233 	/*
4234 	 * Validate the cached values of intel_dp->link_rate and
4235 	 * intel_dp->lane_count before attempting to retrain.
4236 	 *
4237 	 * FIXME would be nice to user the crtc state here, but since
4238 	 * we need to call this from the short HPD handler that seems
4239 	 * a bit hard.
4240 	 */
4241 	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4242 					intel_dp->lane_count))
4243 		return false;
4244 
4245 	/* Retrain if link not ok */
4246 	return !intel_dp_link_ok(intel_dp, link_status);
4247 }
4248 
intel_dp_has_connector(struct intel_dp * intel_dp,const struct drm_connector_state * conn_state)4249 static bool intel_dp_has_connector(struct intel_dp *intel_dp,
4250 				   const struct drm_connector_state *conn_state)
4251 {
4252 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4253 	struct intel_encoder *encoder;
4254 	enum pipe pipe;
4255 
4256 	if (!conn_state->best_encoder)
4257 		return false;
4258 
4259 	/* SST */
4260 	encoder = &dp_to_dig_port(intel_dp)->base;
4261 	if (conn_state->best_encoder == &encoder->base)
4262 		return true;
4263 
4264 	/* MST */
4265 	for_each_pipe(i915, pipe) {
4266 		encoder = &intel_dp->mst_encoders[pipe]->base;
4267 		if (conn_state->best_encoder == &encoder->base)
4268 			return true;
4269 	}
4270 
4271 	return false;
4272 }
4273 
intel_dp_get_active_pipes(struct intel_dp * intel_dp,struct drm_modeset_acquire_ctx * ctx,u8 * pipe_mask)4274 int intel_dp_get_active_pipes(struct intel_dp *intel_dp,
4275 			      struct drm_modeset_acquire_ctx *ctx,
4276 			      u8 *pipe_mask)
4277 {
4278 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4279 	struct drm_connector_list_iter conn_iter;
4280 	struct intel_connector *connector;
4281 	int ret = 0;
4282 
4283 	*pipe_mask = 0;
4284 
4285 	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
4286 	for_each_intel_connector_iter(connector, &conn_iter) {
4287 		struct drm_connector_state *conn_state =
4288 			connector->base.state;
4289 		struct intel_crtc_state *crtc_state;
4290 		struct intel_crtc *crtc;
4291 
4292 		if (!intel_dp_has_connector(intel_dp, conn_state))
4293 			continue;
4294 
4295 		crtc = to_intel_crtc(conn_state->crtc);
4296 		if (!crtc)
4297 			continue;
4298 
4299 		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
4300 		if (ret)
4301 			break;
4302 
4303 		crtc_state = to_intel_crtc_state(crtc->base.state);
4304 
4305 		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));
4306 
4307 		if (!crtc_state->hw.active)
4308 			continue;
4309 
4310 		if (conn_state->commit &&
4311 		    !try_wait_for_completion(&conn_state->commit->hw_done))
4312 			continue;
4313 
4314 		*pipe_mask |= BIT(crtc->pipe);
4315 	}
4316 	drm_connector_list_iter_end(&conn_iter);
4317 
4318 	return ret;
4319 }
4320 
intel_dp_is_connected(struct intel_dp * intel_dp)4321 static bool intel_dp_is_connected(struct intel_dp *intel_dp)
4322 {
4323 	struct intel_connector *connector = intel_dp->attached_connector;
4324 
4325 	return connector->base.status == connector_status_connected ||
4326 		intel_dp->is_mst;
4327 }
4328 
intel_dp_retrain_link(struct intel_encoder * encoder,struct drm_modeset_acquire_ctx * ctx)4329 int intel_dp_retrain_link(struct intel_encoder *encoder,
4330 			  struct drm_modeset_acquire_ctx *ctx)
4331 {
4332 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4333 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4334 	struct intel_crtc *crtc;
4335 	u8 pipe_mask;
4336 	int ret;
4337 
4338 	if (!intel_dp_is_connected(intel_dp))
4339 		return 0;
4340 
4341 	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
4342 			       ctx);
4343 	if (ret)
4344 		return ret;
4345 
4346 	if (!intel_dp_needs_link_retrain(intel_dp))
4347 		return 0;
4348 
4349 	ret = intel_dp_get_active_pipes(intel_dp, ctx, &pipe_mask);
4350 	if (ret)
4351 		return ret;
4352 
4353 	if (pipe_mask == 0)
4354 		return 0;
4355 
4356 	if (!intel_dp_needs_link_retrain(intel_dp))
4357 		return 0;
4358 
4359 	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n",
4360 		    encoder->base.base.id, encoder->base.name);
4361 
4362 	for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) {
4363 		const struct intel_crtc_state *crtc_state =
4364 			to_intel_crtc_state(crtc->base.state);
4365 
4366 		/* Suppress underruns caused by re-training */
4367 		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4368 		if (crtc_state->has_pch_encoder)
4369 			intel_set_pch_fifo_underrun_reporting(dev_priv,
4370 							      intel_crtc_pch_transcoder(crtc), false);
4371 	}
4372 
4373 	for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) {
4374 		const struct intel_crtc_state *crtc_state =
4375 			to_intel_crtc_state(crtc->base.state);
4376 
4377 		/* retrain on the MST master transcoder */
4378 		if (DISPLAY_VER(dev_priv) >= 12 &&
4379 		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
4380 		    !intel_dp_mst_is_master_trans(crtc_state))
4381 			continue;
4382 
4383 		intel_dp->link_trained = false;
4384 
4385 		intel_dp_check_frl_training(intel_dp);
4386 		intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
4387 		intel_dp_start_link_train(intel_dp, crtc_state);
4388 		intel_dp_stop_link_train(intel_dp, crtc_state);
4389 		break;
4390 	}
4391 
4392 	for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) {
4393 		const struct intel_crtc_state *crtc_state =
4394 			to_intel_crtc_state(crtc->base.state);
4395 
4396 		/* Keep underrun reporting disabled until things are stable */
4397 		intel_crtc_wait_for_next_vblank(crtc);
4398 
4399 		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4400 		if (crtc_state->has_pch_encoder)
4401 			intel_set_pch_fifo_underrun_reporting(dev_priv,
4402 							      intel_crtc_pch_transcoder(crtc), true);
4403 	}
4404 
4405 	return 0;
4406 }
4407 
intel_dp_prep_phy_test(struct intel_dp * intel_dp,struct drm_modeset_acquire_ctx * ctx,u8 * pipe_mask)4408 static int intel_dp_prep_phy_test(struct intel_dp *intel_dp,
4409 				  struct drm_modeset_acquire_ctx *ctx,
4410 				  u8 *pipe_mask)
4411 {
4412 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4413 	struct drm_connector_list_iter conn_iter;
4414 	struct intel_connector *connector;
4415 	int ret = 0;
4416 
4417 	*pipe_mask = 0;
4418 
4419 	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
4420 	for_each_intel_connector_iter(connector, &conn_iter) {
4421 		struct drm_connector_state *conn_state =
4422 			connector->base.state;
4423 		struct intel_crtc_state *crtc_state;
4424 		struct intel_crtc *crtc;
4425 
4426 		if (!intel_dp_has_connector(intel_dp, conn_state))
4427 			continue;
4428 
4429 		crtc = to_intel_crtc(conn_state->crtc);
4430 		if (!crtc)
4431 			continue;
4432 
4433 		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
4434 		if (ret)
4435 			break;
4436 
4437 		crtc_state = to_intel_crtc_state(crtc->base.state);
4438 
4439 		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));
4440 
4441 		if (!crtc_state->hw.active)
4442 			continue;
4443 
4444 		if (conn_state->commit &&
4445 		    !try_wait_for_completion(&conn_state->commit->hw_done))
4446 			continue;
4447 
4448 		*pipe_mask |= BIT(crtc->pipe);
4449 	}
4450 	drm_connector_list_iter_end(&conn_iter);
4451 
4452 	return ret;
4453 }
4454 
intel_dp_do_phy_test(struct intel_encoder * encoder,struct drm_modeset_acquire_ctx * ctx)4455 static int intel_dp_do_phy_test(struct intel_encoder *encoder,
4456 				struct drm_modeset_acquire_ctx *ctx)
4457 {
4458 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4459 	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4460 	struct intel_crtc *crtc;
4461 	u8 pipe_mask;
4462 	int ret;
4463 
4464 	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
4465 			       ctx);
4466 	if (ret)
4467 		return ret;
4468 
4469 	ret = intel_dp_prep_phy_test(intel_dp, ctx, &pipe_mask);
4470 	if (ret)
4471 		return ret;
4472 
4473 	if (pipe_mask == 0)
4474 		return 0;
4475 
4476 	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] PHY test\n",
4477 		    encoder->base.base.id, encoder->base.name);
4478 
4479 	for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) {
4480 		const struct intel_crtc_state *crtc_state =
4481 			to_intel_crtc_state(crtc->base.state);
4482 
4483 		/* test on the MST master transcoder */
4484 		if (DISPLAY_VER(dev_priv) >= 12 &&
4485 		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
4486 		    !intel_dp_mst_is_master_trans(crtc_state))
4487 			continue;
4488 
4489 		intel_dp_process_phy_request(intel_dp, crtc_state);
4490 		break;
4491 	}
4492 
4493 	return 0;
4494 }
4495 
intel_dp_phy_test(struct intel_encoder * encoder)4496 void intel_dp_phy_test(struct intel_encoder *encoder)
4497 {
4498 	struct drm_modeset_acquire_ctx ctx;
4499 	int ret;
4500 
4501 	drm_modeset_acquire_init(&ctx, 0);
4502 
4503 	for (;;) {
4504 		ret = intel_dp_do_phy_test(encoder, &ctx);
4505 
4506 		if (ret == -EDEADLK) {
4507 			drm_modeset_backoff(&ctx);
4508 			continue;
4509 		}
4510 
4511 		break;
4512 	}
4513 
4514 	drm_modeset_drop_locks(&ctx);
4515 	drm_modeset_acquire_fini(&ctx);
4516 	drm_WARN(encoder->base.dev, ret,
4517 		 "Acquiring modeset locks failed with %i\n", ret);
4518 }
4519 
intel_dp_check_device_service_irq(struct intel_dp * intel_dp)4520 static void intel_dp_check_device_service_irq(struct intel_dp *intel_dp)
4521 {
4522 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4523 	u8 val;
4524 
4525 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
4526 		return;
4527 
4528 	if (drm_dp_dpcd_readb(&intel_dp->aux,
4529 			      DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
4530 		return;
4531 
4532 	drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);
4533 
4534 	if (val & DP_AUTOMATED_TEST_REQUEST)
4535 		intel_dp_handle_test_request(intel_dp);
4536 
4537 	if (val & DP_CP_IRQ)
4538 		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
4539 
4540 	if (val & DP_SINK_SPECIFIC_IRQ)
4541 		drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n");
4542 }
4543 
intel_dp_check_link_service_irq(struct intel_dp * intel_dp)4544 static void intel_dp_check_link_service_irq(struct intel_dp *intel_dp)
4545 {
4546 	u8 val;
4547 
4548 	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
4549 		return;
4550 
4551 	if (drm_dp_dpcd_readb(&intel_dp->aux,
4552 			      DP_LINK_SERVICE_IRQ_VECTOR_ESI0, &val) != 1 || !val)
4553 		return;
4554 
4555 	if (drm_dp_dpcd_writeb(&intel_dp->aux,
4556 			       DP_LINK_SERVICE_IRQ_VECTOR_ESI0, val) != 1)
4557 		return;
4558 
4559 	if (val & HDMI_LINK_STATUS_CHANGED)
4560 		intel_dp_handle_hdmi_link_status_change(intel_dp);
4561 }
4562 
4563 /*
4564  * According to DP spec
4565  * 5.1.2:
4566  *  1. Read DPCD
4567  *  2. Configure link according to Receiver Capabilities
4568  *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
4569  *  4. Check link status on receipt of hot-plug interrupt
4570  *
4571  * intel_dp_short_pulse -  handles short pulse interrupts
4572  * when full detection is not required.
4573  * Returns %true if short pulse is handled and full detection
4574  * is NOT required and %false otherwise.
4575  */
4576 static bool
intel_dp_short_pulse(struct intel_dp * intel_dp)4577 intel_dp_short_pulse(struct intel_dp *intel_dp)
4578 {
4579 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4580 	u8 old_sink_count = intel_dp->sink_count;
4581 	bool ret;
4582 
4583 	/*
4584 	 * Clearing compliance test variables to allow capturing
4585 	 * of values for next automated test request.
4586 	 */
4587 	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4588 
4589 	/*
4590 	 * Now read the DPCD to see if it's actually running
4591 	 * If the current value of sink count doesn't match with
4592 	 * the value that was stored earlier or dpcd read failed
4593 	 * we need to do full detection
4594 	 */
4595 	ret = intel_dp_get_dpcd(intel_dp);
4596 
4597 	if ((old_sink_count != intel_dp->sink_count) || !ret) {
4598 		/* No need to proceed if we are going to do full detect */
4599 		return false;
4600 	}
4601 
4602 	intel_dp_check_device_service_irq(intel_dp);
4603 	intel_dp_check_link_service_irq(intel_dp);
4604 
4605 	/* Handle CEC interrupts, if any */
4606 	drm_dp_cec_irq(&intel_dp->aux);
4607 
4608 	/* defer to the hotplug work for link retraining if needed */
4609 	if (intel_dp_needs_link_retrain(intel_dp))
4610 		return false;
4611 
4612 	intel_psr_short_pulse(intel_dp);
4613 
4614 	switch (intel_dp->compliance.test_type) {
4615 	case DP_TEST_LINK_TRAINING:
4616 		drm_dbg_kms(&dev_priv->drm,
4617 			    "Link Training Compliance Test requested\n");
4618 		/* Send a Hotplug Uevent to userspace to start modeset */
4619 		drm_kms_helper_hotplug_event(&dev_priv->drm);
4620 		break;
4621 	case DP_TEST_LINK_PHY_TEST_PATTERN:
4622 		drm_dbg_kms(&dev_priv->drm,
4623 			    "PHY test pattern Compliance Test requested\n");
4624 		/*
4625 		 * Schedule long hpd to do the test
4626 		 *
4627 		 * FIXME get rid of the ad-hoc phy test modeset code
4628 		 * and properly incorporate it into the normal modeset.
4629 		 */
4630 		return false;
4631 	}
4632 
4633 	return true;
4634 }
4635 
4636 /* XXX this is probably wrong for multiple downstream ports */
4637 static enum drm_connector_status
intel_dp_detect_dpcd(struct intel_dp * intel_dp)4638 intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4639 {
4640 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4641 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4642 	u8 *dpcd = intel_dp->dpcd;
4643 	u8 type;
4644 
4645 	if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp)))
4646 		return connector_status_connected;
4647 
4648 	lspcon_resume(dig_port);
4649 
4650 	if (!intel_dp_get_dpcd(intel_dp))
4651 		return connector_status_disconnected;
4652 
4653 	/* if there's no downstream port, we're done */
4654 	if (!drm_dp_is_branch(dpcd))
4655 		return connector_status_connected;
4656 
4657 	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4658 	if (intel_dp_has_sink_count(intel_dp) &&
4659 	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4660 		return intel_dp->sink_count ?
4661 		connector_status_connected : connector_status_disconnected;
4662 	}
4663 
4664 	if (intel_dp_can_mst(intel_dp))
4665 		return connector_status_connected;
4666 
4667 	/* If no HPD, poke DDC gently */
4668 	if (drm_probe_ddc(&intel_dp->aux.ddc))
4669 		return connector_status_connected;
4670 
4671 	/* Well we tried, say unknown for unreliable port types */
4672 	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4673 		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4674 		if (type == DP_DS_PORT_TYPE_VGA ||
4675 		    type == DP_DS_PORT_TYPE_NON_EDID)
4676 			return connector_status_unknown;
4677 	} else {
4678 		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4679 			DP_DWN_STRM_PORT_TYPE_MASK;
4680 		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4681 		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
4682 			return connector_status_unknown;
4683 	}
4684 
4685 	/* Anything else is out of spec, warn and ignore */
4686 	drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n");
4687 	return connector_status_disconnected;
4688 }
4689 
4690 static enum drm_connector_status
edp_detect(struct intel_dp * intel_dp)4691 edp_detect(struct intel_dp *intel_dp)
4692 {
4693 	return connector_status_connected;
4694 }
4695 
4696 /*
4697  * intel_digital_port_connected - is the specified port connected?
4698  * @encoder: intel_encoder
4699  *
4700  * In cases where there's a connector physically connected but it can't be used
4701  * by our hardware we also return false, since the rest of the driver should
4702  * pretty much treat the port as disconnected. This is relevant for type-C
4703  * (starting on ICL) where there's ownership involved.
4704  *
4705  * Return %true if port is connected, %false otherwise.
4706  */
intel_digital_port_connected(struct intel_encoder * encoder)4707 bool intel_digital_port_connected(struct intel_encoder *encoder)
4708 {
4709 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4710 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4711 	bool is_connected = false;
4712 	intel_wakeref_t wakeref;
4713 
4714 	with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref)
4715 		is_connected = dig_port->connected(encoder);
4716 
4717 	return is_connected;
4718 }
4719 
4720 static const struct drm_edid *
intel_dp_get_edid(struct intel_dp * intel_dp)4721 intel_dp_get_edid(struct intel_dp *intel_dp)
4722 {
4723 	struct intel_connector *connector = intel_dp->attached_connector;
4724 	const struct drm_edid *fixed_edid = connector->panel.fixed_edid;
4725 
4726 	/* Use panel fixed edid if we have one */
4727 	if (fixed_edid) {
4728 		/* invalid edid */
4729 		if (IS_ERR(fixed_edid))
4730 			return NULL;
4731 
4732 		return drm_edid_dup(fixed_edid);
4733 	}
4734 
4735 	return drm_edid_read_ddc(&connector->base, &intel_dp->aux.ddc);
4736 }
4737 
4738 static void
intel_dp_update_dfp(struct intel_dp * intel_dp,const struct drm_edid * drm_edid)4739 intel_dp_update_dfp(struct intel_dp *intel_dp,
4740 		    const struct drm_edid *drm_edid)
4741 {
4742 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4743 	struct intel_connector *connector = intel_dp->attached_connector;
4744 	const struct edid *edid;
4745 
4746 	/* FIXME: Get rid of drm_edid_raw() */
4747 	edid = drm_edid_raw(drm_edid);
4748 
4749 	intel_dp->dfp.max_bpc =
4750 		drm_dp_downstream_max_bpc(intel_dp->dpcd,
4751 					  intel_dp->downstream_ports, edid);
4752 
4753 	intel_dp->dfp.max_dotclock =
4754 		drm_dp_downstream_max_dotclock(intel_dp->dpcd,
4755 					       intel_dp->downstream_ports);
4756 
4757 	intel_dp->dfp.min_tmds_clock =
4758 		drm_dp_downstream_min_tmds_clock(intel_dp->dpcd,
4759 						 intel_dp->downstream_ports,
4760 						 edid);
4761 	intel_dp->dfp.max_tmds_clock =
4762 		drm_dp_downstream_max_tmds_clock(intel_dp->dpcd,
4763 						 intel_dp->downstream_ports,
4764 						 edid);
4765 
4766 	intel_dp->dfp.pcon_max_frl_bw =
4767 		drm_dp_get_pcon_max_frl_bw(intel_dp->dpcd,
4768 					   intel_dp->downstream_ports);
4769 
4770 	drm_dbg_kms(&i915->drm,
4771 		    "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d, PCON Max FRL BW %dGbps\n",
4772 		    connector->base.base.id, connector->base.name,
4773 		    intel_dp->dfp.max_bpc,
4774 		    intel_dp->dfp.max_dotclock,
4775 		    intel_dp->dfp.min_tmds_clock,
4776 		    intel_dp->dfp.max_tmds_clock,
4777 		    intel_dp->dfp.pcon_max_frl_bw);
4778 
4779 	intel_dp_get_pcon_dsc_cap(intel_dp);
4780 }
4781 
4782 static bool
intel_dp_can_ycbcr420(struct intel_dp * intel_dp)4783 intel_dp_can_ycbcr420(struct intel_dp *intel_dp)
4784 {
4785 	if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420) &&
4786 	    (!drm_dp_is_branch(intel_dp->dpcd) || intel_dp->dfp.ycbcr420_passthrough))
4787 		return true;
4788 
4789 	if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_RGB) &&
4790 	    dfp_can_convert_from_rgb(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420))
4791 		return true;
4792 
4793 	if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR444) &&
4794 	    dfp_can_convert_from_ycbcr444(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420))
4795 		return true;
4796 
4797 	return false;
4798 }
4799 
4800 static void
intel_dp_update_420(struct intel_dp * intel_dp)4801 intel_dp_update_420(struct intel_dp *intel_dp)
4802 {
4803 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4804 	struct intel_connector *connector = intel_dp->attached_connector;
4805 
4806 	intel_dp->dfp.ycbcr420_passthrough =
4807 		drm_dp_downstream_420_passthrough(intel_dp->dpcd,
4808 						  intel_dp->downstream_ports);
4809 	/* on-board LSPCON always assumed to support 4:4:4->4:2:0 conversion */
4810 	intel_dp->dfp.ycbcr_444_to_420 =
4811 		dp_to_dig_port(intel_dp)->lspcon.active ||
4812 		drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd,
4813 							intel_dp->downstream_ports);
4814 	intel_dp->dfp.rgb_to_ycbcr =
4815 		drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
4816 							  intel_dp->downstream_ports,
4817 							  DP_DS_HDMI_BT709_RGB_YCBCR_CONV);
4818 
4819 	connector->base.ycbcr_420_allowed = intel_dp_can_ycbcr420(intel_dp);
4820 
4821 	drm_dbg_kms(&i915->drm,
4822 		    "[CONNECTOR:%d:%s] RGB->YcbCr conversion? %s, YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n",
4823 		    connector->base.base.id, connector->base.name,
4824 		    str_yes_no(intel_dp->dfp.rgb_to_ycbcr),
4825 		    str_yes_no(connector->base.ycbcr_420_allowed),
4826 		    str_yes_no(intel_dp->dfp.ycbcr_444_to_420));
4827 }
4828 
4829 static void
intel_dp_set_edid(struct intel_dp * intel_dp)4830 intel_dp_set_edid(struct intel_dp *intel_dp)
4831 {
4832 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4833 	struct intel_connector *connector = intel_dp->attached_connector;
4834 	const struct drm_edid *drm_edid;
4835 	const struct edid *edid;
4836 	bool vrr_capable;
4837 
4838 	intel_dp_unset_edid(intel_dp);
4839 	drm_edid = intel_dp_get_edid(intel_dp);
4840 	connector->detect_edid = drm_edid;
4841 
4842 	/* Below we depend on display info having been updated */
4843 	drm_edid_connector_update(&connector->base, drm_edid);
4844 
4845 	vrr_capable = intel_vrr_is_capable(connector);
4846 	drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] VRR capable: %s\n",
4847 		    connector->base.base.id, connector->base.name, str_yes_no(vrr_capable));
4848 	drm_connector_set_vrr_capable_property(&connector->base, vrr_capable);
4849 
4850 	intel_dp_update_dfp(intel_dp, drm_edid);
4851 	intel_dp_update_420(intel_dp);
4852 
4853 	/* FIXME: Get rid of drm_edid_raw() */
4854 	edid = drm_edid_raw(drm_edid);
4855 
4856 	drm_dp_cec_set_edid(&intel_dp->aux, edid);
4857 }
4858 
4859 static void
intel_dp_unset_edid(struct intel_dp * intel_dp)4860 intel_dp_unset_edid(struct intel_dp *intel_dp)
4861 {
4862 	struct intel_connector *connector = intel_dp->attached_connector;
4863 
4864 	drm_dp_cec_unset_edid(&intel_dp->aux);
4865 	drm_edid_free(connector->detect_edid);
4866 	connector->detect_edid = NULL;
4867 
4868 	intel_dp->dfp.max_bpc = 0;
4869 	intel_dp->dfp.max_dotclock = 0;
4870 	intel_dp->dfp.min_tmds_clock = 0;
4871 	intel_dp->dfp.max_tmds_clock = 0;
4872 
4873 	intel_dp->dfp.pcon_max_frl_bw = 0;
4874 
4875 	intel_dp->dfp.ycbcr_444_to_420 = false;
4876 	connector->base.ycbcr_420_allowed = false;
4877 
4878 	drm_connector_set_vrr_capable_property(&connector->base,
4879 					       false);
4880 }
4881 
4882 static int
intel_dp_detect(struct drm_connector * connector,struct drm_modeset_acquire_ctx * ctx,bool force)4883 intel_dp_detect(struct drm_connector *connector,
4884 		struct drm_modeset_acquire_ctx *ctx,
4885 		bool force)
4886 {
4887 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4888 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
4889 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4890 	struct intel_encoder *encoder = &dig_port->base;
4891 	enum drm_connector_status status;
4892 
4893 	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
4894 		    connector->base.id, connector->name);
4895 	drm_WARN_ON(&dev_priv->drm,
4896 		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4897 
4898 	if (!INTEL_DISPLAY_ENABLED(dev_priv))
4899 		return connector_status_disconnected;
4900 
4901 	/* Can't disconnect eDP */
4902 	if (intel_dp_is_edp(intel_dp))
4903 		status = edp_detect(intel_dp);
4904 	else if (intel_digital_port_connected(encoder))
4905 		status = intel_dp_detect_dpcd(intel_dp);
4906 	else
4907 		status = connector_status_disconnected;
4908 
4909 	if (status == connector_status_disconnected) {
4910 		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4911 		memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
4912 
4913 		if (intel_dp->is_mst) {
4914 			drm_dbg_kms(&dev_priv->drm,
4915 				    "MST device may have disappeared %d vs %d\n",
4916 				    intel_dp->is_mst,
4917 				    intel_dp->mst_mgr.mst_state);
4918 			intel_dp->is_mst = false;
4919 			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4920 							intel_dp->is_mst);
4921 		}
4922 
4923 		goto out;
4924 	}
4925 
4926 	/* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
4927 	if (HAS_DSC(dev_priv))
4928 		intel_dp_get_dsc_sink_cap(intel_dp);
4929 
4930 	intel_dp_configure_mst(intel_dp);
4931 
4932 	/*
4933 	 * TODO: Reset link params when switching to MST mode, until MST
4934 	 * supports link training fallback params.
4935 	 */
4936 	if (intel_dp->reset_link_params || intel_dp->is_mst) {
4937 		intel_dp_reset_max_link_params(intel_dp);
4938 		intel_dp->reset_link_params = false;
4939 	}
4940 
4941 	intel_dp_print_rates(intel_dp);
4942 
4943 	if (intel_dp->is_mst) {
4944 		/*
4945 		 * If we are in MST mode then this connector
4946 		 * won't appear connected or have anything
4947 		 * with EDID on it
4948 		 */
4949 		status = connector_status_disconnected;
4950 		goto out;
4951 	}
4952 
4953 	/*
4954 	 * Some external monitors do not signal loss of link synchronization
4955 	 * with an IRQ_HPD, so force a link status check.
4956 	 */
4957 	if (!intel_dp_is_edp(intel_dp)) {
4958 		int ret;
4959 
4960 		ret = intel_dp_retrain_link(encoder, ctx);
4961 		if (ret)
4962 			return ret;
4963 	}
4964 
4965 	/*
4966 	 * Clearing NACK and defer counts to get their exact values
4967 	 * while reading EDID which are required by Compliance tests
4968 	 * 4.2.2.4 and 4.2.2.5
4969 	 */
4970 	intel_dp->aux.i2c_nack_count = 0;
4971 	intel_dp->aux.i2c_defer_count = 0;
4972 
4973 	intel_dp_set_edid(intel_dp);
4974 	if (intel_dp_is_edp(intel_dp) ||
4975 	    to_intel_connector(connector)->detect_edid)
4976 		status = connector_status_connected;
4977 
4978 	intel_dp_check_device_service_irq(intel_dp);
4979 
4980 out:
4981 	if (status != connector_status_connected && !intel_dp->is_mst)
4982 		intel_dp_unset_edid(intel_dp);
4983 
4984 	/*
4985 	 * Make sure the refs for power wells enabled during detect are
4986 	 * dropped to avoid a new detect cycle triggered by HPD polling.
4987 	 */
4988 	intel_display_power_flush_work(dev_priv);
4989 
4990 	if (!intel_dp_is_edp(intel_dp))
4991 		drm_dp_set_subconnector_property(connector,
4992 						 status,
4993 						 intel_dp->dpcd,
4994 						 intel_dp->downstream_ports);
4995 	return status;
4996 }
4997 
4998 static void
intel_dp_force(struct drm_connector * connector)4999 intel_dp_force(struct drm_connector *connector)
5000 {
5001 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
5002 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5003 	struct intel_encoder *intel_encoder = &dig_port->base;
5004 	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
5005 	enum intel_display_power_domain aux_domain =
5006 		intel_aux_power_domain(dig_port);
5007 	intel_wakeref_t wakeref;
5008 
5009 	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
5010 		    connector->base.id, connector->name);
5011 	intel_dp_unset_edid(intel_dp);
5012 
5013 	if (connector->status != connector_status_connected)
5014 		return;
5015 
5016 	wakeref = intel_display_power_get(dev_priv, aux_domain);
5017 
5018 	intel_dp_set_edid(intel_dp);
5019 
5020 	intel_display_power_put(dev_priv, aux_domain, wakeref);
5021 }
5022 
intel_dp_get_modes(struct drm_connector * connector)5023 static int intel_dp_get_modes(struct drm_connector *connector)
5024 {
5025 	struct intel_connector *intel_connector = to_intel_connector(connector);
5026 	int num_modes;
5027 
5028 	/* drm_edid_connector_update() done in ->detect() or ->force() */
5029 	num_modes = drm_edid_connector_add_modes(connector);
5030 
5031 	/* Also add fixed mode, which may or may not be present in EDID */
5032 	if (intel_dp_is_edp(intel_attached_dp(intel_connector)))
5033 		num_modes += intel_panel_get_modes(intel_connector);
5034 
5035 	if (num_modes)
5036 		return num_modes;
5037 
5038 	if (!intel_connector->detect_edid) {
5039 		struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
5040 		struct drm_display_mode *mode;
5041 
5042 		mode = drm_dp_downstream_mode(connector->dev,
5043 					      intel_dp->dpcd,
5044 					      intel_dp->downstream_ports);
5045 		if (mode) {
5046 			drm_mode_probed_add(connector, mode);
5047 			num_modes++;
5048 		}
5049 	}
5050 
5051 	return num_modes;
5052 }
5053 
5054 static int
intel_dp_connector_register(struct drm_connector * connector)5055 intel_dp_connector_register(struct drm_connector *connector)
5056 {
5057 	struct drm_i915_private *i915 = to_i915(connector->dev);
5058 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
5059 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5060 	struct intel_lspcon *lspcon = &dig_port->lspcon;
5061 	int ret;
5062 
5063 	ret = intel_connector_register(connector);
5064 	if (ret)
5065 		return ret;
5066 
5067 	drm_dbg_kms(&i915->drm, "registering %s bus for %s\n",
5068 		    intel_dp->aux.name, connector->kdev->kobj.name);
5069 
5070 	intel_dp->aux.dev = connector->kdev;
5071 	ret = drm_dp_aux_register(&intel_dp->aux);
5072 	if (!ret)
5073 		drm_dp_cec_register_connector(&intel_dp->aux, connector);
5074 
5075 	if (!intel_bios_encoder_is_lspcon(dig_port->base.devdata))
5076 		return ret;
5077 
5078 	/*
5079 	 * ToDo: Clean this up to handle lspcon init and resume more
5080 	 * efficiently and streamlined.
5081 	 */
5082 	if (lspcon_init(dig_port)) {
5083 		lspcon_detect_hdr_capability(lspcon);
5084 		if (lspcon->hdr_supported)
5085 			drm_connector_attach_hdr_output_metadata_property(connector);
5086 	}
5087 
5088 	return ret;
5089 }
5090 
5091 static void
intel_dp_connector_unregister(struct drm_connector * connector)5092 intel_dp_connector_unregister(struct drm_connector *connector)
5093 {
5094 	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
5095 
5096 	drm_dp_cec_unregister_connector(&intel_dp->aux);
5097 	drm_dp_aux_unregister(&intel_dp->aux);
5098 	intel_connector_unregister(connector);
5099 }
5100 
intel_dp_encoder_flush_work(struct drm_encoder * encoder)5101 void intel_dp_encoder_flush_work(struct drm_encoder *encoder)
5102 {
5103 	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
5104 	struct intel_dp *intel_dp = &dig_port->dp;
5105 
5106 	intel_dp_mst_encoder_cleanup(dig_port);
5107 
5108 	intel_pps_vdd_off_sync(intel_dp);
5109 
5110 	/*
5111 	 * Ensure power off delay is respected on module remove, so that we can
5112 	 * reduce delays at driver probe. See pps_init_timestamps().
5113 	 */
5114 	intel_pps_wait_power_cycle(intel_dp);
5115 
5116 	intel_dp_aux_fini(intel_dp);
5117 }
5118 
intel_dp_encoder_suspend(struct intel_encoder * intel_encoder)5119 void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5120 {
5121 	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
5122 
5123 	intel_pps_vdd_off_sync(intel_dp);
5124 }
5125 
intel_dp_encoder_shutdown(struct intel_encoder * intel_encoder)5126 void intel_dp_encoder_shutdown(struct intel_encoder *intel_encoder)
5127 {
5128 	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
5129 
5130 	intel_pps_wait_power_cycle(intel_dp);
5131 }
5132 
intel_modeset_tile_group(struct intel_atomic_state * state,int tile_group_id)5133 static int intel_modeset_tile_group(struct intel_atomic_state *state,
5134 				    int tile_group_id)
5135 {
5136 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5137 	struct drm_connector_list_iter conn_iter;
5138 	struct drm_connector *connector;
5139 	int ret = 0;
5140 
5141 	drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
5142 	drm_for_each_connector_iter(connector, &conn_iter) {
5143 		struct drm_connector_state *conn_state;
5144 		struct intel_crtc_state *crtc_state;
5145 		struct intel_crtc *crtc;
5146 
5147 		if (!connector->has_tile ||
5148 		    connector->tile_group->id != tile_group_id)
5149 			continue;
5150 
5151 		conn_state = drm_atomic_get_connector_state(&state->base,
5152 							    connector);
5153 		if (IS_ERR(conn_state)) {
5154 			ret = PTR_ERR(conn_state);
5155 			break;
5156 		}
5157 
5158 		crtc = to_intel_crtc(conn_state->crtc);
5159 
5160 		if (!crtc)
5161 			continue;
5162 
5163 		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
5164 		crtc_state->uapi.mode_changed = true;
5165 
5166 		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
5167 		if (ret)
5168 			break;
5169 	}
5170 	drm_connector_list_iter_end(&conn_iter);
5171 
5172 	return ret;
5173 }
5174 
intel_modeset_affected_transcoders(struct intel_atomic_state * state,u8 transcoders)5175 static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders)
5176 {
5177 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5178 	struct intel_crtc *crtc;
5179 
5180 	if (transcoders == 0)
5181 		return 0;
5182 
5183 	for_each_intel_crtc(&dev_priv->drm, crtc) {
5184 		struct intel_crtc_state *crtc_state;
5185 		int ret;
5186 
5187 		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5188 		if (IS_ERR(crtc_state))
5189 			return PTR_ERR(crtc_state);
5190 
5191 		if (!crtc_state->hw.enable)
5192 			continue;
5193 
5194 		if (!(transcoders & BIT(crtc_state->cpu_transcoder)))
5195 			continue;
5196 
5197 		crtc_state->uapi.mode_changed = true;
5198 
5199 		ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base);
5200 		if (ret)
5201 			return ret;
5202 
5203 		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
5204 		if (ret)
5205 			return ret;
5206 
5207 		transcoders &= ~BIT(crtc_state->cpu_transcoder);
5208 	}
5209 
5210 	drm_WARN_ON(&dev_priv->drm, transcoders != 0);
5211 
5212 	return 0;
5213 }
5214 
intel_modeset_synced_crtcs(struct intel_atomic_state * state,struct drm_connector * connector)5215 static int intel_modeset_synced_crtcs(struct intel_atomic_state *state,
5216 				      struct drm_connector *connector)
5217 {
5218 	const struct drm_connector_state *old_conn_state =
5219 		drm_atomic_get_old_connector_state(&state->base, connector);
5220 	const struct intel_crtc_state *old_crtc_state;
5221 	struct intel_crtc *crtc;
5222 	u8 transcoders;
5223 
5224 	crtc = to_intel_crtc(old_conn_state->crtc);
5225 	if (!crtc)
5226 		return 0;
5227 
5228 	old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc);
5229 
5230 	if (!old_crtc_state->hw.active)
5231 		return 0;
5232 
5233 	transcoders = old_crtc_state->sync_mode_slaves_mask;
5234 	if (old_crtc_state->master_transcoder != INVALID_TRANSCODER)
5235 		transcoders |= BIT(old_crtc_state->master_transcoder);
5236 
5237 	return intel_modeset_affected_transcoders(state,
5238 						  transcoders);
5239 }
5240 
intel_dp_connector_atomic_check(struct drm_connector * conn,struct drm_atomic_state * _state)5241 static int intel_dp_connector_atomic_check(struct drm_connector *conn,
5242 					   struct drm_atomic_state *_state)
5243 {
5244 	struct drm_i915_private *dev_priv = to_i915(conn->dev);
5245 	struct intel_atomic_state *state = to_intel_atomic_state(_state);
5246 	struct drm_connector_state *conn_state = drm_atomic_get_new_connector_state(_state, conn);
5247 	struct intel_connector *intel_conn = to_intel_connector(conn);
5248 	struct intel_dp *intel_dp = enc_to_intel_dp(intel_conn->encoder);
5249 	int ret;
5250 
5251 	ret = intel_digital_connector_atomic_check(conn, &state->base);
5252 	if (ret)
5253 		return ret;
5254 
5255 	if (intel_dp_mst_source_support(intel_dp)) {
5256 		ret = drm_dp_mst_root_conn_atomic_check(conn_state, &intel_dp->mst_mgr);
5257 		if (ret)
5258 			return ret;
5259 	}
5260 
5261 	/*
5262 	 * We don't enable port sync on BDW due to missing w/as and
5263 	 * due to not having adjusted the modeset sequence appropriately.
5264 	 */
5265 	if (DISPLAY_VER(dev_priv) < 9)
5266 		return 0;
5267 
5268 	if (!intel_connector_needs_modeset(state, conn))
5269 		return 0;
5270 
5271 	if (conn->has_tile) {
5272 		ret = intel_modeset_tile_group(state, conn->tile_group->id);
5273 		if (ret)
5274 			return ret;
5275 	}
5276 
5277 	return intel_modeset_synced_crtcs(state, conn);
5278 }
5279 
intel_dp_oob_hotplug_event(struct drm_connector * connector)5280 static void intel_dp_oob_hotplug_event(struct drm_connector *connector)
5281 {
5282 	struct intel_encoder *encoder = intel_attached_encoder(to_intel_connector(connector));
5283 	struct drm_i915_private *i915 = to_i915(connector->dev);
5284 
5285 	spin_lock_irq(&i915->irq_lock);
5286 	i915->display.hotplug.event_bits |= BIT(encoder->hpd_pin);
5287 	spin_unlock_irq(&i915->irq_lock);
5288 	queue_delayed_work(i915->unordered_wq, &i915->display.hotplug.hotplug_work, 0);
5289 }
5290 
5291 static const struct drm_connector_funcs intel_dp_connector_funcs = {
5292 	.force = intel_dp_force,
5293 	.fill_modes = drm_helper_probe_single_connector_modes,
5294 	.atomic_get_property = intel_digital_connector_atomic_get_property,
5295 	.atomic_set_property = intel_digital_connector_atomic_set_property,
5296 	.late_register = intel_dp_connector_register,
5297 	.early_unregister = intel_dp_connector_unregister,
5298 	.destroy = intel_connector_destroy,
5299 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5300 	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5301 	.oob_hotplug_event = intel_dp_oob_hotplug_event,
5302 };
5303 
5304 static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5305 	.detect_ctx = intel_dp_detect,
5306 	.get_modes = intel_dp_get_modes,
5307 	.mode_valid = intel_dp_mode_valid,
5308 	.atomic_check = intel_dp_connector_atomic_check,
5309 };
5310 
5311 enum irqreturn
intel_dp_hpd_pulse(struct intel_digital_port * dig_port,bool long_hpd)5312 intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd)
5313 {
5314 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
5315 	struct intel_dp *intel_dp = &dig_port->dp;
5316 
5317 	if (dig_port->base.type == INTEL_OUTPUT_EDP &&
5318 	    (long_hpd || !intel_pps_have_panel_power_or_vdd(intel_dp))) {
5319 		/*
5320 		 * vdd off can generate a long/short pulse on eDP which
5321 		 * would require vdd on to handle it, and thus we
5322 		 * would end up in an endless cycle of
5323 		 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..."
5324 		 */
5325 		drm_dbg_kms(&i915->drm,
5326 			    "ignoring %s hpd on eDP [ENCODER:%d:%s]\n",
5327 			    long_hpd ? "long" : "short",
5328 			    dig_port->base.base.base.id,
5329 			    dig_port->base.base.name);
5330 		return IRQ_HANDLED;
5331 	}
5332 
5333 	drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n",
5334 		    dig_port->base.base.base.id,
5335 		    dig_port->base.base.name,
5336 		    long_hpd ? "long" : "short");
5337 
5338 	if (long_hpd) {
5339 		intel_dp->reset_link_params = true;
5340 		return IRQ_NONE;
5341 	}
5342 
5343 	if (intel_dp->is_mst) {
5344 		if (!intel_dp_check_mst_status(intel_dp))
5345 			return IRQ_NONE;
5346 	} else if (!intel_dp_short_pulse(intel_dp)) {
5347 		return IRQ_NONE;
5348 	}
5349 
5350 	return IRQ_HANDLED;
5351 }
5352 
_intel_dp_is_port_edp(struct drm_i915_private * dev_priv,const struct intel_bios_encoder_data * devdata,enum port port)5353 static bool _intel_dp_is_port_edp(struct drm_i915_private *dev_priv,
5354 				  const struct intel_bios_encoder_data *devdata,
5355 				  enum port port)
5356 {
5357 	/*
5358 	 * eDP not supported on g4x. so bail out early just
5359 	 * for a bit extra safety in case the VBT is bonkers.
5360 	 */
5361 	if (DISPLAY_VER(dev_priv) < 5)
5362 		return false;
5363 
5364 	if (DISPLAY_VER(dev_priv) < 9 && port == PORT_A)
5365 		return true;
5366 
5367 	return devdata && intel_bios_encoder_supports_edp(devdata);
5368 }
5369 
intel_dp_is_port_edp(struct drm_i915_private * i915,enum port port)5370 bool intel_dp_is_port_edp(struct drm_i915_private *i915, enum port port)
5371 {
5372 	const struct intel_bios_encoder_data *devdata =
5373 		intel_bios_encoder_data_lookup(i915, port);
5374 
5375 	return _intel_dp_is_port_edp(i915, devdata, port);
5376 }
5377 
5378 static bool
has_gamut_metadata_dip(struct intel_encoder * encoder)5379 has_gamut_metadata_dip(struct intel_encoder *encoder)
5380 {
5381 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
5382 	enum port port = encoder->port;
5383 
5384 	if (intel_bios_encoder_is_lspcon(encoder->devdata))
5385 		return false;
5386 
5387 	if (DISPLAY_VER(i915) >= 11)
5388 		return true;
5389 
5390 	if (port == PORT_A)
5391 		return false;
5392 
5393 	if (IS_HASWELL(i915) || IS_BROADWELL(i915) ||
5394 	    DISPLAY_VER(i915) >= 9)
5395 		return true;
5396 
5397 	return false;
5398 }
5399 
5400 static void
intel_dp_add_properties(struct intel_dp * intel_dp,struct drm_connector * connector)5401 intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5402 {
5403 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5404 	enum port port = dp_to_dig_port(intel_dp)->base.port;
5405 
5406 	if (!intel_dp_is_edp(intel_dp))
5407 		drm_connector_attach_dp_subconnector_property(connector);
5408 
5409 	if (!IS_G4X(dev_priv) && port != PORT_A)
5410 		intel_attach_force_audio_property(connector);
5411 
5412 	intel_attach_broadcast_rgb_property(connector);
5413 	if (HAS_GMCH(dev_priv))
5414 		drm_connector_attach_max_bpc_property(connector, 6, 10);
5415 	else if (DISPLAY_VER(dev_priv) >= 5)
5416 		drm_connector_attach_max_bpc_property(connector, 6, 12);
5417 
5418 	/* Register HDMI colorspace for case of lspcon */
5419 	if (intel_bios_encoder_is_lspcon(dp_to_dig_port(intel_dp)->base.devdata)) {
5420 		drm_connector_attach_content_type_property(connector);
5421 		intel_attach_hdmi_colorspace_property(connector);
5422 	} else {
5423 		intel_attach_dp_colorspace_property(connector);
5424 	}
5425 
5426 	if (has_gamut_metadata_dip(&dp_to_dig_port(intel_dp)->base))
5427 		drm_connector_attach_hdr_output_metadata_property(connector);
5428 
5429 	if (HAS_VRR(dev_priv))
5430 		drm_connector_attach_vrr_capable_property(connector);
5431 }
5432 
5433 static void
intel_edp_add_properties(struct intel_dp * intel_dp)5434 intel_edp_add_properties(struct intel_dp *intel_dp)
5435 {
5436 	struct intel_connector *connector = intel_dp->attached_connector;
5437 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
5438 	const struct drm_display_mode *fixed_mode =
5439 		intel_panel_preferred_fixed_mode(connector);
5440 
5441 	intel_attach_scaling_mode_property(&connector->base);
5442 
5443 	drm_connector_set_panel_orientation_with_quirk(&connector->base,
5444 						       i915->display.vbt.orientation,
5445 						       fixed_mode->hdisplay,
5446 						       fixed_mode->vdisplay);
5447 }
5448 
intel_edp_backlight_setup(struct intel_dp * intel_dp,struct intel_connector * connector)5449 static void intel_edp_backlight_setup(struct intel_dp *intel_dp,
5450 				      struct intel_connector *connector)
5451 {
5452 	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5453 	enum pipe pipe = INVALID_PIPE;
5454 
5455 	if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
5456 		/*
5457 		 * Figure out the current pipe for the initial backlight setup.
5458 		 * If the current pipe isn't valid, try the PPS pipe, and if that
5459 		 * fails just assume pipe A.
5460 		 */
5461 		pipe = vlv_active_pipe(intel_dp);
5462 
5463 		if (pipe != PIPE_A && pipe != PIPE_B)
5464 			pipe = intel_dp->pps.pps_pipe;
5465 
5466 		if (pipe != PIPE_A && pipe != PIPE_B)
5467 			pipe = PIPE_A;
5468 	}
5469 
5470 	intel_backlight_setup(connector, pipe);
5471 }
5472 
intel_edp_init_connector(struct intel_dp * intel_dp,struct intel_connector * intel_connector)5473 static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5474 				     struct intel_connector *intel_connector)
5475 {
5476 	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
5477 	struct drm_connector *connector = &intel_connector->base;
5478 	struct drm_display_mode *fixed_mode;
5479 	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
5480 	bool has_dpcd;
5481 	const struct drm_edid *drm_edid;
5482 
5483 	if (!intel_dp_is_edp(intel_dp))
5484 		return true;
5485 
5486 	/*
5487 	 * On IBX/CPT we may get here with LVDS already registered. Since the
5488 	 * driver uses the only internal power sequencer available for both
5489 	 * eDP and LVDS bail out early in this case to prevent interfering
5490 	 * with an already powered-on LVDS power sequencer.
5491 	 */
5492 	if (intel_get_lvds_encoder(dev_priv)) {
5493 		drm_WARN_ON(&dev_priv->drm,
5494 			    !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5495 		drm_info(&dev_priv->drm,
5496 			 "LVDS was detected, not registering eDP\n");
5497 
5498 		return false;
5499 	}
5500 
5501 	intel_bios_init_panel_early(dev_priv, &intel_connector->panel,
5502 				    encoder->devdata);
5503 
5504 	if (!intel_pps_init(intel_dp)) {
5505 		drm_info(&dev_priv->drm,
5506 			 "[ENCODER:%d:%s] unusable PPS, disabling eDP\n",
5507 			 encoder->base.base.id, encoder->base.name);
5508 		/*
5509 		 * The BIOS may have still enabled VDD on the PPS even
5510 		 * though it's unusable. Make sure we turn it back off
5511 		 * and to release the power domain references/etc.
5512 		 */
5513 		goto out_vdd_off;
5514 	}
5515 
5516 	/*
5517 	 * Enable HPD sense for live status check.
5518 	 * intel_hpd_irq_setup() will turn it off again
5519 	 * if it's no longer needed later.
5520 	 *
5521 	 * The DPCD probe below will make sure VDD is on.
5522 	 */
5523 	intel_hpd_enable_detection(encoder);
5524 
5525 	/* Cache DPCD and EDID for edp. */
5526 	has_dpcd = intel_edp_init_dpcd(intel_dp);
5527 
5528 	if (!has_dpcd) {
5529 		/* if this fails, presume the device is a ghost */
5530 		drm_info(&dev_priv->drm,
5531 			 "[ENCODER:%d:%s] failed to retrieve link info, disabling eDP\n",
5532 			 encoder->base.base.id, encoder->base.name);
5533 		goto out_vdd_off;
5534 	}
5535 
5536 	/*
5537 	 * VBT and straps are liars. Also check HPD as that seems
5538 	 * to be the most reliable piece of information available.
5539 	 *
5540 	 * ... expect on devices that forgot to hook HPD up for eDP
5541 	 * (eg. Acer Chromebook C710), so we'll check it only if multiple
5542 	 * ports are attempting to use the same AUX CH, according to VBT.
5543 	 */
5544 	if (intel_bios_dp_has_shared_aux_ch(encoder->devdata)) {
5545 		/*
5546 		 * If this fails, presume the DPCD answer came
5547 		 * from some other port using the same AUX CH.
5548 		 *
5549 		 * FIXME maybe cleaner to check this before the
5550 		 * DPCD read? Would need sort out the VDD handling...
5551 		 */
5552 		if (!intel_digital_port_connected(encoder)) {
5553 			drm_info(&dev_priv->drm,
5554 				 "[ENCODER:%d:%s] HPD is down, disabling eDP\n",
5555 				 encoder->base.base.id, encoder->base.name);
5556 			goto out_vdd_off;
5557 		}
5558 
5559 		/*
5560 		 * Unfortunately even the HPD based detection fails on
5561 		 * eg. Asus B360M-A (CFL+CNP), so as a last resort fall
5562 		 * back to checking for a VGA branch device. Only do this
5563 		 * on known affected platforms to minimize false positives.
5564 		 */
5565 		if (DISPLAY_VER(dev_priv) == 9 && drm_dp_is_branch(intel_dp->dpcd) &&
5566 		    (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_TYPE_MASK) ==
5567 		    DP_DWN_STRM_PORT_TYPE_ANALOG) {
5568 			drm_info(&dev_priv->drm,
5569 				 "[ENCODER:%d:%s] VGA converter detected, disabling eDP\n",
5570 				 encoder->base.base.id, encoder->base.name);
5571 			goto out_vdd_off;
5572 		}
5573 	}
5574 
5575 	mutex_lock(&dev_priv->drm.mode_config.mutex);
5576 	drm_edid = drm_edid_read_ddc(connector, &intel_dp->aux.ddc);
5577 	if (!drm_edid) {
5578 		/* Fallback to EDID from ACPI OpRegion, if any */
5579 		drm_edid = intel_opregion_get_edid(intel_connector);
5580 		if (drm_edid)
5581 			drm_dbg_kms(&dev_priv->drm,
5582 				    "[CONNECTOR:%d:%s] Using OpRegion EDID\n",
5583 				    connector->base.id, connector->name);
5584 	}
5585 	if (drm_edid) {
5586 		if (drm_edid_connector_update(connector, drm_edid) ||
5587 		    !drm_edid_connector_add_modes(connector)) {
5588 			drm_edid_connector_update(connector, NULL);
5589 			drm_edid_free(drm_edid);
5590 			drm_edid = ERR_PTR(-EINVAL);
5591 		}
5592 	} else {
5593 		drm_edid = ERR_PTR(-ENOENT);
5594 	}
5595 
5596 	intel_bios_init_panel_late(dev_priv, &intel_connector->panel, encoder->devdata,
5597 				   IS_ERR(drm_edid) ? NULL : drm_edid);
5598 
5599 	intel_panel_add_edid_fixed_modes(intel_connector, true);
5600 
5601 	/* MSO requires information from the EDID */
5602 	intel_edp_mso_init(intel_dp);
5603 
5604 	/* multiply the mode clock and horizontal timings for MSO */
5605 	list_for_each_entry(fixed_mode, &intel_connector->panel.fixed_modes, head)
5606 		intel_edp_mso_mode_fixup(intel_connector, fixed_mode);
5607 
5608 	/* fallback to VBT if available for eDP */
5609 	if (!intel_panel_preferred_fixed_mode(intel_connector))
5610 		intel_panel_add_vbt_lfp_fixed_mode(intel_connector);
5611 
5612 	mutex_unlock(&dev_priv->drm.mode_config.mutex);
5613 
5614 	if (!intel_panel_preferred_fixed_mode(intel_connector)) {
5615 		drm_info(&dev_priv->drm,
5616 			 "[ENCODER:%d:%s] failed to find fixed mode for the panel, disabling eDP\n",
5617 			 encoder->base.base.id, encoder->base.name);
5618 		goto out_vdd_off;
5619 	}
5620 
5621 	intel_panel_init(intel_connector, drm_edid);
5622 
5623 	intel_edp_backlight_setup(intel_dp, intel_connector);
5624 
5625 	intel_edp_add_properties(intel_dp);
5626 
5627 	intel_pps_init_late(intel_dp);
5628 
5629 	return true;
5630 
5631 out_vdd_off:
5632 	intel_pps_vdd_off_sync(intel_dp);
5633 
5634 	return false;
5635 }
5636 
intel_dp_modeset_retry_work_fn(struct work_struct * work)5637 static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
5638 {
5639 	struct intel_connector *intel_connector;
5640 	struct drm_connector *connector;
5641 
5642 	intel_connector = container_of(work, typeof(*intel_connector),
5643 				       modeset_retry_work);
5644 	connector = &intel_connector->base;
5645 	drm_dbg_kms(connector->dev, "[CONNECTOR:%d:%s]\n", connector->base.id,
5646 		    connector->name);
5647 
5648 	/* Grab the locks before changing connector property*/
5649 	mutex_lock(&connector->dev->mode_config.mutex);
5650 	/* Set connector link status to BAD and send a Uevent to notify
5651 	 * userspace to do a modeset.
5652 	 */
5653 	drm_connector_set_link_status_property(connector,
5654 					       DRM_MODE_LINK_STATUS_BAD);
5655 	mutex_unlock(&connector->dev->mode_config.mutex);
5656 	/* Send Hotplug uevent so userspace can reprobe */
5657 	drm_kms_helper_connector_hotplug_event(connector);
5658 }
5659 
5660 bool
intel_dp_init_connector(struct intel_digital_port * dig_port,struct intel_connector * intel_connector)5661 intel_dp_init_connector(struct intel_digital_port *dig_port,
5662 			struct intel_connector *intel_connector)
5663 {
5664 	struct drm_connector *connector = &intel_connector->base;
5665 	struct intel_dp *intel_dp = &dig_port->dp;
5666 	struct intel_encoder *intel_encoder = &dig_port->base;
5667 	struct drm_device *dev = intel_encoder->base.dev;
5668 	struct drm_i915_private *dev_priv = to_i915(dev);
5669 	enum port port = intel_encoder->port;
5670 	enum phy phy = intel_port_to_phy(dev_priv, port);
5671 	int type;
5672 
5673 	/* Initialize the work for modeset in case of link train failure */
5674 	INIT_WORK(&intel_connector->modeset_retry_work,
5675 		  intel_dp_modeset_retry_work_fn);
5676 
5677 	if (drm_WARN(dev, dig_port->max_lanes < 1,
5678 		     "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
5679 		     dig_port->max_lanes, intel_encoder->base.base.id,
5680 		     intel_encoder->base.name))
5681 		return false;
5682 
5683 	intel_dp->reset_link_params = true;
5684 	intel_dp->pps.pps_pipe = INVALID_PIPE;
5685 	intel_dp->pps.active_pipe = INVALID_PIPE;
5686 
5687 	/* Preserve the current hw state. */
5688 	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
5689 	intel_dp->attached_connector = intel_connector;
5690 
5691 	if (_intel_dp_is_port_edp(dev_priv, intel_encoder->devdata, port)) {
5692 		/*
5693 		 * Currently we don't support eDP on TypeC ports, although in
5694 		 * theory it could work on TypeC legacy ports.
5695 		 */
5696 		drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy));
5697 		type = DRM_MODE_CONNECTOR_eDP;
5698 		intel_encoder->type = INTEL_OUTPUT_EDP;
5699 
5700 		/* eDP only on port B and/or C on vlv/chv */
5701 		if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) ||
5702 				      IS_CHERRYVIEW(dev_priv)) &&
5703 				port != PORT_B && port != PORT_C))
5704 			return false;
5705 	} else {
5706 		type = DRM_MODE_CONNECTOR_DisplayPort;
5707 	}
5708 
5709 	intel_dp_set_default_sink_rates(intel_dp);
5710 	intel_dp_set_default_max_sink_lane_count(intel_dp);
5711 
5712 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5713 		intel_dp->pps.active_pipe = vlv_active_pipe(intel_dp);
5714 
5715 	drm_dbg_kms(&dev_priv->drm,
5716 		    "Adding %s connector on [ENCODER:%d:%s]\n",
5717 		    type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5718 		    intel_encoder->base.base.id, intel_encoder->base.name);
5719 
5720 	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5721 	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5722 
5723 	if (!HAS_GMCH(dev_priv) && DISPLAY_VER(dev_priv) < 12)
5724 		connector->interlace_allowed = true;
5725 
5726 	intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
5727 
5728 	intel_dp_aux_init(intel_dp);
5729 
5730 	intel_connector_attach_encoder(intel_connector, intel_encoder);
5731 
5732 	if (HAS_DDI(dev_priv))
5733 		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5734 	else
5735 		intel_connector->get_hw_state = intel_connector_get_hw_state;
5736 
5737 	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5738 		intel_dp_aux_fini(intel_dp);
5739 		goto fail;
5740 	}
5741 
5742 	intel_dp_set_source_rates(intel_dp);
5743 	intel_dp_set_common_rates(intel_dp);
5744 	intel_dp_reset_max_link_params(intel_dp);
5745 
5746 	/* init MST on ports that can support it */
5747 	intel_dp_mst_encoder_init(dig_port,
5748 				  intel_connector->base.base.id);
5749 
5750 	intel_dp_add_properties(intel_dp, connector);
5751 
5752 	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
5753 		int ret = intel_dp_hdcp_init(dig_port, intel_connector);
5754 		if (ret)
5755 			drm_dbg_kms(&dev_priv->drm,
5756 				    "HDCP init failed, skipping.\n");
5757 	}
5758 
5759 	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5760 	 * 0xd.  Failure to do so will result in spurious interrupts being
5761 	 * generated on the port when a cable is not attached.
5762 	 */
5763 	if (IS_G45(dev_priv)) {
5764 		u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA);
5765 		intel_de_write(dev_priv, PEG_BAND_GAP_DATA,
5766 			       (temp & ~0xf) | 0xd);
5767 	}
5768 
5769 	intel_dp->frl.is_trained = false;
5770 	intel_dp->frl.trained_rate_gbps = 0;
5771 
5772 	intel_psr_init(intel_dp);
5773 
5774 	return true;
5775 
5776 fail:
5777 	intel_display_power_flush_work(dev_priv);
5778 	drm_connector_cleanup(connector);
5779 
5780 	return false;
5781 }
5782 
intel_dp_mst_suspend(struct drm_i915_private * dev_priv)5783 void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
5784 {
5785 	struct intel_encoder *encoder;
5786 
5787 	if (!HAS_DISPLAY(dev_priv))
5788 		return;
5789 
5790 	for_each_intel_encoder(&dev_priv->drm, encoder) {
5791 		struct intel_dp *intel_dp;
5792 
5793 		if (encoder->type != INTEL_OUTPUT_DDI)
5794 			continue;
5795 
5796 		intel_dp = enc_to_intel_dp(encoder);
5797 
5798 		if (!intel_dp_mst_source_support(intel_dp))
5799 			continue;
5800 
5801 		if (intel_dp->is_mst)
5802 			drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
5803 	}
5804 }
5805 
intel_dp_mst_resume(struct drm_i915_private * dev_priv)5806 void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
5807 {
5808 	struct intel_encoder *encoder;
5809 
5810 	if (!HAS_DISPLAY(dev_priv))
5811 		return;
5812 
5813 	for_each_intel_encoder(&dev_priv->drm, encoder) {
5814 		struct intel_dp *intel_dp;
5815 		int ret;
5816 
5817 		if (encoder->type != INTEL_OUTPUT_DDI)
5818 			continue;
5819 
5820 		intel_dp = enc_to_intel_dp(encoder);
5821 
5822 		if (!intel_dp_mst_source_support(intel_dp))
5823 			continue;
5824 
5825 		ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
5826 						     true);
5827 		if (ret) {
5828 			intel_dp->is_mst = false;
5829 			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5830 							false);
5831 		}
5832 	}
5833 }
5834