1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * PCI detection and setup code
4 */
5
6 #include <linux/kernel.h>
7 #include <linux/delay.h>
8 #include <linux/init.h>
9 #include <linux/pci.h>
10 #include <linux/msi.h>
11 #include <linux/of_pci.h>
12 #include <linux/pci_hotplug.h>
13 #include <linux/slab.h>
14 #include <linux/module.h>
15 #include <linux/cpumask.h>
16 #include <linux/aer.h>
17 #include <linux/acpi.h>
18 #include <linux/hypervisor.h>
19 #include <linux/irqdomain.h>
20 #include <linux/pm_runtime.h>
21 #include <linux/bitfield.h>
22 #include "pci.h"
23
24 #define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
25 #define CARDBUS_RESERVE_BUSNR 3
26
27 static struct resource busn_resource = {
28 .name = "PCI busn",
29 .start = 0,
30 .end = 255,
31 .flags = IORESOURCE_BUS,
32 };
33
34 /* Ugh. Need to stop exporting this to modules. */
35 LIST_HEAD(pci_root_buses);
36 EXPORT_SYMBOL(pci_root_buses);
37
38 static LIST_HEAD(pci_domain_busn_res_list);
39
40 struct pci_domain_busn_res {
41 struct list_head list;
42 struct resource res;
43 int domain_nr;
44 };
45
get_pci_domain_busn_res(int domain_nr)46 static struct resource *get_pci_domain_busn_res(int domain_nr)
47 {
48 struct pci_domain_busn_res *r;
49
50 list_for_each_entry(r, &pci_domain_busn_res_list, list)
51 if (r->domain_nr == domain_nr)
52 return &r->res;
53
54 r = kzalloc(sizeof(*r), GFP_KERNEL);
55 if (!r)
56 return NULL;
57
58 r->domain_nr = domain_nr;
59 r->res.start = 0;
60 r->res.end = 0xff;
61 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
62
63 list_add_tail(&r->list, &pci_domain_busn_res_list);
64
65 return &r->res;
66 }
67
68 /*
69 * Some device drivers need know if PCI is initiated.
70 * Basically, we think PCI is not initiated when there
71 * is no device to be found on the pci_bus_type.
72 */
no_pci_devices(void)73 int no_pci_devices(void)
74 {
75 struct device *dev;
76 int no_devices;
77
78 dev = bus_find_next_device(&pci_bus_type, NULL);
79 no_devices = (dev == NULL);
80 put_device(dev);
81 return no_devices;
82 }
83 EXPORT_SYMBOL(no_pci_devices);
84
85 /*
86 * PCI Bus Class
87 */
release_pcibus_dev(struct device * dev)88 static void release_pcibus_dev(struct device *dev)
89 {
90 struct pci_bus *pci_bus = to_pci_bus(dev);
91
92 put_device(pci_bus->bridge);
93 pci_bus_remove_resources(pci_bus);
94 pci_release_bus_of_node(pci_bus);
95 kfree(pci_bus);
96 }
97
98 static struct class pcibus_class = {
99 .name = "pci_bus",
100 .dev_release = &release_pcibus_dev,
101 .dev_groups = pcibus_groups,
102 };
103
pcibus_class_init(void)104 static int __init pcibus_class_init(void)
105 {
106 return class_register(&pcibus_class);
107 }
108 postcore_initcall(pcibus_class_init);
109
pci_size(u64 base,u64 maxbase,u64 mask)110 static u64 pci_size(u64 base, u64 maxbase, u64 mask)
111 {
112 u64 size = mask & maxbase; /* Find the significant bits */
113 if (!size)
114 return 0;
115
116 /*
117 * Get the lowest of them to find the decode size, and from that
118 * the extent.
119 */
120 size = size & ~(size-1);
121
122 /*
123 * base == maxbase can be valid only if the BAR has already been
124 * programmed with all 1s.
125 */
126 if (base == maxbase && ((base | (size - 1)) & mask) != mask)
127 return 0;
128
129 return size;
130 }
131
decode_bar(struct pci_dev * dev,u32 bar)132 static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
133 {
134 u32 mem_type;
135 unsigned long flags;
136
137 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
138 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
139 flags |= IORESOURCE_IO;
140 return flags;
141 }
142
143 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
144 flags |= IORESOURCE_MEM;
145 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
146 flags |= IORESOURCE_PREFETCH;
147
148 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
149 switch (mem_type) {
150 case PCI_BASE_ADDRESS_MEM_TYPE_32:
151 break;
152 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
153 /* 1M mem BAR treated as 32-bit BAR */
154 break;
155 case PCI_BASE_ADDRESS_MEM_TYPE_64:
156 flags |= IORESOURCE_MEM_64;
157 break;
158 default:
159 /* mem unknown type treated as 32-bit BAR */
160 break;
161 }
162 return flags;
163 }
164
165 #define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
166
167 /**
168 * __pci_read_base - Read a PCI BAR
169 * @dev: the PCI device
170 * @type: type of the BAR
171 * @res: resource buffer to be filled in
172 * @pos: BAR position in the config space
173 *
174 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
175 */
__pci_read_base(struct pci_dev * dev,enum pci_bar_type type,struct resource * res,unsigned int pos)176 int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
177 struct resource *res, unsigned int pos)
178 {
179 u32 l = 0, sz = 0, mask;
180 u64 l64, sz64, mask64;
181 u16 orig_cmd;
182 struct pci_bus_region region, inverted_region;
183
184 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
185
186 /* No printks while decoding is disabled! */
187 if (!dev->mmio_always_on) {
188 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
189 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
190 pci_write_config_word(dev, PCI_COMMAND,
191 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
192 }
193 }
194
195 res->name = pci_name(dev);
196
197 pci_read_config_dword(dev, pos, &l);
198 pci_write_config_dword(dev, pos, l | mask);
199 pci_read_config_dword(dev, pos, &sz);
200 pci_write_config_dword(dev, pos, l);
201
202 /*
203 * All bits set in sz means the device isn't working properly.
204 * If the BAR isn't implemented, all bits must be 0. If it's a
205 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
206 * 1 must be clear.
207 */
208 if (PCI_POSSIBLE_ERROR(sz))
209 sz = 0;
210
211 /*
212 * I don't know how l can have all bits set. Copied from old code.
213 * Maybe it fixes a bug on some ancient platform.
214 */
215 if (PCI_POSSIBLE_ERROR(l))
216 l = 0;
217
218 if (type == pci_bar_unknown) {
219 res->flags = decode_bar(dev, l);
220 res->flags |= IORESOURCE_SIZEALIGN;
221 if (res->flags & IORESOURCE_IO) {
222 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
223 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
224 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
225 } else {
226 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
227 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
228 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
229 }
230 } else {
231 if (l & PCI_ROM_ADDRESS_ENABLE)
232 res->flags |= IORESOURCE_ROM_ENABLE;
233 l64 = l & PCI_ROM_ADDRESS_MASK;
234 sz64 = sz & PCI_ROM_ADDRESS_MASK;
235 mask64 = PCI_ROM_ADDRESS_MASK;
236 }
237
238 if (res->flags & IORESOURCE_MEM_64) {
239 pci_read_config_dword(dev, pos + 4, &l);
240 pci_write_config_dword(dev, pos + 4, ~0);
241 pci_read_config_dword(dev, pos + 4, &sz);
242 pci_write_config_dword(dev, pos + 4, l);
243
244 l64 |= ((u64)l << 32);
245 sz64 |= ((u64)sz << 32);
246 mask64 |= ((u64)~0 << 32);
247 }
248
249 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
250 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
251
252 if (!sz64)
253 goto fail;
254
255 sz64 = pci_size(l64, sz64, mask64);
256 if (!sz64) {
257 pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
258 pos);
259 goto fail;
260 }
261
262 if (res->flags & IORESOURCE_MEM_64) {
263 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
264 && sz64 > 0x100000000ULL) {
265 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
266 res->start = 0;
267 res->end = 0;
268 pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
269 pos, (unsigned long long)sz64);
270 goto out;
271 }
272
273 if ((sizeof(pci_bus_addr_t) < 8) && l) {
274 /* Above 32-bit boundary; try to reallocate */
275 res->flags |= IORESOURCE_UNSET;
276 res->start = 0;
277 res->end = sz64 - 1;
278 pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
279 pos, (unsigned long long)l64);
280 goto out;
281 }
282 }
283
284 region.start = l64;
285 region.end = l64 + sz64 - 1;
286
287 pcibios_bus_to_resource(dev->bus, res, ®ion);
288 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
289
290 /*
291 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
292 * the corresponding resource address (the physical address used by
293 * the CPU. Converting that resource address back to a bus address
294 * should yield the original BAR value:
295 *
296 * resource_to_bus(bus_to_resource(A)) == A
297 *
298 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
299 * be claimed by the device.
300 */
301 if (inverted_region.start != region.start) {
302 res->flags |= IORESOURCE_UNSET;
303 res->start = 0;
304 res->end = region.end - region.start;
305 pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
306 pos, (unsigned long long)region.start);
307 }
308
309 goto out;
310
311
312 fail:
313 res->flags = 0;
314 out:
315 if (res->flags)
316 pci_info(dev, "reg 0x%x: %pR\n", pos, res);
317
318 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
319 }
320
pci_read_bases(struct pci_dev * dev,unsigned int howmany,int rom)321 static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
322 {
323 unsigned int pos, reg;
324
325 if (dev->non_compliant_bars)
326 return;
327
328 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
329 if (dev->is_virtfn)
330 return;
331
332 for (pos = 0; pos < howmany; pos++) {
333 struct resource *res = &dev->resource[pos];
334 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
335 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
336 }
337
338 if (rom) {
339 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
340 dev->rom_base_reg = rom;
341 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
342 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
343 __pci_read_base(dev, pci_bar_mem32, res, rom);
344 }
345 }
346
pci_read_bridge_windows(struct pci_dev * bridge)347 static void pci_read_bridge_windows(struct pci_dev *bridge)
348 {
349 u16 io;
350 u32 pmem, tmp;
351
352 pci_read_config_word(bridge, PCI_IO_BASE, &io);
353 if (!io) {
354 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
355 pci_read_config_word(bridge, PCI_IO_BASE, &io);
356 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
357 }
358 if (io)
359 bridge->io_window = 1;
360
361 /*
362 * DECchip 21050 pass 2 errata: the bridge may miss an address
363 * disconnect boundary by one PCI data phase. Workaround: do not
364 * use prefetching on this device.
365 */
366 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
367 return;
368
369 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
370 if (!pmem) {
371 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
372 0xffe0fff0);
373 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
374 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
375 }
376 if (!pmem)
377 return;
378
379 bridge->pref_window = 1;
380
381 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
382
383 /*
384 * Bridge claims to have a 64-bit prefetchable memory
385 * window; verify that the upper bits are actually
386 * writable.
387 */
388 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem);
389 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
390 0xffffffff);
391 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
392 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem);
393 if (tmp)
394 bridge->pref_64_window = 1;
395 }
396 }
397
pci_read_bridge_io(struct pci_bus * child)398 static void pci_read_bridge_io(struct pci_bus *child)
399 {
400 struct pci_dev *dev = child->self;
401 u8 io_base_lo, io_limit_lo;
402 unsigned long io_mask, io_granularity, base, limit;
403 struct pci_bus_region region;
404 struct resource *res;
405
406 io_mask = PCI_IO_RANGE_MASK;
407 io_granularity = 0x1000;
408 if (dev->io_window_1k) {
409 /* Support 1K I/O space granularity */
410 io_mask = PCI_IO_1K_RANGE_MASK;
411 io_granularity = 0x400;
412 }
413
414 res = child->resource[0];
415 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
416 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
417 base = (io_base_lo & io_mask) << 8;
418 limit = (io_limit_lo & io_mask) << 8;
419
420 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
421 u16 io_base_hi, io_limit_hi;
422
423 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
424 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
425 base |= ((unsigned long) io_base_hi << 16);
426 limit |= ((unsigned long) io_limit_hi << 16);
427 }
428
429 if (base <= limit) {
430 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
431 region.start = base;
432 region.end = limit + io_granularity - 1;
433 pcibios_bus_to_resource(dev->bus, res, ®ion);
434 pci_info(dev, " bridge window %pR\n", res);
435 }
436 }
437
pci_read_bridge_mmio(struct pci_bus * child)438 static void pci_read_bridge_mmio(struct pci_bus *child)
439 {
440 struct pci_dev *dev = child->self;
441 u16 mem_base_lo, mem_limit_lo;
442 unsigned long base, limit;
443 struct pci_bus_region region;
444 struct resource *res;
445
446 res = child->resource[1];
447 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
448 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
449 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
450 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
451 if (base <= limit) {
452 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
453 region.start = base;
454 region.end = limit + 0xfffff;
455 pcibios_bus_to_resource(dev->bus, res, ®ion);
456 pci_info(dev, " bridge window %pR\n", res);
457 }
458 }
459
pci_read_bridge_mmio_pref(struct pci_bus * child)460 static void pci_read_bridge_mmio_pref(struct pci_bus *child)
461 {
462 struct pci_dev *dev = child->self;
463 u16 mem_base_lo, mem_limit_lo;
464 u64 base64, limit64;
465 pci_bus_addr_t base, limit;
466 struct pci_bus_region region;
467 struct resource *res;
468
469 res = child->resource[2];
470 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
471 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
472 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
473 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
474
475 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
476 u32 mem_base_hi, mem_limit_hi;
477
478 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
479 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
480
481 /*
482 * Some bridges set the base > limit by default, and some
483 * (broken) BIOSes do not initialize them. If we find
484 * this, just assume they are not being used.
485 */
486 if (mem_base_hi <= mem_limit_hi) {
487 base64 |= (u64) mem_base_hi << 32;
488 limit64 |= (u64) mem_limit_hi << 32;
489 }
490 }
491
492 base = (pci_bus_addr_t) base64;
493 limit = (pci_bus_addr_t) limit64;
494
495 if (base != base64) {
496 pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
497 (unsigned long long) base64);
498 return;
499 }
500
501 if (base <= limit) {
502 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
503 IORESOURCE_MEM | IORESOURCE_PREFETCH;
504 if (res->flags & PCI_PREF_RANGE_TYPE_64)
505 res->flags |= IORESOURCE_MEM_64;
506 region.start = base;
507 region.end = limit + 0xfffff;
508 pcibios_bus_to_resource(dev->bus, res, ®ion);
509 pci_info(dev, " bridge window %pR\n", res);
510 }
511 }
512
pci_read_bridge_bases(struct pci_bus * child)513 void pci_read_bridge_bases(struct pci_bus *child)
514 {
515 struct pci_dev *dev = child->self;
516 struct resource *res;
517 int i;
518
519 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
520 return;
521
522 pci_info(dev, "PCI bridge to %pR%s\n",
523 &child->busn_res,
524 dev->transparent ? " (subtractive decode)" : "");
525
526 pci_bus_remove_resources(child);
527 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
528 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
529
530 pci_read_bridge_io(child);
531 pci_read_bridge_mmio(child);
532 pci_read_bridge_mmio_pref(child);
533
534 if (dev->transparent) {
535 pci_bus_for_each_resource(child->parent, res) {
536 if (res && res->flags) {
537 pci_bus_add_resource(child, res,
538 PCI_SUBTRACTIVE_DECODE);
539 pci_info(dev, " bridge window %pR (subtractive decode)\n",
540 res);
541 }
542 }
543 }
544 }
545
pci_alloc_bus(struct pci_bus * parent)546 static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
547 {
548 struct pci_bus *b;
549
550 b = kzalloc(sizeof(*b), GFP_KERNEL);
551 if (!b)
552 return NULL;
553
554 INIT_LIST_HEAD(&b->node);
555 INIT_LIST_HEAD(&b->children);
556 INIT_LIST_HEAD(&b->devices);
557 INIT_LIST_HEAD(&b->slots);
558 INIT_LIST_HEAD(&b->resources);
559 b->max_bus_speed = PCI_SPEED_UNKNOWN;
560 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
561 #ifdef CONFIG_PCI_DOMAINS_GENERIC
562 if (parent)
563 b->domain_nr = parent->domain_nr;
564 #endif
565 return b;
566 }
567
pci_release_host_bridge_dev(struct device * dev)568 static void pci_release_host_bridge_dev(struct device *dev)
569 {
570 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
571
572 if (bridge->release_fn)
573 bridge->release_fn(bridge);
574
575 pci_free_resource_list(&bridge->windows);
576 pci_free_resource_list(&bridge->dma_ranges);
577 kfree(bridge);
578 }
579
pci_init_host_bridge(struct pci_host_bridge * bridge)580 static void pci_init_host_bridge(struct pci_host_bridge *bridge)
581 {
582 INIT_LIST_HEAD(&bridge->windows);
583 INIT_LIST_HEAD(&bridge->dma_ranges);
584
585 /*
586 * We assume we can manage these PCIe features. Some systems may
587 * reserve these for use by the platform itself, e.g., an ACPI BIOS
588 * may implement its own AER handling and use _OSC to prevent the
589 * OS from interfering.
590 */
591 bridge->native_aer = 1;
592 bridge->native_pcie_hotplug = 1;
593 bridge->native_shpc_hotplug = 1;
594 bridge->native_pme = 1;
595 bridge->native_ltr = 1;
596 bridge->native_dpc = 1;
597 bridge->domain_nr = PCI_DOMAIN_NR_NOT_SET;
598 bridge->native_cxl_error = 1;
599
600 device_initialize(&bridge->dev);
601 }
602
pci_alloc_host_bridge(size_t priv)603 struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
604 {
605 struct pci_host_bridge *bridge;
606
607 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
608 if (!bridge)
609 return NULL;
610
611 pci_init_host_bridge(bridge);
612 bridge->dev.release = pci_release_host_bridge_dev;
613
614 return bridge;
615 }
616 EXPORT_SYMBOL(pci_alloc_host_bridge);
617
devm_pci_alloc_host_bridge_release(void * data)618 static void devm_pci_alloc_host_bridge_release(void *data)
619 {
620 pci_free_host_bridge(data);
621 }
622
devm_pci_alloc_host_bridge(struct device * dev,size_t priv)623 struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
624 size_t priv)
625 {
626 int ret;
627 struct pci_host_bridge *bridge;
628
629 bridge = pci_alloc_host_bridge(priv);
630 if (!bridge)
631 return NULL;
632
633 bridge->dev.parent = dev;
634
635 ret = devm_add_action_or_reset(dev, devm_pci_alloc_host_bridge_release,
636 bridge);
637 if (ret)
638 return NULL;
639
640 ret = devm_of_pci_bridge_init(dev, bridge);
641 if (ret)
642 return NULL;
643
644 return bridge;
645 }
646 EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
647
pci_free_host_bridge(struct pci_host_bridge * bridge)648 void pci_free_host_bridge(struct pci_host_bridge *bridge)
649 {
650 put_device(&bridge->dev);
651 }
652 EXPORT_SYMBOL(pci_free_host_bridge);
653
654 /* Indexed by PCI_X_SSTATUS_FREQ (secondary bus mode and frequency) */
655 static const unsigned char pcix_bus_speed[] = {
656 PCI_SPEED_UNKNOWN, /* 0 */
657 PCI_SPEED_66MHz_PCIX, /* 1 */
658 PCI_SPEED_100MHz_PCIX, /* 2 */
659 PCI_SPEED_133MHz_PCIX, /* 3 */
660 PCI_SPEED_UNKNOWN, /* 4 */
661 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
662 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
663 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
664 PCI_SPEED_UNKNOWN, /* 8 */
665 PCI_SPEED_66MHz_PCIX_266, /* 9 */
666 PCI_SPEED_100MHz_PCIX_266, /* A */
667 PCI_SPEED_133MHz_PCIX_266, /* B */
668 PCI_SPEED_UNKNOWN, /* C */
669 PCI_SPEED_66MHz_PCIX_533, /* D */
670 PCI_SPEED_100MHz_PCIX_533, /* E */
671 PCI_SPEED_133MHz_PCIX_533 /* F */
672 };
673
674 /* Indexed by PCI_EXP_LNKCAP_SLS, PCI_EXP_LNKSTA_CLS */
675 const unsigned char pcie_link_speed[] = {
676 PCI_SPEED_UNKNOWN, /* 0 */
677 PCIE_SPEED_2_5GT, /* 1 */
678 PCIE_SPEED_5_0GT, /* 2 */
679 PCIE_SPEED_8_0GT, /* 3 */
680 PCIE_SPEED_16_0GT, /* 4 */
681 PCIE_SPEED_32_0GT, /* 5 */
682 PCIE_SPEED_64_0GT, /* 6 */
683 PCI_SPEED_UNKNOWN, /* 7 */
684 PCI_SPEED_UNKNOWN, /* 8 */
685 PCI_SPEED_UNKNOWN, /* 9 */
686 PCI_SPEED_UNKNOWN, /* A */
687 PCI_SPEED_UNKNOWN, /* B */
688 PCI_SPEED_UNKNOWN, /* C */
689 PCI_SPEED_UNKNOWN, /* D */
690 PCI_SPEED_UNKNOWN, /* E */
691 PCI_SPEED_UNKNOWN /* F */
692 };
693 EXPORT_SYMBOL_GPL(pcie_link_speed);
694
pci_speed_string(enum pci_bus_speed speed)695 const char *pci_speed_string(enum pci_bus_speed speed)
696 {
697 /* Indexed by the pci_bus_speed enum */
698 static const char *speed_strings[] = {
699 "33 MHz PCI", /* 0x00 */
700 "66 MHz PCI", /* 0x01 */
701 "66 MHz PCI-X", /* 0x02 */
702 "100 MHz PCI-X", /* 0x03 */
703 "133 MHz PCI-X", /* 0x04 */
704 NULL, /* 0x05 */
705 NULL, /* 0x06 */
706 NULL, /* 0x07 */
707 NULL, /* 0x08 */
708 "66 MHz PCI-X 266", /* 0x09 */
709 "100 MHz PCI-X 266", /* 0x0a */
710 "133 MHz PCI-X 266", /* 0x0b */
711 "Unknown AGP", /* 0x0c */
712 "1x AGP", /* 0x0d */
713 "2x AGP", /* 0x0e */
714 "4x AGP", /* 0x0f */
715 "8x AGP", /* 0x10 */
716 "66 MHz PCI-X 533", /* 0x11 */
717 "100 MHz PCI-X 533", /* 0x12 */
718 "133 MHz PCI-X 533", /* 0x13 */
719 "2.5 GT/s PCIe", /* 0x14 */
720 "5.0 GT/s PCIe", /* 0x15 */
721 "8.0 GT/s PCIe", /* 0x16 */
722 "16.0 GT/s PCIe", /* 0x17 */
723 "32.0 GT/s PCIe", /* 0x18 */
724 "64.0 GT/s PCIe", /* 0x19 */
725 };
726
727 if (speed < ARRAY_SIZE(speed_strings))
728 return speed_strings[speed];
729 return "Unknown";
730 }
731 EXPORT_SYMBOL_GPL(pci_speed_string);
732
pcie_update_link_speed(struct pci_bus * bus,u16 linksta)733 void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
734 {
735 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
736 }
737 EXPORT_SYMBOL_GPL(pcie_update_link_speed);
738
739 static unsigned char agp_speeds[] = {
740 AGP_UNKNOWN,
741 AGP_1X,
742 AGP_2X,
743 AGP_4X,
744 AGP_8X
745 };
746
agp_speed(int agp3,int agpstat)747 static enum pci_bus_speed agp_speed(int agp3, int agpstat)
748 {
749 int index = 0;
750
751 if (agpstat & 4)
752 index = 3;
753 else if (agpstat & 2)
754 index = 2;
755 else if (agpstat & 1)
756 index = 1;
757 else
758 goto out;
759
760 if (agp3) {
761 index += 2;
762 if (index == 5)
763 index = 0;
764 }
765
766 out:
767 return agp_speeds[index];
768 }
769
pci_set_bus_speed(struct pci_bus * bus)770 static void pci_set_bus_speed(struct pci_bus *bus)
771 {
772 struct pci_dev *bridge = bus->self;
773 int pos;
774
775 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
776 if (!pos)
777 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
778 if (pos) {
779 u32 agpstat, agpcmd;
780
781 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
782 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
783
784 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
785 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
786 }
787
788 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
789 if (pos) {
790 u16 status;
791 enum pci_bus_speed max;
792
793 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
794 &status);
795
796 if (status & PCI_X_SSTATUS_533MHZ) {
797 max = PCI_SPEED_133MHz_PCIX_533;
798 } else if (status & PCI_X_SSTATUS_266MHZ) {
799 max = PCI_SPEED_133MHz_PCIX_266;
800 } else if (status & PCI_X_SSTATUS_133MHZ) {
801 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
802 max = PCI_SPEED_133MHz_PCIX_ECC;
803 else
804 max = PCI_SPEED_133MHz_PCIX;
805 } else {
806 max = PCI_SPEED_66MHz_PCIX;
807 }
808
809 bus->max_bus_speed = max;
810 bus->cur_bus_speed = pcix_bus_speed[
811 (status & PCI_X_SSTATUS_FREQ) >> 6];
812
813 return;
814 }
815
816 if (pci_is_pcie(bridge)) {
817 u32 linkcap;
818 u16 linksta;
819
820 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
821 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
822
823 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
824 pcie_update_link_speed(bus, linksta);
825 }
826 }
827
pci_host_bridge_msi_domain(struct pci_bus * bus)828 static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
829 {
830 struct irq_domain *d;
831
832 /* If the host bridge driver sets a MSI domain of the bridge, use it */
833 d = dev_get_msi_domain(bus->bridge);
834
835 /*
836 * Any firmware interface that can resolve the msi_domain
837 * should be called from here.
838 */
839 if (!d)
840 d = pci_host_bridge_of_msi_domain(bus);
841 if (!d)
842 d = pci_host_bridge_acpi_msi_domain(bus);
843
844 /*
845 * If no IRQ domain was found via the OF tree, try looking it up
846 * directly through the fwnode_handle.
847 */
848 if (!d) {
849 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
850
851 if (fwnode)
852 d = irq_find_matching_fwnode(fwnode,
853 DOMAIN_BUS_PCI_MSI);
854 }
855
856 return d;
857 }
858
pci_set_bus_msi_domain(struct pci_bus * bus)859 static void pci_set_bus_msi_domain(struct pci_bus *bus)
860 {
861 struct irq_domain *d;
862 struct pci_bus *b;
863
864 /*
865 * The bus can be a root bus, a subordinate bus, or a virtual bus
866 * created by an SR-IOV device. Walk up to the first bridge device
867 * found or derive the domain from the host bridge.
868 */
869 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
870 if (b->self)
871 d = dev_get_msi_domain(&b->self->dev);
872 }
873
874 if (!d)
875 d = pci_host_bridge_msi_domain(b);
876
877 dev_set_msi_domain(&bus->dev, d);
878 }
879
pci_register_host_bridge(struct pci_host_bridge * bridge)880 static int pci_register_host_bridge(struct pci_host_bridge *bridge)
881 {
882 struct device *parent = bridge->dev.parent;
883 struct resource_entry *window, *next, *n;
884 struct pci_bus *bus, *b;
885 resource_size_t offset, next_offset;
886 LIST_HEAD(resources);
887 struct resource *res, *next_res;
888 bool bus_registered = false;
889 char addr[64], *fmt;
890 const char *name;
891 int err;
892
893 bus = pci_alloc_bus(NULL);
894 if (!bus)
895 return -ENOMEM;
896
897 bridge->bus = bus;
898
899 bus->sysdata = bridge->sysdata;
900 bus->ops = bridge->ops;
901 bus->number = bus->busn_res.start = bridge->busnr;
902 #ifdef CONFIG_PCI_DOMAINS_GENERIC
903 if (bridge->domain_nr == PCI_DOMAIN_NR_NOT_SET)
904 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
905 else
906 bus->domain_nr = bridge->domain_nr;
907 if (bus->domain_nr < 0) {
908 err = bus->domain_nr;
909 goto free;
910 }
911 #endif
912
913 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
914 if (b) {
915 /* Ignore it if we already got here via a different bridge */
916 dev_dbg(&b->dev, "bus already known\n");
917 err = -EEXIST;
918 goto free;
919 }
920
921 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
922 bridge->busnr);
923
924 err = pcibios_root_bridge_prepare(bridge);
925 if (err)
926 goto free;
927
928 /* Temporarily move resources off the list */
929 list_splice_init(&bridge->windows, &resources);
930 err = device_add(&bridge->dev);
931 if (err)
932 goto free;
933
934 bus->bridge = get_device(&bridge->dev);
935 device_enable_async_suspend(bus->bridge);
936 pci_set_bus_of_node(bus);
937 pci_set_bus_msi_domain(bus);
938 if (bridge->msi_domain && !dev_get_msi_domain(&bus->dev) &&
939 !pci_host_of_has_msi_map(parent))
940 bus->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
941
942 if (!parent)
943 set_dev_node(bus->bridge, pcibus_to_node(bus));
944
945 bus->dev.class = &pcibus_class;
946 bus->dev.parent = bus->bridge;
947
948 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
949 name = dev_name(&bus->dev);
950
951 err = device_register(&bus->dev);
952 bus_registered = true;
953 if (err)
954 goto unregister;
955
956 pcibios_add_bus(bus);
957
958 if (bus->ops->add_bus) {
959 err = bus->ops->add_bus(bus);
960 if (WARN_ON(err < 0))
961 dev_err(&bus->dev, "failed to add bus: %d\n", err);
962 }
963
964 /* Create legacy_io and legacy_mem files for this bus */
965 pci_create_legacy_files(bus);
966
967 if (parent)
968 dev_info(parent, "PCI host bridge to bus %s\n", name);
969 else
970 pr_info("PCI host bridge to bus %s\n", name);
971
972 if (nr_node_ids > 1 && pcibus_to_node(bus) == NUMA_NO_NODE)
973 dev_warn(&bus->dev, "Unknown NUMA node; performance will be reduced\n");
974
975 /* Coalesce contiguous windows */
976 resource_list_for_each_entry_safe(window, n, &resources) {
977 if (list_is_last(&window->node, &resources))
978 break;
979
980 next = list_next_entry(window, node);
981 offset = window->offset;
982 res = window->res;
983 next_offset = next->offset;
984 next_res = next->res;
985
986 if (res->flags != next_res->flags || offset != next_offset)
987 continue;
988
989 if (res->end + 1 == next_res->start) {
990 next_res->start = res->start;
991 res->flags = res->start = res->end = 0;
992 }
993 }
994
995 /* Add initial resources to the bus */
996 resource_list_for_each_entry_safe(window, n, &resources) {
997 offset = window->offset;
998 res = window->res;
999 if (!res->flags && !res->start && !res->end) {
1000 release_resource(res);
1001 resource_list_destroy_entry(window);
1002 continue;
1003 }
1004
1005 list_move_tail(&window->node, &bridge->windows);
1006
1007 if (res->flags & IORESOURCE_BUS)
1008 pci_bus_insert_busn_res(bus, bus->number, res->end);
1009 else
1010 pci_bus_add_resource(bus, res, 0);
1011
1012 if (offset) {
1013 if (resource_type(res) == IORESOURCE_IO)
1014 fmt = " (bus address [%#06llx-%#06llx])";
1015 else
1016 fmt = " (bus address [%#010llx-%#010llx])";
1017
1018 snprintf(addr, sizeof(addr), fmt,
1019 (unsigned long long)(res->start - offset),
1020 (unsigned long long)(res->end - offset));
1021 } else
1022 addr[0] = '\0';
1023
1024 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
1025 }
1026
1027 down_write(&pci_bus_sem);
1028 list_add_tail(&bus->node, &pci_root_buses);
1029 up_write(&pci_bus_sem);
1030
1031 return 0;
1032
1033 unregister:
1034 put_device(&bridge->dev);
1035 device_del(&bridge->dev);
1036 free:
1037 #ifdef CONFIG_PCI_DOMAINS_GENERIC
1038 pci_bus_release_domain_nr(bus, parent);
1039 #endif
1040 if (bus_registered)
1041 put_device(&bus->dev);
1042 else
1043 kfree(bus);
1044
1045 return err;
1046 }
1047
pci_bridge_child_ext_cfg_accessible(struct pci_dev * bridge)1048 static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge)
1049 {
1050 int pos;
1051 u32 status;
1052
1053 /*
1054 * If extended config space isn't accessible on a bridge's primary
1055 * bus, we certainly can't access it on the secondary bus.
1056 */
1057 if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1058 return false;
1059
1060 /*
1061 * PCIe Root Ports and switch ports are PCIe on both sides, so if
1062 * extended config space is accessible on the primary, it's also
1063 * accessible on the secondary.
1064 */
1065 if (pci_is_pcie(bridge) &&
1066 (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT ||
1067 pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM ||
1068 pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM))
1069 return true;
1070
1071 /*
1072 * For the other bridge types:
1073 * - PCI-to-PCI bridges
1074 * - PCIe-to-PCI/PCI-X forward bridges
1075 * - PCI/PCI-X-to-PCIe reverse bridges
1076 * extended config space on the secondary side is only accessible
1077 * if the bridge supports PCI-X Mode 2.
1078 */
1079 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
1080 if (!pos)
1081 return false;
1082
1083 pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status);
1084 return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ);
1085 }
1086
pci_alloc_child_bus(struct pci_bus * parent,struct pci_dev * bridge,int busnr)1087 static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
1088 struct pci_dev *bridge, int busnr)
1089 {
1090 struct pci_bus *child;
1091 struct pci_host_bridge *host;
1092 int i;
1093 int ret;
1094
1095 /* Allocate a new bus and inherit stuff from the parent */
1096 child = pci_alloc_bus(parent);
1097 if (!child)
1098 return NULL;
1099
1100 child->parent = parent;
1101 child->sysdata = parent->sysdata;
1102 child->bus_flags = parent->bus_flags;
1103
1104 host = pci_find_host_bridge(parent);
1105 if (host->child_ops)
1106 child->ops = host->child_ops;
1107 else
1108 child->ops = parent->ops;
1109
1110 /*
1111 * Initialize some portions of the bus device, but don't register
1112 * it now as the parent is not properly set up yet.
1113 */
1114 child->dev.class = &pcibus_class;
1115 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1116
1117 /* Set up the primary, secondary and subordinate bus numbers */
1118 child->number = child->busn_res.start = busnr;
1119 child->primary = parent->busn_res.start;
1120 child->busn_res.end = 0xff;
1121
1122 if (!bridge) {
1123 child->dev.parent = parent->bridge;
1124 goto add_dev;
1125 }
1126
1127 child->self = bridge;
1128 child->bridge = get_device(&bridge->dev);
1129 child->dev.parent = child->bridge;
1130 pci_set_bus_of_node(child);
1131 pci_set_bus_speed(child);
1132
1133 /*
1134 * Check whether extended config space is accessible on the child
1135 * bus. Note that we currently assume it is always accessible on
1136 * the root bus.
1137 */
1138 if (!pci_bridge_child_ext_cfg_accessible(bridge)) {
1139 child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG;
1140 pci_info(child, "extended config space not accessible\n");
1141 }
1142
1143 /* Set up default resource pointers and names */
1144 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1145 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
1146 child->resource[i]->name = child->name;
1147 }
1148 bridge->subordinate = child;
1149
1150 add_dev:
1151 pci_set_bus_msi_domain(child);
1152 ret = device_register(&child->dev);
1153 if (WARN_ON(ret < 0)) {
1154 put_device(&child->dev);
1155 return NULL;
1156 }
1157
1158 pcibios_add_bus(child);
1159
1160 if (child->ops->add_bus) {
1161 ret = child->ops->add_bus(child);
1162 if (WARN_ON(ret < 0))
1163 dev_err(&child->dev, "failed to add bus: %d\n", ret);
1164 }
1165
1166 /* Create legacy_io and legacy_mem files for this bus */
1167 pci_create_legacy_files(child);
1168
1169 return child;
1170 }
1171
pci_add_new_bus(struct pci_bus * parent,struct pci_dev * dev,int busnr)1172 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1173 int busnr)
1174 {
1175 struct pci_bus *child;
1176
1177 child = pci_alloc_child_bus(parent, dev, busnr);
1178 if (child) {
1179 down_write(&pci_bus_sem);
1180 list_add_tail(&child->node, &parent->children);
1181 up_write(&pci_bus_sem);
1182 }
1183 return child;
1184 }
1185 EXPORT_SYMBOL(pci_add_new_bus);
1186
pci_enable_crs(struct pci_dev * pdev)1187 static void pci_enable_crs(struct pci_dev *pdev)
1188 {
1189 u16 root_cap = 0;
1190
1191 /* Enable CRS Software Visibility if supported */
1192 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
1193 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
1194 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
1195 PCI_EXP_RTCTL_CRSSVE);
1196 }
1197
1198 static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
1199 unsigned int available_buses);
1200 /**
1201 * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus
1202 * numbers from EA capability.
1203 * @dev: Bridge
1204 * @sec: updated with secondary bus number from EA
1205 * @sub: updated with subordinate bus number from EA
1206 *
1207 * If @dev is a bridge with EA capability that specifies valid secondary
1208 * and subordinate bus numbers, return true with the bus numbers in @sec
1209 * and @sub. Otherwise return false.
1210 */
pci_ea_fixed_busnrs(struct pci_dev * dev,u8 * sec,u8 * sub)1211 static bool pci_ea_fixed_busnrs(struct pci_dev *dev, u8 *sec, u8 *sub)
1212 {
1213 int ea, offset;
1214 u32 dw;
1215 u8 ea_sec, ea_sub;
1216
1217 if (dev->hdr_type != PCI_HEADER_TYPE_BRIDGE)
1218 return false;
1219
1220 /* find PCI EA capability in list */
1221 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
1222 if (!ea)
1223 return false;
1224
1225 offset = ea + PCI_EA_FIRST_ENT;
1226 pci_read_config_dword(dev, offset, &dw);
1227 ea_sec = dw & PCI_EA_SEC_BUS_MASK;
1228 ea_sub = (dw & PCI_EA_SUB_BUS_MASK) >> PCI_EA_SUB_BUS_SHIFT;
1229 if (ea_sec == 0 || ea_sub < ea_sec)
1230 return false;
1231
1232 *sec = ea_sec;
1233 *sub = ea_sub;
1234 return true;
1235 }
1236
1237 /*
1238 * pci_scan_bridge_extend() - Scan buses behind a bridge
1239 * @bus: Parent bus the bridge is on
1240 * @dev: Bridge itself
1241 * @max: Starting subordinate number of buses behind this bridge
1242 * @available_buses: Total number of buses available for this bridge and
1243 * the devices below. After the minimal bus space has
1244 * been allocated the remaining buses will be
1245 * distributed equally between hotplug-capable bridges.
1246 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1247 * that need to be reconfigured.
1248 *
1249 * If it's a bridge, configure it and scan the bus behind it.
1250 * For CardBus bridges, we don't scan behind as the devices will
1251 * be handled by the bridge driver itself.
1252 *
1253 * We need to process bridges in two passes -- first we scan those
1254 * already configured by the BIOS and after we are done with all of
1255 * them, we proceed to assigning numbers to the remaining buses in
1256 * order to avoid overlaps between old and new bus numbers.
1257 *
1258 * Return: New subordinate number covering all buses behind this bridge.
1259 */
pci_scan_bridge_extend(struct pci_bus * bus,struct pci_dev * dev,int max,unsigned int available_buses,int pass)1260 static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1261 int max, unsigned int available_buses,
1262 int pass)
1263 {
1264 struct pci_bus *child;
1265 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
1266 u32 buses, i, j = 0;
1267 u16 bctl;
1268 u8 primary, secondary, subordinate;
1269 int broken = 0;
1270 bool fixed_buses;
1271 u8 fixed_sec, fixed_sub;
1272 int next_busnr;
1273
1274 /*
1275 * Make sure the bridge is powered on to be able to access config
1276 * space of devices below it.
1277 */
1278 pm_runtime_get_sync(&dev->dev);
1279
1280 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
1281 primary = buses & 0xFF;
1282 secondary = (buses >> 8) & 0xFF;
1283 subordinate = (buses >> 16) & 0xFF;
1284
1285 pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
1286 secondary, subordinate, pass);
1287
1288 if (!primary && (primary != bus->number) && secondary && subordinate) {
1289 pci_warn(dev, "Primary bus is hard wired to 0\n");
1290 primary = bus->number;
1291 }
1292
1293 /* Check if setup is sensible at all */
1294 if (!pass &&
1295 (primary != bus->number || secondary <= bus->number ||
1296 secondary > subordinate)) {
1297 pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
1298 secondary, subordinate);
1299 broken = 1;
1300 }
1301
1302 /*
1303 * Disable Master-Abort Mode during probing to avoid reporting of
1304 * bus errors in some architectures.
1305 */
1306 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1307 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1308 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1309
1310 pci_enable_crs(dev);
1311
1312 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1313 !is_cardbus && !broken) {
1314 unsigned int cmax, buses;
1315
1316 /*
1317 * Bus already configured by firmware, process it in the
1318 * first pass and just note the configuration.
1319 */
1320 if (pass)
1321 goto out;
1322
1323 /*
1324 * The bus might already exist for two reasons: Either we
1325 * are rescanning the bus or the bus is reachable through
1326 * more than one bridge. The second case can happen with
1327 * the i450NX chipset.
1328 */
1329 child = pci_find_bus(pci_domain_nr(bus), secondary);
1330 if (!child) {
1331 child = pci_add_new_bus(bus, dev, secondary);
1332 if (!child)
1333 goto out;
1334 child->primary = primary;
1335 pci_bus_insert_busn_res(child, secondary, subordinate);
1336 child->bridge_ctl = bctl;
1337 }
1338
1339 buses = subordinate - secondary;
1340 cmax = pci_scan_child_bus_extend(child, buses);
1341 if (cmax > subordinate)
1342 pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
1343 subordinate, cmax);
1344
1345 /* Subordinate should equal child->busn_res.end */
1346 if (subordinate > max)
1347 max = subordinate;
1348 } else {
1349
1350 /*
1351 * We need to assign a number to this bus which we always
1352 * do in the second pass.
1353 */
1354 if (!pass) {
1355 if (pcibios_assign_all_busses() || broken || is_cardbus)
1356
1357 /*
1358 * Temporarily disable forwarding of the
1359 * configuration cycles on all bridges in
1360 * this bus segment to avoid possible
1361 * conflicts in the second pass between two
1362 * bridges programmed with overlapping bus
1363 * ranges.
1364 */
1365 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1366 buses & ~0xffffff);
1367 goto out;
1368 }
1369
1370 /* Clear errors */
1371 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1372
1373 /* Read bus numbers from EA Capability (if present) */
1374 fixed_buses = pci_ea_fixed_busnrs(dev, &fixed_sec, &fixed_sub);
1375 if (fixed_buses)
1376 next_busnr = fixed_sec;
1377 else
1378 next_busnr = max + 1;
1379
1380 /*
1381 * Prevent assigning a bus number that already exists.
1382 * This can happen when a bridge is hot-plugged, so in this
1383 * case we only re-scan this bus.
1384 */
1385 child = pci_find_bus(pci_domain_nr(bus), next_busnr);
1386 if (!child) {
1387 child = pci_add_new_bus(bus, dev, next_busnr);
1388 if (!child)
1389 goto out;
1390 pci_bus_insert_busn_res(child, next_busnr,
1391 bus->busn_res.end);
1392 }
1393 max++;
1394 if (available_buses)
1395 available_buses--;
1396
1397 buses = (buses & 0xff000000)
1398 | ((unsigned int)(child->primary) << 0)
1399 | ((unsigned int)(child->busn_res.start) << 8)
1400 | ((unsigned int)(child->busn_res.end) << 16);
1401
1402 /*
1403 * yenta.c forces a secondary latency timer of 176.
1404 * Copy that behaviour here.
1405 */
1406 if (is_cardbus) {
1407 buses &= ~0xff000000;
1408 buses |= CARDBUS_LATENCY_TIMER << 24;
1409 }
1410
1411 /* We need to blast all three values with a single write */
1412 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1413
1414 if (!is_cardbus) {
1415 child->bridge_ctl = bctl;
1416 max = pci_scan_child_bus_extend(child, available_buses);
1417 } else {
1418
1419 /*
1420 * For CardBus bridges, we leave 4 bus numbers as
1421 * cards with a PCI-to-PCI bridge can be inserted
1422 * later.
1423 */
1424 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
1425 struct pci_bus *parent = bus;
1426 if (pci_find_bus(pci_domain_nr(bus),
1427 max+i+1))
1428 break;
1429 while (parent->parent) {
1430 if ((!pcibios_assign_all_busses()) &&
1431 (parent->busn_res.end > max) &&
1432 (parent->busn_res.end <= max+i)) {
1433 j = 1;
1434 }
1435 parent = parent->parent;
1436 }
1437 if (j) {
1438
1439 /*
1440 * Often, there are two CardBus
1441 * bridges -- try to leave one
1442 * valid bus number for each one.
1443 */
1444 i /= 2;
1445 break;
1446 }
1447 }
1448 max += i;
1449 }
1450
1451 /*
1452 * Set subordinate bus number to its real value.
1453 * If fixed subordinate bus number exists from EA
1454 * capability then use it.
1455 */
1456 if (fixed_buses)
1457 max = fixed_sub;
1458 pci_bus_update_busn_res_end(child, max);
1459 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1460 }
1461
1462 sprintf(child->name,
1463 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1464 pci_domain_nr(bus), child->number);
1465
1466 /* Check that all devices are accessible */
1467 while (bus->parent) {
1468 if ((child->busn_res.end > bus->busn_res.end) ||
1469 (child->number > bus->busn_res.end) ||
1470 (child->number < bus->number) ||
1471 (child->busn_res.end < bus->number)) {
1472 dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1473 &child->busn_res);
1474 break;
1475 }
1476 bus = bus->parent;
1477 }
1478
1479 out:
1480 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1481
1482 pm_runtime_put(&dev->dev);
1483
1484 return max;
1485 }
1486
1487 /*
1488 * pci_scan_bridge() - Scan buses behind a bridge
1489 * @bus: Parent bus the bridge is on
1490 * @dev: Bridge itself
1491 * @max: Starting subordinate number of buses behind this bridge
1492 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1493 * that need to be reconfigured.
1494 *
1495 * If it's a bridge, configure it and scan the bus behind it.
1496 * For CardBus bridges, we don't scan behind as the devices will
1497 * be handled by the bridge driver itself.
1498 *
1499 * We need to process bridges in two passes -- first we scan those
1500 * already configured by the BIOS and after we are done with all of
1501 * them, we proceed to assigning numbers to the remaining buses in
1502 * order to avoid overlaps between old and new bus numbers.
1503 *
1504 * Return: New subordinate number covering all buses behind this bridge.
1505 */
pci_scan_bridge(struct pci_bus * bus,struct pci_dev * dev,int max,int pass)1506 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1507 {
1508 return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1509 }
1510 EXPORT_SYMBOL(pci_scan_bridge);
1511
1512 /*
1513 * Read interrupt line and base address registers.
1514 * The architecture-dependent code can tweak these, of course.
1515 */
pci_read_irq(struct pci_dev * dev)1516 static void pci_read_irq(struct pci_dev *dev)
1517 {
1518 unsigned char irq;
1519
1520 /* VFs are not allowed to use INTx, so skip the config reads */
1521 if (dev->is_virtfn) {
1522 dev->pin = 0;
1523 dev->irq = 0;
1524 return;
1525 }
1526
1527 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
1528 dev->pin = irq;
1529 if (irq)
1530 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1531 dev->irq = irq;
1532 }
1533
set_pcie_port_type(struct pci_dev * pdev)1534 void set_pcie_port_type(struct pci_dev *pdev)
1535 {
1536 int pos;
1537 u16 reg16;
1538 u32 reg32;
1539 int type;
1540 struct pci_dev *parent;
1541
1542 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1543 if (!pos)
1544 return;
1545
1546 pdev->pcie_cap = pos;
1547 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16);
1548 pdev->pcie_flags_reg = reg16;
1549 pci_read_config_dword(pdev, pos + PCI_EXP_DEVCAP, &pdev->devcap);
1550 pdev->pcie_mpss = FIELD_GET(PCI_EXP_DEVCAP_PAYLOAD, pdev->devcap);
1551
1552 pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, ®32);
1553 if (reg32 & PCI_EXP_LNKCAP_DLLLARC)
1554 pdev->link_active_reporting = 1;
1555
1556 parent = pci_upstream_bridge(pdev);
1557 if (!parent)
1558 return;
1559
1560 /*
1561 * Some systems do not identify their upstream/downstream ports
1562 * correctly so detect impossible configurations here and correct
1563 * the port type accordingly.
1564 */
1565 type = pci_pcie_type(pdev);
1566 if (type == PCI_EXP_TYPE_DOWNSTREAM) {
1567 /*
1568 * If pdev claims to be downstream port but the parent
1569 * device is also downstream port assume pdev is actually
1570 * upstream port.
1571 */
1572 if (pcie_downstream_port(parent)) {
1573 pci_info(pdev, "claims to be downstream port but is acting as upstream port, correcting type\n");
1574 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1575 pdev->pcie_flags_reg |= PCI_EXP_TYPE_UPSTREAM;
1576 }
1577 } else if (type == PCI_EXP_TYPE_UPSTREAM) {
1578 /*
1579 * If pdev claims to be upstream port but the parent
1580 * device is also upstream port assume pdev is actually
1581 * downstream port.
1582 */
1583 if (pci_pcie_type(parent) == PCI_EXP_TYPE_UPSTREAM) {
1584 pci_info(pdev, "claims to be upstream port but is acting as downstream port, correcting type\n");
1585 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1586 pdev->pcie_flags_reg |= PCI_EXP_TYPE_DOWNSTREAM;
1587 }
1588 }
1589 }
1590
set_pcie_hotplug_bridge(struct pci_dev * pdev)1591 void set_pcie_hotplug_bridge(struct pci_dev *pdev)
1592 {
1593 u32 reg32;
1594
1595 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, ®32);
1596 if (reg32 & PCI_EXP_SLTCAP_HPC)
1597 pdev->is_hotplug_bridge = 1;
1598 }
1599
set_pcie_thunderbolt(struct pci_dev * dev)1600 static void set_pcie_thunderbolt(struct pci_dev *dev)
1601 {
1602 u16 vsec;
1603
1604 /* Is the device part of a Thunderbolt controller? */
1605 vsec = pci_find_vsec_capability(dev, PCI_VENDOR_ID_INTEL, PCI_VSEC_ID_INTEL_TBT);
1606 if (vsec)
1607 dev->is_thunderbolt = 1;
1608 }
1609
set_pcie_untrusted(struct pci_dev * dev)1610 static void set_pcie_untrusted(struct pci_dev *dev)
1611 {
1612 struct pci_dev *parent = pci_upstream_bridge(dev);
1613
1614 if (!parent)
1615 return;
1616 /*
1617 * If the upstream bridge is untrusted we treat this device as
1618 * untrusted as well.
1619 */
1620 if (parent->untrusted) {
1621 dev->untrusted = true;
1622 return;
1623 }
1624
1625 if (arch_pci_dev_is_removable(dev)) {
1626 pci_dbg(dev, "marking as untrusted\n");
1627 dev->untrusted = true;
1628 }
1629 }
1630
pci_set_removable(struct pci_dev * dev)1631 static void pci_set_removable(struct pci_dev *dev)
1632 {
1633 struct pci_dev *parent = pci_upstream_bridge(dev);
1634
1635 if (!parent)
1636 return;
1637 /*
1638 * We (only) consider everything tunneled below an external_facing
1639 * device to be removable by the user. We're mainly concerned with
1640 * consumer platforms with user accessible thunderbolt ports that are
1641 * vulnerable to DMA attacks, and we expect those ports to be marked by
1642 * the firmware as external_facing. Devices in traditional hotplug
1643 * slots can technically be removed, but the expectation is that unless
1644 * the port is marked with external_facing, such devices are less
1645 * accessible to user / may not be removed by end user, and thus not
1646 * exposed as "removable" to userspace.
1647 */
1648 if (dev_is_removable(&parent->dev)) {
1649 dev_set_removable(&dev->dev, DEVICE_REMOVABLE);
1650 return;
1651 }
1652
1653 if (arch_pci_dev_is_removable(dev)) {
1654 pci_dbg(dev, "marking as removable\n");
1655 dev_set_removable(&dev->dev, DEVICE_REMOVABLE);
1656 }
1657 }
1658
1659 /**
1660 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
1661 * @dev: PCI device
1662 *
1663 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1664 * when forwarding a type1 configuration request the bridge must check that
1665 * the extended register address field is zero. The bridge is not permitted
1666 * to forward the transactions and must handle it as an Unsupported Request.
1667 * Some bridges do not follow this rule and simply drop the extended register
1668 * bits, resulting in the standard config space being aliased, every 256
1669 * bytes across the entire configuration space. Test for this condition by
1670 * comparing the first dword of each potential alias to the vendor/device ID.
1671 * Known offenders:
1672 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1673 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1674 */
pci_ext_cfg_is_aliased(struct pci_dev * dev)1675 static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1676 {
1677 #ifdef CONFIG_PCI_QUIRKS
1678 int pos, ret;
1679 u32 header, tmp;
1680
1681 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1682
1683 for (pos = PCI_CFG_SPACE_SIZE;
1684 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1685 ret = pci_read_config_dword(dev, pos, &tmp);
1686 if ((ret != PCIBIOS_SUCCESSFUL) || (header != tmp))
1687 return false;
1688 }
1689
1690 return true;
1691 #else
1692 return false;
1693 #endif
1694 }
1695
1696 /**
1697 * pci_cfg_space_size_ext - Get the configuration space size of the PCI device
1698 * @dev: PCI device
1699 *
1700 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1701 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1702 * access it. Maybe we don't have a way to generate extended config space
1703 * accesses, or the device is behind a reverse Express bridge. So we try
1704 * reading the dword at 0x100 which must either be 0 or a valid extended
1705 * capability header.
1706 */
pci_cfg_space_size_ext(struct pci_dev * dev)1707 static int pci_cfg_space_size_ext(struct pci_dev *dev)
1708 {
1709 u32 status;
1710 int pos = PCI_CFG_SPACE_SIZE;
1711
1712 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1713 return PCI_CFG_SPACE_SIZE;
1714 if (PCI_POSSIBLE_ERROR(status) || pci_ext_cfg_is_aliased(dev))
1715 return PCI_CFG_SPACE_SIZE;
1716
1717 return PCI_CFG_SPACE_EXP_SIZE;
1718 }
1719
pci_cfg_space_size(struct pci_dev * dev)1720 int pci_cfg_space_size(struct pci_dev *dev)
1721 {
1722 int pos;
1723 u32 status;
1724 u16 class;
1725
1726 #ifdef CONFIG_PCI_IOV
1727 /*
1728 * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to
1729 * implement a PCIe capability and therefore must implement extended
1730 * config space. We can skip the NO_EXTCFG test below and the
1731 * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of
1732 * the fact that the SR-IOV capability on the PF resides in extended
1733 * config space and must be accessible and non-aliased to have enabled
1734 * support for this VF. This is a micro performance optimization for
1735 * systems supporting many VFs.
1736 */
1737 if (dev->is_virtfn)
1738 return PCI_CFG_SPACE_EXP_SIZE;
1739 #endif
1740
1741 if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1742 return PCI_CFG_SPACE_SIZE;
1743
1744 class = dev->class >> 8;
1745 if (class == PCI_CLASS_BRIDGE_HOST)
1746 return pci_cfg_space_size_ext(dev);
1747
1748 if (pci_is_pcie(dev))
1749 return pci_cfg_space_size_ext(dev);
1750
1751 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1752 if (!pos)
1753 return PCI_CFG_SPACE_SIZE;
1754
1755 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1756 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1757 return pci_cfg_space_size_ext(dev);
1758
1759 return PCI_CFG_SPACE_SIZE;
1760 }
1761
pci_class(struct pci_dev * dev)1762 static u32 pci_class(struct pci_dev *dev)
1763 {
1764 u32 class;
1765
1766 #ifdef CONFIG_PCI_IOV
1767 if (dev->is_virtfn)
1768 return dev->physfn->sriov->class;
1769 #endif
1770 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1771 return class;
1772 }
1773
pci_subsystem_ids(struct pci_dev * dev,u16 * vendor,u16 * device)1774 static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1775 {
1776 #ifdef CONFIG_PCI_IOV
1777 if (dev->is_virtfn) {
1778 *vendor = dev->physfn->sriov->subsystem_vendor;
1779 *device = dev->physfn->sriov->subsystem_device;
1780 return;
1781 }
1782 #endif
1783 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1784 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1785 }
1786
pci_hdr_type(struct pci_dev * dev)1787 static u8 pci_hdr_type(struct pci_dev *dev)
1788 {
1789 u8 hdr_type;
1790
1791 #ifdef CONFIG_PCI_IOV
1792 if (dev->is_virtfn)
1793 return dev->physfn->sriov->hdr_type;
1794 #endif
1795 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1796 return hdr_type;
1797 }
1798
1799 #define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
1800
1801 /**
1802 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
1803 * @dev: PCI device
1804 *
1805 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1806 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1807 */
pci_intx_mask_broken(struct pci_dev * dev)1808 static int pci_intx_mask_broken(struct pci_dev *dev)
1809 {
1810 u16 orig, toggle, new;
1811
1812 pci_read_config_word(dev, PCI_COMMAND, &orig);
1813 toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1814 pci_write_config_word(dev, PCI_COMMAND, toggle);
1815 pci_read_config_word(dev, PCI_COMMAND, &new);
1816
1817 pci_write_config_word(dev, PCI_COMMAND, orig);
1818
1819 /*
1820 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1821 * r2.3, so strictly speaking, a device is not *broken* if it's not
1822 * writable. But we'll live with the misnomer for now.
1823 */
1824 if (new != toggle)
1825 return 1;
1826 return 0;
1827 }
1828
early_dump_pci_device(struct pci_dev * pdev)1829 static void early_dump_pci_device(struct pci_dev *pdev)
1830 {
1831 u32 value[256 / 4];
1832 int i;
1833
1834 pci_info(pdev, "config space:\n");
1835
1836 for (i = 0; i < 256; i += 4)
1837 pci_read_config_dword(pdev, i, &value[i / 4]);
1838
1839 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
1840 value, 256, false);
1841 }
1842
1843 /**
1844 * pci_setup_device - Fill in class and map information of a device
1845 * @dev: the device structure to fill
1846 *
1847 * Initialize the device structure with information about the device's
1848 * vendor,class,memory and IO-space addresses, IRQ lines etc.
1849 * Called at initialisation of the PCI subsystem and by CardBus services.
1850 * Returns 0 on success and negative if unknown type of device (not normal,
1851 * bridge or CardBus).
1852 */
pci_setup_device(struct pci_dev * dev)1853 int pci_setup_device(struct pci_dev *dev)
1854 {
1855 u32 class;
1856 u16 cmd;
1857 u8 hdr_type;
1858 int err, pos = 0;
1859 struct pci_bus_region region;
1860 struct resource *res;
1861
1862 hdr_type = pci_hdr_type(dev);
1863
1864 dev->sysdata = dev->bus->sysdata;
1865 dev->dev.parent = dev->bus->bridge;
1866 dev->dev.bus = &pci_bus_type;
1867 dev->hdr_type = hdr_type & 0x7f;
1868 dev->multifunction = !!(hdr_type & 0x80);
1869 dev->error_state = pci_channel_io_normal;
1870 set_pcie_port_type(dev);
1871
1872 err = pci_set_of_node(dev);
1873 if (err)
1874 return err;
1875 pci_set_acpi_fwnode(dev);
1876
1877 pci_dev_assign_slot(dev);
1878
1879 /*
1880 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1881 * set this higher, assuming the system even supports it.
1882 */
1883 dev->dma_mask = 0xffffffff;
1884
1885 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1886 dev->bus->number, PCI_SLOT(dev->devfn),
1887 PCI_FUNC(dev->devfn));
1888
1889 class = pci_class(dev);
1890
1891 dev->revision = class & 0xff;
1892 dev->class = class >> 8; /* upper 3 bytes */
1893
1894 if (pci_early_dump)
1895 early_dump_pci_device(dev);
1896
1897 /* Need to have dev->class ready */
1898 dev->cfg_size = pci_cfg_space_size(dev);
1899
1900 /* Need to have dev->cfg_size ready */
1901 set_pcie_thunderbolt(dev);
1902
1903 set_pcie_untrusted(dev);
1904
1905 /* "Unknown power state" */
1906 dev->current_state = PCI_UNKNOWN;
1907
1908 /* Early fixups, before probing the BARs */
1909 pci_fixup_device(pci_fixup_early, dev);
1910
1911 pci_set_removable(dev);
1912
1913 pci_info(dev, "[%04x:%04x] type %02x class %#08x\n",
1914 dev->vendor, dev->device, dev->hdr_type, dev->class);
1915
1916 /* Device class may be changed after fixup */
1917 class = dev->class >> 8;
1918
1919 if (dev->non_compliant_bars && !dev->mmio_always_on) {
1920 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1921 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1922 pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1923 cmd &= ~PCI_COMMAND_IO;
1924 cmd &= ~PCI_COMMAND_MEMORY;
1925 pci_write_config_word(dev, PCI_COMMAND, cmd);
1926 }
1927 }
1928
1929 dev->broken_intx_masking = pci_intx_mask_broken(dev);
1930
1931 switch (dev->hdr_type) { /* header type */
1932 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1933 if (class == PCI_CLASS_BRIDGE_PCI)
1934 goto bad;
1935 pci_read_irq(dev);
1936 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1937
1938 pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
1939
1940 /*
1941 * Do the ugly legacy mode stuff here rather than broken chip
1942 * quirk code. Legacy mode ATA controllers have fixed
1943 * addresses. These are not always echoed in BAR0-3, and
1944 * BAR0-3 in a few cases contain junk!
1945 */
1946 if (class == PCI_CLASS_STORAGE_IDE) {
1947 u8 progif;
1948 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1949 if ((progif & 1) == 0) {
1950 region.start = 0x1F0;
1951 region.end = 0x1F7;
1952 res = &dev->resource[0];
1953 res->flags = LEGACY_IO_RESOURCE;
1954 pcibios_bus_to_resource(dev->bus, res, ®ion);
1955 pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n",
1956 res);
1957 region.start = 0x3F6;
1958 region.end = 0x3F6;
1959 res = &dev->resource[1];
1960 res->flags = LEGACY_IO_RESOURCE;
1961 pcibios_bus_to_resource(dev->bus, res, ®ion);
1962 pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n",
1963 res);
1964 }
1965 if ((progif & 4) == 0) {
1966 region.start = 0x170;
1967 region.end = 0x177;
1968 res = &dev->resource[2];
1969 res->flags = LEGACY_IO_RESOURCE;
1970 pcibios_bus_to_resource(dev->bus, res, ®ion);
1971 pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n",
1972 res);
1973 region.start = 0x376;
1974 region.end = 0x376;
1975 res = &dev->resource[3];
1976 res->flags = LEGACY_IO_RESOURCE;
1977 pcibios_bus_to_resource(dev->bus, res, ®ion);
1978 pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1979 res);
1980 }
1981 }
1982 break;
1983
1984 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1985 /*
1986 * The PCI-to-PCI bridge spec requires that subtractive
1987 * decoding (i.e. transparent) bridge must have programming
1988 * interface code of 0x01.
1989 */
1990 pci_read_irq(dev);
1991 dev->transparent = ((dev->class & 0xff) == 1);
1992 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
1993 pci_read_bridge_windows(dev);
1994 set_pcie_hotplug_bridge(dev);
1995 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1996 if (pos) {
1997 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1998 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1999 }
2000 break;
2001
2002 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
2003 if (class != PCI_CLASS_BRIDGE_CARDBUS)
2004 goto bad;
2005 pci_read_irq(dev);
2006 pci_read_bases(dev, 1, 0);
2007 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
2008 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
2009 break;
2010
2011 default: /* unknown header */
2012 pci_err(dev, "unknown header type %02x, ignoring device\n",
2013 dev->hdr_type);
2014 pci_release_of_node(dev);
2015 return -EIO;
2016
2017 bad:
2018 pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
2019 dev->class, dev->hdr_type);
2020 dev->class = PCI_CLASS_NOT_DEFINED << 8;
2021 }
2022
2023 /* We found a fine healthy device, go go go... */
2024 return 0;
2025 }
2026
pci_configure_mps(struct pci_dev * dev)2027 static void pci_configure_mps(struct pci_dev *dev)
2028 {
2029 struct pci_dev *bridge = pci_upstream_bridge(dev);
2030 int mps, mpss, p_mps, rc;
2031
2032 if (!pci_is_pcie(dev))
2033 return;
2034
2035 /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
2036 if (dev->is_virtfn)
2037 return;
2038
2039 /*
2040 * For Root Complex Integrated Endpoints, program the maximum
2041 * supported value unless limited by the PCIE_BUS_PEER2PEER case.
2042 */
2043 if (pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END) {
2044 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2045 mps = 128;
2046 else
2047 mps = 128 << dev->pcie_mpss;
2048 rc = pcie_set_mps(dev, mps);
2049 if (rc) {
2050 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2051 mps);
2052 }
2053 return;
2054 }
2055
2056 if (!bridge || !pci_is_pcie(bridge))
2057 return;
2058
2059 mps = pcie_get_mps(dev);
2060 p_mps = pcie_get_mps(bridge);
2061
2062 if (mps == p_mps)
2063 return;
2064
2065 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
2066 pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2067 mps, pci_name(bridge), p_mps);
2068 return;
2069 }
2070
2071 /*
2072 * Fancier MPS configuration is done later by
2073 * pcie_bus_configure_settings()
2074 */
2075 if (pcie_bus_config != PCIE_BUS_DEFAULT)
2076 return;
2077
2078 mpss = 128 << dev->pcie_mpss;
2079 if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
2080 pcie_set_mps(bridge, mpss);
2081 pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
2082 mpss, p_mps, 128 << bridge->pcie_mpss);
2083 p_mps = pcie_get_mps(bridge);
2084 }
2085
2086 rc = pcie_set_mps(dev, p_mps);
2087 if (rc) {
2088 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2089 p_mps);
2090 return;
2091 }
2092
2093 pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
2094 p_mps, mps, mpss);
2095 }
2096
pci_configure_extended_tags(struct pci_dev * dev,void * ign)2097 int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
2098 {
2099 struct pci_host_bridge *host;
2100 u32 cap;
2101 u16 ctl;
2102 int ret;
2103
2104 if (!pci_is_pcie(dev))
2105 return 0;
2106
2107 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
2108 if (ret)
2109 return 0;
2110
2111 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
2112 return 0;
2113
2114 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
2115 if (ret)
2116 return 0;
2117
2118 host = pci_find_host_bridge(dev->bus);
2119 if (!host)
2120 return 0;
2121
2122 /*
2123 * If some device in the hierarchy doesn't handle Extended Tags
2124 * correctly, make sure they're disabled.
2125 */
2126 if (host->no_ext_tags) {
2127 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
2128 pci_info(dev, "disabling Extended Tags\n");
2129 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2130 PCI_EXP_DEVCTL_EXT_TAG);
2131 }
2132 return 0;
2133 }
2134
2135 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
2136 pci_info(dev, "enabling Extended Tags\n");
2137 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
2138 PCI_EXP_DEVCTL_EXT_TAG);
2139 }
2140 return 0;
2141 }
2142
2143 /**
2144 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
2145 * @dev: PCI device to query
2146 *
2147 * Returns true if the device has enabled relaxed ordering attribute.
2148 */
pcie_relaxed_ordering_enabled(struct pci_dev * dev)2149 bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
2150 {
2151 u16 v;
2152
2153 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
2154
2155 return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
2156 }
2157 EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
2158
pci_configure_relaxed_ordering(struct pci_dev * dev)2159 static void pci_configure_relaxed_ordering(struct pci_dev *dev)
2160 {
2161 struct pci_dev *root;
2162
2163 /* PCI_EXP_DEVCTL_RELAX_EN is RsvdP in VFs */
2164 if (dev->is_virtfn)
2165 return;
2166
2167 if (!pcie_relaxed_ordering_enabled(dev))
2168 return;
2169
2170 /*
2171 * For now, we only deal with Relaxed Ordering issues with Root
2172 * Ports. Peer-to-Peer DMA is another can of worms.
2173 */
2174 root = pcie_find_root_port(dev);
2175 if (!root)
2176 return;
2177
2178 if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
2179 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2180 PCI_EXP_DEVCTL_RELAX_EN);
2181 pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
2182 }
2183 }
2184
pci_configure_ltr(struct pci_dev * dev)2185 static void pci_configure_ltr(struct pci_dev *dev)
2186 {
2187 #ifdef CONFIG_PCIEASPM
2188 struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
2189 struct pci_dev *bridge;
2190 u32 cap, ctl;
2191
2192 if (!pci_is_pcie(dev))
2193 return;
2194
2195 /* Read L1 PM substate capabilities */
2196 dev->l1ss = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_L1SS);
2197
2198 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2199 if (!(cap & PCI_EXP_DEVCAP2_LTR))
2200 return;
2201
2202 pcie_capability_read_dword(dev, PCI_EXP_DEVCTL2, &ctl);
2203 if (ctl & PCI_EXP_DEVCTL2_LTR_EN) {
2204 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2205 dev->ltr_path = 1;
2206 return;
2207 }
2208
2209 bridge = pci_upstream_bridge(dev);
2210 if (bridge && bridge->ltr_path)
2211 dev->ltr_path = 1;
2212
2213 return;
2214 }
2215
2216 if (!host->native_ltr)
2217 return;
2218
2219 /*
2220 * Software must not enable LTR in an Endpoint unless the Root
2221 * Complex and all intermediate Switches indicate support for LTR.
2222 * PCIe r4.0, sec 6.18.
2223 */
2224 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2225 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2226 PCI_EXP_DEVCTL2_LTR_EN);
2227 dev->ltr_path = 1;
2228 return;
2229 }
2230
2231 /*
2232 * If we're configuring a hot-added device, LTR was likely
2233 * disabled in the upstream bridge, so re-enable it before enabling
2234 * it in the new device.
2235 */
2236 bridge = pci_upstream_bridge(dev);
2237 if (bridge && bridge->ltr_path) {
2238 pci_bridge_reconfigure_ltr(dev);
2239 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2240 PCI_EXP_DEVCTL2_LTR_EN);
2241 dev->ltr_path = 1;
2242 }
2243 #endif
2244 }
2245
pci_configure_eetlp_prefix(struct pci_dev * dev)2246 static void pci_configure_eetlp_prefix(struct pci_dev *dev)
2247 {
2248 #ifdef CONFIG_PCI_PASID
2249 struct pci_dev *bridge;
2250 int pcie_type;
2251 u32 cap;
2252
2253 if (!pci_is_pcie(dev))
2254 return;
2255
2256 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2257 if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX))
2258 return;
2259
2260 pcie_type = pci_pcie_type(dev);
2261 if (pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
2262 pcie_type == PCI_EXP_TYPE_RC_END)
2263 dev->eetlp_prefix_path = 1;
2264 else {
2265 bridge = pci_upstream_bridge(dev);
2266 if (bridge && bridge->eetlp_prefix_path)
2267 dev->eetlp_prefix_path = 1;
2268 }
2269 #endif
2270 }
2271
pci_configure_serr(struct pci_dev * dev)2272 static void pci_configure_serr(struct pci_dev *dev)
2273 {
2274 u16 control;
2275
2276 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
2277
2278 /*
2279 * A bridge will not forward ERR_ messages coming from an
2280 * endpoint unless SERR# forwarding is enabled.
2281 */
2282 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control);
2283 if (!(control & PCI_BRIDGE_CTL_SERR)) {
2284 control |= PCI_BRIDGE_CTL_SERR;
2285 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control);
2286 }
2287 }
2288 }
2289
pci_configure_device(struct pci_dev * dev)2290 static void pci_configure_device(struct pci_dev *dev)
2291 {
2292 pci_configure_mps(dev);
2293 pci_configure_extended_tags(dev, NULL);
2294 pci_configure_relaxed_ordering(dev);
2295 pci_configure_ltr(dev);
2296 pci_configure_eetlp_prefix(dev);
2297 pci_configure_serr(dev);
2298
2299 pci_acpi_program_hp_params(dev);
2300 }
2301
pci_release_capabilities(struct pci_dev * dev)2302 static void pci_release_capabilities(struct pci_dev *dev)
2303 {
2304 pci_aer_exit(dev);
2305 pci_rcec_exit(dev);
2306 pci_iov_release(dev);
2307 pci_free_cap_save_buffers(dev);
2308 }
2309
2310 /**
2311 * pci_release_dev - Free a PCI device structure when all users of it are
2312 * finished
2313 * @dev: device that's been disconnected
2314 *
2315 * Will be called only by the device core when all users of this PCI device are
2316 * done.
2317 */
pci_release_dev(struct device * dev)2318 static void pci_release_dev(struct device *dev)
2319 {
2320 struct pci_dev *pci_dev;
2321
2322 pci_dev = to_pci_dev(dev);
2323 pci_release_capabilities(pci_dev);
2324 pci_release_of_node(pci_dev);
2325 pcibios_release_device(pci_dev);
2326 pci_bus_put(pci_dev->bus);
2327 kfree(pci_dev->driver_override);
2328 bitmap_free(pci_dev->dma_alias_mask);
2329 dev_dbg(dev, "device released\n");
2330 kfree(pci_dev);
2331 }
2332
pci_alloc_dev(struct pci_bus * bus)2333 struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
2334 {
2335 struct pci_dev *dev;
2336
2337 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2338 if (!dev)
2339 return NULL;
2340
2341 INIT_LIST_HEAD(&dev->bus_list);
2342 dev->dev.type = &pci_dev_type;
2343 dev->bus = pci_bus_get(bus);
2344 dev->driver_exclusive_resource = (struct resource) {
2345 .name = "PCI Exclusive",
2346 .start = 0,
2347 .end = -1,
2348 };
2349
2350 spin_lock_init(&dev->pcie_cap_lock);
2351 #ifdef CONFIG_PCI_MSI
2352 raw_spin_lock_init(&dev->msi_lock);
2353 #endif
2354 return dev;
2355 }
2356 EXPORT_SYMBOL(pci_alloc_dev);
2357
pci_bus_crs_vendor_id(u32 l)2358 static bool pci_bus_crs_vendor_id(u32 l)
2359 {
2360 return (l & 0xffff) == PCI_VENDOR_ID_PCI_SIG;
2361 }
2362
pci_bus_wait_crs(struct pci_bus * bus,int devfn,u32 * l,int timeout)2363 static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2364 int timeout)
2365 {
2366 int delay = 1;
2367
2368 if (!pci_bus_crs_vendor_id(*l))
2369 return true; /* not a CRS completion */
2370
2371 if (!timeout)
2372 return false; /* CRS, but caller doesn't want to wait */
2373
2374 /*
2375 * We got the reserved Vendor ID that indicates a completion with
2376 * Configuration Request Retry Status (CRS). Retry until we get a
2377 * valid Vendor ID or we time out.
2378 */
2379 while (pci_bus_crs_vendor_id(*l)) {
2380 if (delay > timeout) {
2381 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2382 pci_domain_nr(bus), bus->number,
2383 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2384
2385 return false;
2386 }
2387 if (delay >= 1000)
2388 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2389 pci_domain_nr(bus), bus->number,
2390 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2391
2392 msleep(delay);
2393 delay *= 2;
2394
2395 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2396 return false;
2397 }
2398
2399 if (delay >= 1000)
2400 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2401 pci_domain_nr(bus), bus->number,
2402 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2403
2404 return true;
2405 }
2406
pci_bus_generic_read_dev_vendor_id(struct pci_bus * bus,int devfn,u32 * l,int timeout)2407 bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2408 int timeout)
2409 {
2410 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2411 return false;
2412
2413 /* Some broken boards return 0 or ~0 (PCI_ERROR_RESPONSE) if a slot is empty: */
2414 if (PCI_POSSIBLE_ERROR(*l) || *l == 0x00000000 ||
2415 *l == 0x0000ffff || *l == 0xffff0000)
2416 return false;
2417
2418 if (pci_bus_crs_vendor_id(*l))
2419 return pci_bus_wait_crs(bus, devfn, l, timeout);
2420
2421 return true;
2422 }
2423
pci_bus_read_dev_vendor_id(struct pci_bus * bus,int devfn,u32 * l,int timeout)2424 bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2425 int timeout)
2426 {
2427 #ifdef CONFIG_PCI_QUIRKS
2428 struct pci_dev *bridge = bus->self;
2429
2430 /*
2431 * Certain IDT switches have an issue where they improperly trigger
2432 * ACS Source Validation errors on completions for config reads.
2433 */
2434 if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT &&
2435 bridge->device == 0x80b5)
2436 return pci_idt_bus_quirk(bus, devfn, l, timeout);
2437 #endif
2438
2439 return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
2440 }
2441 EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2442
2443 /*
2444 * Read the config data for a PCI device, sanity-check it,
2445 * and fill in the dev structure.
2446 */
pci_scan_device(struct pci_bus * bus,int devfn)2447 static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
2448 {
2449 struct pci_dev *dev;
2450 u32 l;
2451
2452 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
2453 return NULL;
2454
2455 dev = pci_alloc_dev(bus);
2456 if (!dev)
2457 return NULL;
2458
2459 dev->devfn = devfn;
2460 dev->vendor = l & 0xffff;
2461 dev->device = (l >> 16) & 0xffff;
2462
2463 if (pci_setup_device(dev)) {
2464 pci_bus_put(dev->bus);
2465 kfree(dev);
2466 return NULL;
2467 }
2468
2469 return dev;
2470 }
2471
pcie_report_downtraining(struct pci_dev * dev)2472 void pcie_report_downtraining(struct pci_dev *dev)
2473 {
2474 if (!pci_is_pcie(dev))
2475 return;
2476
2477 /* Look from the device up to avoid downstream ports with no devices */
2478 if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) &&
2479 (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) &&
2480 (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM))
2481 return;
2482
2483 /* Multi-function PCIe devices share the same link/status */
2484 if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn)
2485 return;
2486
2487 /* Print link status only if the device is constrained by the fabric */
2488 __pcie_print_link_status(dev, false);
2489 }
2490
pci_init_capabilities(struct pci_dev * dev)2491 static void pci_init_capabilities(struct pci_dev *dev)
2492 {
2493 pci_ea_init(dev); /* Enhanced Allocation */
2494 pci_msi_init(dev); /* Disable MSI */
2495 pci_msix_init(dev); /* Disable MSI-X */
2496
2497 /* Buffers for saving PCIe and PCI-X capabilities */
2498 pci_allocate_cap_save_buffers(dev);
2499
2500 pci_pm_init(dev); /* Power Management */
2501 pci_vpd_init(dev); /* Vital Product Data */
2502 pci_configure_ari(dev); /* Alternative Routing-ID Forwarding */
2503 pci_iov_init(dev); /* Single Root I/O Virtualization */
2504 pci_ats_init(dev); /* Address Translation Services */
2505 pci_pri_init(dev); /* Page Request Interface */
2506 pci_pasid_init(dev); /* Process Address Space ID */
2507 pci_acs_init(dev); /* Access Control Services */
2508 pci_ptm_init(dev); /* Precision Time Measurement */
2509 pci_aer_init(dev); /* Advanced Error Reporting */
2510 pci_dpc_init(dev); /* Downstream Port Containment */
2511 pci_rcec_init(dev); /* Root Complex Event Collector */
2512 pci_doe_init(dev); /* Data Object Exchange */
2513
2514 pcie_report_downtraining(dev);
2515 pci_init_reset_methods(dev);
2516 }
2517
2518 /*
2519 * This is the equivalent of pci_host_bridge_msi_domain() that acts on
2520 * devices. Firmware interfaces that can select the MSI domain on a
2521 * per-device basis should be called from here.
2522 */
pci_dev_msi_domain(struct pci_dev * dev)2523 static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2524 {
2525 struct irq_domain *d;
2526
2527 /*
2528 * If a domain has been set through the pcibios_device_add()
2529 * callback, then this is the one (platform code knows best).
2530 */
2531 d = dev_get_msi_domain(&dev->dev);
2532 if (d)
2533 return d;
2534
2535 /*
2536 * Let's see if we have a firmware interface able to provide
2537 * the domain.
2538 */
2539 d = pci_msi_get_device_domain(dev);
2540 if (d)
2541 return d;
2542
2543 return NULL;
2544 }
2545
pci_set_msi_domain(struct pci_dev * dev)2546 static void pci_set_msi_domain(struct pci_dev *dev)
2547 {
2548 struct irq_domain *d;
2549
2550 /*
2551 * If the platform or firmware interfaces cannot supply a
2552 * device-specific MSI domain, then inherit the default domain
2553 * from the host bridge itself.
2554 */
2555 d = pci_dev_msi_domain(dev);
2556 if (!d)
2557 d = dev_get_msi_domain(&dev->bus->dev);
2558
2559 dev_set_msi_domain(&dev->dev, d);
2560 }
2561
pci_device_add(struct pci_dev * dev,struct pci_bus * bus)2562 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
2563 {
2564 int ret;
2565
2566 pci_configure_device(dev);
2567
2568 device_initialize(&dev->dev);
2569 dev->dev.release = pci_release_dev;
2570
2571 set_dev_node(&dev->dev, pcibus_to_node(bus));
2572 dev->dev.dma_mask = &dev->dma_mask;
2573 dev->dev.dma_parms = &dev->dma_parms;
2574 dev->dev.coherent_dma_mask = 0xffffffffull;
2575
2576 dma_set_max_seg_size(&dev->dev, 65536);
2577 dma_set_seg_boundary(&dev->dev, 0xffffffff);
2578
2579 pcie_failed_link_retrain(dev);
2580
2581 /* Fix up broken headers */
2582 pci_fixup_device(pci_fixup_header, dev);
2583
2584 pci_reassigndev_resource_alignment(dev);
2585
2586 dev->state_saved = false;
2587
2588 pci_init_capabilities(dev);
2589
2590 /*
2591 * Add the device to our list of discovered devices
2592 * and the bus list for fixup functions, etc.
2593 */
2594 down_write(&pci_bus_sem);
2595 list_add_tail(&dev->bus_list, &bus->devices);
2596 up_write(&pci_bus_sem);
2597
2598 ret = pcibios_device_add(dev);
2599 WARN_ON(ret < 0);
2600
2601 /* Set up MSI IRQ domain */
2602 pci_set_msi_domain(dev);
2603
2604 /* Notifier could use PCI capabilities */
2605 dev->match_driver = false;
2606 ret = device_add(&dev->dev);
2607 WARN_ON(ret < 0);
2608 }
2609
pci_scan_single_device(struct pci_bus * bus,int devfn)2610 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
2611 {
2612 struct pci_dev *dev;
2613
2614 dev = pci_get_slot(bus, devfn);
2615 if (dev) {
2616 pci_dev_put(dev);
2617 return dev;
2618 }
2619
2620 dev = pci_scan_device(bus, devfn);
2621 if (!dev)
2622 return NULL;
2623
2624 pci_device_add(dev, bus);
2625
2626 return dev;
2627 }
2628 EXPORT_SYMBOL(pci_scan_single_device);
2629
next_ari_fn(struct pci_bus * bus,struct pci_dev * dev,int fn)2630 static int next_ari_fn(struct pci_bus *bus, struct pci_dev *dev, int fn)
2631 {
2632 int pos;
2633 u16 cap = 0;
2634 unsigned int next_fn;
2635
2636 if (!dev)
2637 return -ENODEV;
2638
2639 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2640 if (!pos)
2641 return -ENODEV;
2642
2643 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2644 next_fn = PCI_ARI_CAP_NFN(cap);
2645 if (next_fn <= fn)
2646 return -ENODEV; /* protect against malformed list */
2647
2648 return next_fn;
2649 }
2650
next_fn(struct pci_bus * bus,struct pci_dev * dev,int fn)2651 static int next_fn(struct pci_bus *bus, struct pci_dev *dev, int fn)
2652 {
2653 if (pci_ari_enabled(bus))
2654 return next_ari_fn(bus, dev, fn);
2655
2656 if (fn >= 7)
2657 return -ENODEV;
2658 /* only multifunction devices may have more functions */
2659 if (dev && !dev->multifunction)
2660 return -ENODEV;
2661
2662 return fn + 1;
2663 }
2664
only_one_child(struct pci_bus * bus)2665 static int only_one_child(struct pci_bus *bus)
2666 {
2667 struct pci_dev *bridge = bus->self;
2668
2669 /*
2670 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2671 * we scan for all possible devices, not just Device 0.
2672 */
2673 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2674 return 0;
2675
2676 /*
2677 * A PCIe Downstream Port normally leads to a Link with only Device
2678 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2679 * only for Device 0 in that situation.
2680 */
2681 if (bridge && pci_is_pcie(bridge) && pcie_downstream_port(bridge))
2682 return 1;
2683
2684 return 0;
2685 }
2686
2687 /**
2688 * pci_scan_slot - Scan a PCI slot on a bus for devices
2689 * @bus: PCI bus to scan
2690 * @devfn: slot number to scan (must have zero function)
2691 *
2692 * Scan a PCI slot on the specified PCI bus for devices, adding
2693 * discovered devices to the @bus->devices list. New devices
2694 * will not have is_added set.
2695 *
2696 * Returns the number of new devices found.
2697 */
pci_scan_slot(struct pci_bus * bus,int devfn)2698 int pci_scan_slot(struct pci_bus *bus, int devfn)
2699 {
2700 struct pci_dev *dev;
2701 int fn = 0, nr = 0;
2702
2703 if (only_one_child(bus) && (devfn > 0))
2704 return 0; /* Already scanned the entire slot */
2705
2706 do {
2707 dev = pci_scan_single_device(bus, devfn + fn);
2708 if (dev) {
2709 if (!pci_dev_is_added(dev))
2710 nr++;
2711 if (fn > 0)
2712 dev->multifunction = 1;
2713 } else if (fn == 0) {
2714 /*
2715 * Function 0 is required unless we are running on
2716 * a hypervisor that passes through individual PCI
2717 * functions.
2718 */
2719 if (!hypervisor_isolated_pci_functions())
2720 break;
2721 }
2722 fn = next_fn(bus, dev, fn);
2723 } while (fn >= 0);
2724
2725 /* Only one slot has PCIe device */
2726 if (bus->self && nr)
2727 pcie_aspm_init_link_state(bus->self);
2728
2729 return nr;
2730 }
2731 EXPORT_SYMBOL(pci_scan_slot);
2732
pcie_find_smpss(struct pci_dev * dev,void * data)2733 static int pcie_find_smpss(struct pci_dev *dev, void *data)
2734 {
2735 u8 *smpss = data;
2736
2737 if (!pci_is_pcie(dev))
2738 return 0;
2739
2740 /*
2741 * We don't have a way to change MPS settings on devices that have
2742 * drivers attached. A hot-added device might support only the minimum
2743 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2744 * where devices may be hot-added, we limit the fabric MPS to 128 so
2745 * hot-added devices will work correctly.
2746 *
2747 * However, if we hot-add a device to a slot directly below a Root
2748 * Port, it's impossible for there to be other existing devices below
2749 * the port. We don't limit the MPS in this case because we can
2750 * reconfigure MPS on both the Root Port and the hot-added device,
2751 * and there are no other devices involved.
2752 *
2753 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
2754 */
2755 if (dev->is_hotplug_bridge &&
2756 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
2757 *smpss = 0;
2758
2759 if (*smpss > dev->pcie_mpss)
2760 *smpss = dev->pcie_mpss;
2761
2762 return 0;
2763 }
2764
pcie_write_mps(struct pci_dev * dev,int mps)2765 static void pcie_write_mps(struct pci_dev *dev, int mps)
2766 {
2767 int rc;
2768
2769 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
2770 mps = 128 << dev->pcie_mpss;
2771
2772 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2773 dev->bus->self)
2774
2775 /*
2776 * For "Performance", the assumption is made that
2777 * downstream communication will never be larger than
2778 * the MRRS. So, the MPS only needs to be configured
2779 * for the upstream communication. This being the case,
2780 * walk from the top down and set the MPS of the child
2781 * to that of the parent bus.
2782 *
2783 * Configure the device MPS with the smaller of the
2784 * device MPSS or the bridge MPS (which is assumed to be
2785 * properly configured at this point to the largest
2786 * allowable MPS based on its parent bus).
2787 */
2788 mps = min(mps, pcie_get_mps(dev->bus->self));
2789 }
2790
2791 rc = pcie_set_mps(dev, mps);
2792 if (rc)
2793 pci_err(dev, "Failed attempting to set the MPS\n");
2794 }
2795
pcie_write_mrrs(struct pci_dev * dev)2796 static void pcie_write_mrrs(struct pci_dev *dev)
2797 {
2798 int rc, mrrs;
2799
2800 /*
2801 * In the "safe" case, do not configure the MRRS. There appear to be
2802 * issues with setting MRRS to 0 on a number of devices.
2803 */
2804 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2805 return;
2806
2807 /*
2808 * For max performance, the MRRS must be set to the largest supported
2809 * value. However, it cannot be configured larger than the MPS the
2810 * device or the bus can support. This should already be properly
2811 * configured by a prior call to pcie_write_mps().
2812 */
2813 mrrs = pcie_get_mps(dev);
2814
2815 /*
2816 * MRRS is a R/W register. Invalid values can be written, but a
2817 * subsequent read will verify if the value is acceptable or not.
2818 * If the MRRS value provided is not acceptable (e.g., too large),
2819 * shrink the value until it is acceptable to the HW.
2820 */
2821 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2822 rc = pcie_set_readrq(dev, mrrs);
2823 if (!rc)
2824 break;
2825
2826 pci_warn(dev, "Failed attempting to set the MRRS\n");
2827 mrrs /= 2;
2828 }
2829
2830 if (mrrs < 128)
2831 pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
2832 }
2833
pcie_bus_configure_set(struct pci_dev * dev,void * data)2834 static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2835 {
2836 int mps, orig_mps;
2837
2838 if (!pci_is_pcie(dev))
2839 return 0;
2840
2841 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2842 pcie_bus_config == PCIE_BUS_DEFAULT)
2843 return 0;
2844
2845 mps = 128 << *(u8 *)data;
2846 orig_mps = pcie_get_mps(dev);
2847
2848 pcie_write_mps(dev, mps);
2849 pcie_write_mrrs(dev);
2850
2851 pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2852 pcie_get_mps(dev), 128 << dev->pcie_mpss,
2853 orig_mps, pcie_get_readrq(dev));
2854
2855 return 0;
2856 }
2857
2858 /*
2859 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
2860 * parents then children fashion. If this changes, then this code will not
2861 * work as designed.
2862 */
pcie_bus_configure_settings(struct pci_bus * bus)2863 void pcie_bus_configure_settings(struct pci_bus *bus)
2864 {
2865 u8 smpss = 0;
2866
2867 if (!bus->self)
2868 return;
2869
2870 if (!pci_is_pcie(bus->self))
2871 return;
2872
2873 /*
2874 * FIXME - Peer to peer DMA is possible, though the endpoint would need
2875 * to be aware of the MPS of the destination. To work around this,
2876 * simply force the MPS of the entire system to the smallest possible.
2877 */
2878 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2879 smpss = 0;
2880
2881 if (pcie_bus_config == PCIE_BUS_SAFE) {
2882 smpss = bus->self->pcie_mpss;
2883
2884 pcie_find_smpss(bus->self, &smpss);
2885 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2886 }
2887
2888 pcie_bus_configure_set(bus->self, &smpss);
2889 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2890 }
2891 EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
2892
2893 /*
2894 * Called after each bus is probed, but before its children are examined. This
2895 * is marked as __weak because multiple architectures define it.
2896 */
pcibios_fixup_bus(struct pci_bus * bus)2897 void __weak pcibios_fixup_bus(struct pci_bus *bus)
2898 {
2899 /* nothing to do, expected to be removed in the future */
2900 }
2901
2902 /**
2903 * pci_scan_child_bus_extend() - Scan devices below a bus
2904 * @bus: Bus to scan for devices
2905 * @available_buses: Total number of buses available (%0 does not try to
2906 * extend beyond the minimal)
2907 *
2908 * Scans devices below @bus including subordinate buses. Returns new
2909 * subordinate number including all the found devices. Passing
2910 * @available_buses causes the remaining bus space to be distributed
2911 * equally between hotplug-capable bridges to allow future extension of the
2912 * hierarchy.
2913 */
pci_scan_child_bus_extend(struct pci_bus * bus,unsigned int available_buses)2914 static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2915 unsigned int available_buses)
2916 {
2917 unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2918 unsigned int start = bus->busn_res.start;
2919 unsigned int devfn, cmax, max = start;
2920 struct pci_dev *dev;
2921
2922 dev_dbg(&bus->dev, "scanning bus\n");
2923
2924 /* Go find them, Rover! */
2925 for (devfn = 0; devfn < 256; devfn += 8)
2926 pci_scan_slot(bus, devfn);
2927
2928 /* Reserve buses for SR-IOV capability */
2929 used_buses = pci_iov_bus_range(bus);
2930 max += used_buses;
2931
2932 /*
2933 * After performing arch-dependent fixup of the bus, look behind
2934 * all PCI-to-PCI bridges on this bus.
2935 */
2936 if (!bus->is_added) {
2937 dev_dbg(&bus->dev, "fixups for bus\n");
2938 pcibios_fixup_bus(bus);
2939 bus->is_added = 1;
2940 }
2941
2942 /*
2943 * Calculate how many hotplug bridges and normal bridges there
2944 * are on this bus. We will distribute the additional available
2945 * buses between hotplug bridges.
2946 */
2947 for_each_pci_bridge(dev, bus) {
2948 if (dev->is_hotplug_bridge)
2949 hotplug_bridges++;
2950 else
2951 normal_bridges++;
2952 }
2953
2954 /*
2955 * Scan bridges that are already configured. We don't touch them
2956 * unless they are misconfigured (which will be done in the second
2957 * scan below).
2958 */
2959 for_each_pci_bridge(dev, bus) {
2960 cmax = max;
2961 max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
2962
2963 /*
2964 * Reserve one bus for each bridge now to avoid extending
2965 * hotplug bridges too much during the second scan below.
2966 */
2967 used_buses++;
2968 if (max - cmax > 1)
2969 used_buses += max - cmax - 1;
2970 }
2971
2972 /* Scan bridges that need to be reconfigured */
2973 for_each_pci_bridge(dev, bus) {
2974 unsigned int buses = 0;
2975
2976 if (!hotplug_bridges && normal_bridges == 1) {
2977 /*
2978 * There is only one bridge on the bus (upstream
2979 * port) so it gets all available buses which it
2980 * can then distribute to the possible hotplug
2981 * bridges below.
2982 */
2983 buses = available_buses;
2984 } else if (dev->is_hotplug_bridge) {
2985 /*
2986 * Distribute the extra buses between hotplug
2987 * bridges if any.
2988 */
2989 buses = available_buses / hotplug_bridges;
2990 buses = min(buses, available_buses - used_buses + 1);
2991 }
2992
2993 cmax = max;
2994 max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
2995 /* One bus is already accounted so don't add it again */
2996 if (max - cmax > 1)
2997 used_buses += max - cmax - 1;
2998 }
2999
3000 /*
3001 * Make sure a hotplug bridge has at least the minimum requested
3002 * number of buses but allow it to grow up to the maximum available
3003 * bus number if there is room.
3004 */
3005 if (bus->self && bus->self->is_hotplug_bridge) {
3006 used_buses = max_t(unsigned int, available_buses,
3007 pci_hotplug_bus_size - 1);
3008 if (max - start < used_buses) {
3009 max = start + used_buses;
3010
3011 /* Do not allocate more buses than we have room left */
3012 if (max > bus->busn_res.end)
3013 max = bus->busn_res.end;
3014
3015 dev_dbg(&bus->dev, "%pR extended by %#02x\n",
3016 &bus->busn_res, max - start);
3017 }
3018 }
3019
3020 /*
3021 * We've scanned the bus and so we know all about what's on
3022 * the other side of any bridges that may be on this bus plus
3023 * any devices.
3024 *
3025 * Return how far we've got finding sub-buses.
3026 */
3027 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
3028 return max;
3029 }
3030
3031 /**
3032 * pci_scan_child_bus() - Scan devices below a bus
3033 * @bus: Bus to scan for devices
3034 *
3035 * Scans devices below @bus including subordinate buses. Returns new
3036 * subordinate number including all the found devices.
3037 */
pci_scan_child_bus(struct pci_bus * bus)3038 unsigned int pci_scan_child_bus(struct pci_bus *bus)
3039 {
3040 return pci_scan_child_bus_extend(bus, 0);
3041 }
3042 EXPORT_SYMBOL_GPL(pci_scan_child_bus);
3043
3044 /**
3045 * pcibios_root_bridge_prepare - Platform-specific host bridge setup
3046 * @bridge: Host bridge to set up
3047 *
3048 * Default empty implementation. Replace with an architecture-specific setup
3049 * routine, if necessary.
3050 */
pcibios_root_bridge_prepare(struct pci_host_bridge * bridge)3051 int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
3052 {
3053 return 0;
3054 }
3055
pcibios_add_bus(struct pci_bus * bus)3056 void __weak pcibios_add_bus(struct pci_bus *bus)
3057 {
3058 }
3059
pcibios_remove_bus(struct pci_bus * bus)3060 void __weak pcibios_remove_bus(struct pci_bus *bus)
3061 {
3062 }
3063
pci_create_root_bus(struct device * parent,int bus,struct pci_ops * ops,void * sysdata,struct list_head * resources)3064 struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
3065 struct pci_ops *ops, void *sysdata, struct list_head *resources)
3066 {
3067 int error;
3068 struct pci_host_bridge *bridge;
3069
3070 bridge = pci_alloc_host_bridge(0);
3071 if (!bridge)
3072 return NULL;
3073
3074 bridge->dev.parent = parent;
3075
3076 list_splice_init(resources, &bridge->windows);
3077 bridge->sysdata = sysdata;
3078 bridge->busnr = bus;
3079 bridge->ops = ops;
3080
3081 error = pci_register_host_bridge(bridge);
3082 if (error < 0)
3083 goto err_out;
3084
3085 return bridge->bus;
3086
3087 err_out:
3088 put_device(&bridge->dev);
3089 return NULL;
3090 }
3091 EXPORT_SYMBOL_GPL(pci_create_root_bus);
3092
pci_host_probe(struct pci_host_bridge * bridge)3093 int pci_host_probe(struct pci_host_bridge *bridge)
3094 {
3095 struct pci_bus *bus, *child;
3096 int ret;
3097
3098 ret = pci_scan_root_bus_bridge(bridge);
3099 if (ret < 0) {
3100 dev_err(bridge->dev.parent, "Scanning root bridge failed");
3101 return ret;
3102 }
3103
3104 bus = bridge->bus;
3105
3106 /*
3107 * We insert PCI resources into the iomem_resource and
3108 * ioport_resource trees in either pci_bus_claim_resources()
3109 * or pci_bus_assign_resources().
3110 */
3111 if (pci_has_flag(PCI_PROBE_ONLY)) {
3112 pci_bus_claim_resources(bus);
3113 } else {
3114 pci_bus_size_bridges(bus);
3115 pci_bus_assign_resources(bus);
3116
3117 list_for_each_entry(child, &bus->children, node)
3118 pcie_bus_configure_settings(child);
3119 }
3120
3121 pci_bus_add_devices(bus);
3122 return 0;
3123 }
3124 EXPORT_SYMBOL_GPL(pci_host_probe);
3125
pci_bus_insert_busn_res(struct pci_bus * b,int bus,int bus_max)3126 int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
3127 {
3128 struct resource *res = &b->busn_res;
3129 struct resource *parent_res, *conflict;
3130
3131 res->start = bus;
3132 res->end = bus_max;
3133 res->flags = IORESOURCE_BUS;
3134
3135 if (!pci_is_root_bus(b))
3136 parent_res = &b->parent->busn_res;
3137 else {
3138 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
3139 res->flags |= IORESOURCE_PCI_FIXED;
3140 }
3141
3142 conflict = request_resource_conflict(parent_res, res);
3143
3144 if (conflict)
3145 dev_info(&b->dev,
3146 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
3147 res, pci_is_root_bus(b) ? "domain " : "",
3148 parent_res, conflict->name, conflict);
3149
3150 return conflict == NULL;
3151 }
3152
pci_bus_update_busn_res_end(struct pci_bus * b,int bus_max)3153 int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
3154 {
3155 struct resource *res = &b->busn_res;
3156 struct resource old_res = *res;
3157 resource_size_t size;
3158 int ret;
3159
3160 if (res->start > bus_max)
3161 return -EINVAL;
3162
3163 size = bus_max - res->start + 1;
3164 ret = adjust_resource(res, res->start, size);
3165 dev_info(&b->dev, "busn_res: %pR end %s updated to %02x\n",
3166 &old_res, ret ? "can not be" : "is", bus_max);
3167
3168 if (!ret && !res->parent)
3169 pci_bus_insert_busn_res(b, res->start, res->end);
3170
3171 return ret;
3172 }
3173
pci_bus_release_busn_res(struct pci_bus * b)3174 void pci_bus_release_busn_res(struct pci_bus *b)
3175 {
3176 struct resource *res = &b->busn_res;
3177 int ret;
3178
3179 if (!res->flags || !res->parent)
3180 return;
3181
3182 ret = release_resource(res);
3183 dev_info(&b->dev, "busn_res: %pR %s released\n",
3184 res, ret ? "can not be" : "is");
3185 }
3186
pci_scan_root_bus_bridge(struct pci_host_bridge * bridge)3187 int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
3188 {
3189 struct resource_entry *window;
3190 bool found = false;
3191 struct pci_bus *b;
3192 int max, bus, ret;
3193
3194 if (!bridge)
3195 return -EINVAL;
3196
3197 resource_list_for_each_entry(window, &bridge->windows)
3198 if (window->res->flags & IORESOURCE_BUS) {
3199 bridge->busnr = window->res->start;
3200 found = true;
3201 break;
3202 }
3203
3204 ret = pci_register_host_bridge(bridge);
3205 if (ret < 0)
3206 return ret;
3207
3208 b = bridge->bus;
3209 bus = bridge->busnr;
3210
3211 if (!found) {
3212 dev_info(&b->dev,
3213 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3214 bus);
3215 pci_bus_insert_busn_res(b, bus, 255);
3216 }
3217
3218 max = pci_scan_child_bus(b);
3219
3220 if (!found)
3221 pci_bus_update_busn_res_end(b, max);
3222
3223 return 0;
3224 }
3225 EXPORT_SYMBOL(pci_scan_root_bus_bridge);
3226
pci_scan_root_bus(struct device * parent,int bus,struct pci_ops * ops,void * sysdata,struct list_head * resources)3227 struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
3228 struct pci_ops *ops, void *sysdata, struct list_head *resources)
3229 {
3230 struct resource_entry *window;
3231 bool found = false;
3232 struct pci_bus *b;
3233 int max;
3234
3235 resource_list_for_each_entry(window, resources)
3236 if (window->res->flags & IORESOURCE_BUS) {
3237 found = true;
3238 break;
3239 }
3240
3241 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
3242 if (!b)
3243 return NULL;
3244
3245 if (!found) {
3246 dev_info(&b->dev,
3247 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3248 bus);
3249 pci_bus_insert_busn_res(b, bus, 255);
3250 }
3251
3252 max = pci_scan_child_bus(b);
3253
3254 if (!found)
3255 pci_bus_update_busn_res_end(b, max);
3256
3257 return b;
3258 }
3259 EXPORT_SYMBOL(pci_scan_root_bus);
3260
pci_scan_bus(int bus,struct pci_ops * ops,void * sysdata)3261 struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
3262 void *sysdata)
3263 {
3264 LIST_HEAD(resources);
3265 struct pci_bus *b;
3266
3267 pci_add_resource(&resources, &ioport_resource);
3268 pci_add_resource(&resources, &iomem_resource);
3269 pci_add_resource(&resources, &busn_resource);
3270 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
3271 if (b) {
3272 pci_scan_child_bus(b);
3273 } else {
3274 pci_free_resource_list(&resources);
3275 }
3276 return b;
3277 }
3278 EXPORT_SYMBOL(pci_scan_bus);
3279
3280 /**
3281 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
3282 * @bridge: PCI bridge for the bus to scan
3283 *
3284 * Scan a PCI bus and child buses for new devices, add them,
3285 * and enable them, resizing bridge mmio/io resource if necessary
3286 * and possible. The caller must ensure the child devices are already
3287 * removed for resizing to occur.
3288 *
3289 * Returns the max number of subordinate bus discovered.
3290 */
pci_rescan_bus_bridge_resize(struct pci_dev * bridge)3291 unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
3292 {
3293 unsigned int max;
3294 struct pci_bus *bus = bridge->subordinate;
3295
3296 max = pci_scan_child_bus(bus);
3297
3298 pci_assign_unassigned_bridge_resources(bridge);
3299
3300 pci_bus_add_devices(bus);
3301
3302 return max;
3303 }
3304
3305 /**
3306 * pci_rescan_bus - Scan a PCI bus for devices
3307 * @bus: PCI bus to scan
3308 *
3309 * Scan a PCI bus and child buses for new devices, add them,
3310 * and enable them.
3311 *
3312 * Returns the max number of subordinate bus discovered.
3313 */
pci_rescan_bus(struct pci_bus * bus)3314 unsigned int pci_rescan_bus(struct pci_bus *bus)
3315 {
3316 unsigned int max;
3317
3318 max = pci_scan_child_bus(bus);
3319 pci_assign_unassigned_bus_resources(bus);
3320 pci_bus_add_devices(bus);
3321
3322 return max;
3323 }
3324 EXPORT_SYMBOL_GPL(pci_rescan_bus);
3325
3326 /*
3327 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3328 * routines should always be executed under this mutex.
3329 */
3330 static DEFINE_MUTEX(pci_rescan_remove_lock);
3331
pci_lock_rescan_remove(void)3332 void pci_lock_rescan_remove(void)
3333 {
3334 mutex_lock(&pci_rescan_remove_lock);
3335 }
3336 EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3337
pci_unlock_rescan_remove(void)3338 void pci_unlock_rescan_remove(void)
3339 {
3340 mutex_unlock(&pci_rescan_remove_lock);
3341 }
3342 EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3343
pci_sort_bf_cmp(const struct device * d_a,const struct device * d_b)3344 static int __init pci_sort_bf_cmp(const struct device *d_a,
3345 const struct device *d_b)
3346 {
3347 const struct pci_dev *a = to_pci_dev(d_a);
3348 const struct pci_dev *b = to_pci_dev(d_b);
3349
3350 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3351 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
3352
3353 if (a->bus->number < b->bus->number) return -1;
3354 else if (a->bus->number > b->bus->number) return 1;
3355
3356 if (a->devfn < b->devfn) return -1;
3357 else if (a->devfn > b->devfn) return 1;
3358
3359 return 0;
3360 }
3361
pci_sort_breadthfirst(void)3362 void __init pci_sort_breadthfirst(void)
3363 {
3364 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
3365 }
3366
pci_hp_add_bridge(struct pci_dev * dev)3367 int pci_hp_add_bridge(struct pci_dev *dev)
3368 {
3369 struct pci_bus *parent = dev->bus;
3370 int busnr, start = parent->busn_res.start;
3371 unsigned int available_buses = 0;
3372 int end = parent->busn_res.end;
3373
3374 for (busnr = start; busnr <= end; busnr++) {
3375 if (!pci_find_bus(pci_domain_nr(parent), busnr))
3376 break;
3377 }
3378 if (busnr-- > end) {
3379 pci_err(dev, "No bus number available for hot-added bridge\n");
3380 return -1;
3381 }
3382
3383 /* Scan bridges that are already configured */
3384 busnr = pci_scan_bridge(parent, dev, busnr, 0);
3385
3386 /*
3387 * Distribute the available bus numbers between hotplug-capable
3388 * bridges to make extending the chain later possible.
3389 */
3390 available_buses = end - busnr;
3391
3392 /* Scan bridges that need to be reconfigured */
3393 pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
3394
3395 if (!dev->subordinate)
3396 return -1;
3397
3398 return 0;
3399 }
3400 EXPORT_SYMBOL_GPL(pci_hp_add_bridge);
3401