1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * Probe module for 8250/16550-type PCI serial ports.
4 *
5 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6 *
7 * Copyright (C) 2001 Russell King, All Rights Reserved.
8 */
9 #undef DEBUG
10 #include <linux/module.h>
11 #include <linux/pci.h>
12 #include <linux/string.h>
13 #include <linux/kernel.h>
14 #include <linux/math.h>
15 #include <linux/slab.h>
16 #include <linux/delay.h>
17 #include <linux/tty.h>
18 #include <linux/serial_reg.h>
19 #include <linux/serial_core.h>
20 #include <linux/8250_pci.h>
21 #include <linux/bitops.h>
22
23 #include <asm/byteorder.h>
24 #include <asm/io.h>
25
26 #include "8250.h"
27 #include "8250_pcilib.h"
28
29 /*
30 * init function returns:
31 * > 0 - number of ports
32 * = 0 - use board->num_ports
33 * < 0 - error
34 */
35 struct pci_serial_quirk {
36 u32 vendor;
37 u32 device;
38 u32 subvendor;
39 u32 subdevice;
40 int (*probe)(struct pci_dev *dev);
41 int (*init)(struct pci_dev *dev);
42 int (*setup)(struct serial_private *,
43 const struct pciserial_board *,
44 struct uart_8250_port *, int);
45 void (*exit)(struct pci_dev *dev);
46 };
47
48 struct f815xxa_data {
49 spinlock_t lock;
50 int idx;
51 };
52
53 struct serial_private {
54 struct pci_dev *dev;
55 unsigned int nr;
56 struct pci_serial_quirk *quirk;
57 const struct pciserial_board *board;
58 int line[];
59 };
60
61 #define PCI_DEVICE_ID_HPE_PCI_SERIAL 0x37e
62
63 static const struct pci_device_id pci_use_msi[] = {
64 { PCI_DEVICE_SUB(PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
65 0xA000, 0x1000) },
66 { PCI_DEVICE_SUB(PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
67 0xA000, 0x1000) },
68 { PCI_DEVICE_SUB(PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
69 0xA000, 0x1000) },
70 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ASIX, PCI_DEVICE_ID_ASIX_AX99100,
71 0xA000, 0x1000) },
72 { PCI_DEVICE_SUB(PCI_VENDOR_ID_HP_3PAR, PCI_DEVICE_ID_HPE_PCI_SERIAL,
73 PCI_ANY_ID, PCI_ANY_ID) },
74 { }
75 };
76
77 static int pci_default_setup(struct serial_private*,
78 const struct pciserial_board*, struct uart_8250_port *, int);
79
moan_device(const char * str,struct pci_dev * dev)80 static void moan_device(const char *str, struct pci_dev *dev)
81 {
82 pci_err(dev, "%s\n"
83 "Please send the output of lspci -vv, this\n"
84 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
85 "manufacturer and name of serial board or\n"
86 "modem board to <linux-serial@vger.kernel.org>.\n",
87 str, dev->vendor, dev->device,
88 dev->subsystem_vendor, dev->subsystem_device);
89 }
90
91 static int
setup_port(struct serial_private * priv,struct uart_8250_port * port,u8 bar,unsigned int offset,int regshift)92 setup_port(struct serial_private *priv, struct uart_8250_port *port,
93 u8 bar, unsigned int offset, int regshift)
94 {
95 return serial8250_pci_setup_port(priv->dev, port, bar, offset, regshift);
96 }
97
98 /*
99 * ADDI-DATA GmbH communication cards <info@addi-data.com>
100 */
addidata_apci7800_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)101 static int addidata_apci7800_setup(struct serial_private *priv,
102 const struct pciserial_board *board,
103 struct uart_8250_port *port, int idx)
104 {
105 unsigned int bar = 0, offset = board->first_offset;
106 bar = FL_GET_BASE(board->flags);
107
108 if (idx < 2) {
109 offset += idx * board->uart_offset;
110 } else if ((idx >= 2) && (idx < 4)) {
111 bar += 1;
112 offset += ((idx - 2) * board->uart_offset);
113 } else if ((idx >= 4) && (idx < 6)) {
114 bar += 2;
115 offset += ((idx - 4) * board->uart_offset);
116 } else if (idx >= 6) {
117 bar += 3;
118 offset += ((idx - 6) * board->uart_offset);
119 }
120
121 return setup_port(priv, port, bar, offset, board->reg_shift);
122 }
123
124 /*
125 * AFAVLAB uses a different mixture of BARs and offsets
126 * Not that ugly ;) -- HW
127 */
128 static int
afavlab_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)129 afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
130 struct uart_8250_port *port, int idx)
131 {
132 unsigned int bar, offset = board->first_offset;
133
134 bar = FL_GET_BASE(board->flags);
135 if (idx < 4)
136 bar += idx;
137 else {
138 bar = 4;
139 offset += (idx - 4) * board->uart_offset;
140 }
141
142 return setup_port(priv, port, bar, offset, board->reg_shift);
143 }
144
145 /*
146 * HP's Remote Management Console. The Diva chip came in several
147 * different versions. N-class, L2000 and A500 have two Diva chips, each
148 * with 3 UARTs (the third UART on the second chip is unused). Superdome
149 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
150 * one Diva chip, but it has been expanded to 5 UARTs.
151 */
pci_hp_diva_init(struct pci_dev * dev)152 static int pci_hp_diva_init(struct pci_dev *dev)
153 {
154 int rc = 0;
155
156 switch (dev->subsystem_device) {
157 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
158 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
159 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
160 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
161 rc = 3;
162 break;
163 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
164 rc = 2;
165 break;
166 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
167 rc = 4;
168 break;
169 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
170 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
171 rc = 1;
172 break;
173 }
174
175 return rc;
176 }
177
178 /*
179 * HP's Diva chip puts the 4th/5th serial port further out, and
180 * some serial ports are supposed to be hidden on certain models.
181 */
182 static int
pci_hp_diva_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)183 pci_hp_diva_setup(struct serial_private *priv,
184 const struct pciserial_board *board,
185 struct uart_8250_port *port, int idx)
186 {
187 unsigned int offset = board->first_offset;
188 unsigned int bar = FL_GET_BASE(board->flags);
189
190 switch (priv->dev->subsystem_device) {
191 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
192 if (idx == 3)
193 idx++;
194 break;
195 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
196 if (idx > 0)
197 idx++;
198 if (idx > 2)
199 idx++;
200 break;
201 }
202 if (idx > 2)
203 offset = 0x18;
204
205 offset += idx * board->uart_offset;
206
207 return setup_port(priv, port, bar, offset, board->reg_shift);
208 }
209
210 /*
211 * Added for EKF Intel i960 serial boards
212 */
pci_inteli960ni_init(struct pci_dev * dev)213 static int pci_inteli960ni_init(struct pci_dev *dev)
214 {
215 u32 oldval;
216
217 if (!(dev->subsystem_device & 0x1000))
218 return -ENODEV;
219
220 /* is firmware started? */
221 pci_read_config_dword(dev, 0x44, &oldval);
222 if (oldval == 0x00001000L) { /* RESET value */
223 pci_dbg(dev, "Local i960 firmware missing\n");
224 return -ENODEV;
225 }
226 return 0;
227 }
228
229 /*
230 * Some PCI serial cards using the PLX 9050 PCI interface chip require
231 * that the card interrupt be explicitly enabled or disabled. This
232 * seems to be mainly needed on card using the PLX which also use I/O
233 * mapped memory.
234 */
pci_plx9050_init(struct pci_dev * dev)235 static int pci_plx9050_init(struct pci_dev *dev)
236 {
237 u8 irq_config;
238 void __iomem *p;
239
240 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
241 moan_device("no memory in bar 0", dev);
242 return 0;
243 }
244
245 irq_config = 0x41;
246 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
247 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
248 irq_config = 0x43;
249
250 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
251 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
252 /*
253 * As the megawolf cards have the int pins active
254 * high, and have 2 UART chips, both ints must be
255 * enabled on the 9050. Also, the UARTS are set in
256 * 16450 mode by default, so we have to enable the
257 * 16C950 'enhanced' mode so that we can use the
258 * deep FIFOs
259 */
260 irq_config = 0x5b;
261 /*
262 * enable/disable interrupts
263 */
264 p = ioremap(pci_resource_start(dev, 0), 0x80);
265 if (p == NULL)
266 return -ENOMEM;
267 writel(irq_config, p + 0x4c);
268
269 /*
270 * Read the register back to ensure that it took effect.
271 */
272 readl(p + 0x4c);
273 iounmap(p);
274
275 return 0;
276 }
277
pci_plx9050_exit(struct pci_dev * dev)278 static void pci_plx9050_exit(struct pci_dev *dev)
279 {
280 u8 __iomem *p;
281
282 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
283 return;
284
285 /*
286 * disable interrupts
287 */
288 p = ioremap(pci_resource_start(dev, 0), 0x80);
289 if (p != NULL) {
290 writel(0, p + 0x4c);
291
292 /*
293 * Read the register back to ensure that it took effect.
294 */
295 readl(p + 0x4c);
296 iounmap(p);
297 }
298 }
299
300 #define NI8420_INT_ENABLE_REG 0x38
301 #define NI8420_INT_ENABLE_BIT 0x2000
302
pci_ni8420_exit(struct pci_dev * dev)303 static void pci_ni8420_exit(struct pci_dev *dev)
304 {
305 void __iomem *p;
306 unsigned int bar = 0;
307
308 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
309 moan_device("no memory in bar", dev);
310 return;
311 }
312
313 p = pci_ioremap_bar(dev, bar);
314 if (p == NULL)
315 return;
316
317 /* Disable the CPU Interrupt */
318 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
319 p + NI8420_INT_ENABLE_REG);
320 iounmap(p);
321 }
322
323
324 /* MITE registers */
325 #define MITE_IOWBSR1 0xc4
326 #define MITE_IOWCR1 0xf4
327 #define MITE_LCIMR1 0x08
328 #define MITE_LCIMR2 0x10
329
330 #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
331
pci_ni8430_exit(struct pci_dev * dev)332 static void pci_ni8430_exit(struct pci_dev *dev)
333 {
334 void __iomem *p;
335 unsigned int bar = 0;
336
337 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
338 moan_device("no memory in bar", dev);
339 return;
340 }
341
342 p = pci_ioremap_bar(dev, bar);
343 if (p == NULL)
344 return;
345
346 /* Disable the CPU Interrupt */
347 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
348 iounmap(p);
349 }
350
351 /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
352 static int
sbs_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)353 sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
354 struct uart_8250_port *port, int idx)
355 {
356 unsigned int bar, offset = board->first_offset;
357
358 bar = 0;
359
360 if (idx < 4) {
361 /* first four channels map to 0, 0x100, 0x200, 0x300 */
362 offset += idx * board->uart_offset;
363 } else if (idx < 8) {
364 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
365 offset += idx * board->uart_offset + 0xC00;
366 } else /* we have only 8 ports on PMC-OCTALPRO */
367 return 1;
368
369 return setup_port(priv, port, bar, offset, board->reg_shift);
370 }
371
372 /*
373 * This does initialization for PMC OCTALPRO cards:
374 * maps the device memory, resets the UARTs (needed, bc
375 * if the module is removed and inserted again, the card
376 * is in the sleep mode) and enables global interrupt.
377 */
378
379 /* global control register offset for SBS PMC-OctalPro */
380 #define OCT_REG_CR_OFF 0x500
381
sbs_init(struct pci_dev * dev)382 static int sbs_init(struct pci_dev *dev)
383 {
384 u8 __iomem *p;
385
386 p = pci_ioremap_bar(dev, 0);
387
388 if (p == NULL)
389 return -ENOMEM;
390 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
391 writeb(0x10, p + OCT_REG_CR_OFF);
392 udelay(50);
393 writeb(0x0, p + OCT_REG_CR_OFF);
394
395 /* Set bit-2 (INTENABLE) of Control Register */
396 writeb(0x4, p + OCT_REG_CR_OFF);
397 iounmap(p);
398
399 return 0;
400 }
401
402 /*
403 * Disables the global interrupt of PMC-OctalPro
404 */
405
sbs_exit(struct pci_dev * dev)406 static void sbs_exit(struct pci_dev *dev)
407 {
408 u8 __iomem *p;
409
410 p = pci_ioremap_bar(dev, 0);
411 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
412 if (p != NULL)
413 writeb(0, p + OCT_REG_CR_OFF);
414 iounmap(p);
415 }
416
417 /*
418 * SIIG serial cards have an PCI interface chip which also controls
419 * the UART clocking frequency. Each UART can be clocked independently
420 * (except cards equipped with 4 UARTs) and initial clocking settings
421 * are stored in the EEPROM chip. It can cause problems because this
422 * version of serial driver doesn't support differently clocked UART's
423 * on single PCI card. To prevent this, initialization functions set
424 * high frequency clocking for all UART's on given card. It is safe (I
425 * hope) because it doesn't touch EEPROM settings to prevent conflicts
426 * with other OSes (like M$ DOS).
427 *
428 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
429 *
430 * There is two family of SIIG serial cards with different PCI
431 * interface chip and different configuration methods:
432 * - 10x cards have control registers in IO and/or memory space;
433 * - 20x cards have control registers in standard PCI configuration space.
434 *
435 * Note: all 10x cards have PCI device ids 0x10..
436 * all 20x cards have PCI device ids 0x20..
437 *
438 * There are also Quartet Serial cards which use Oxford Semiconductor
439 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
440 *
441 * Note: some SIIG cards are probed by the parport_serial object.
442 */
443
444 #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
445 #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
446
pci_siig10x_init(struct pci_dev * dev)447 static int pci_siig10x_init(struct pci_dev *dev)
448 {
449 u16 data;
450 void __iomem *p;
451
452 switch (dev->device & 0xfff8) {
453 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
454 data = 0xffdf;
455 break;
456 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
457 data = 0xf7ff;
458 break;
459 default: /* 1S1P, 4S */
460 data = 0xfffb;
461 break;
462 }
463
464 p = ioremap(pci_resource_start(dev, 0), 0x80);
465 if (p == NULL)
466 return -ENOMEM;
467
468 writew(readw(p + 0x28) & data, p + 0x28);
469 readw(p + 0x28);
470 iounmap(p);
471 return 0;
472 }
473
474 #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
475 #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
476
pci_siig20x_init(struct pci_dev * dev)477 static int pci_siig20x_init(struct pci_dev *dev)
478 {
479 u8 data;
480
481 /* Change clock frequency for the first UART. */
482 pci_read_config_byte(dev, 0x6f, &data);
483 pci_write_config_byte(dev, 0x6f, data & 0xef);
484
485 /* If this card has 2 UART, we have to do the same with second UART. */
486 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
487 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
488 pci_read_config_byte(dev, 0x73, &data);
489 pci_write_config_byte(dev, 0x73, data & 0xef);
490 }
491 return 0;
492 }
493
pci_siig_init(struct pci_dev * dev)494 static int pci_siig_init(struct pci_dev *dev)
495 {
496 unsigned int type = dev->device & 0xff00;
497
498 if (type == 0x1000)
499 return pci_siig10x_init(dev);
500 if (type == 0x2000)
501 return pci_siig20x_init(dev);
502
503 moan_device("Unknown SIIG card", dev);
504 return -ENODEV;
505 }
506
pci_siig_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)507 static int pci_siig_setup(struct serial_private *priv,
508 const struct pciserial_board *board,
509 struct uart_8250_port *port, int idx)
510 {
511 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
512
513 if (idx > 3) {
514 bar = 4;
515 offset = (idx - 4) * 8;
516 }
517
518 return setup_port(priv, port, bar, offset, 0);
519 }
520
521 /*
522 * Timedia has an explosion of boards, and to avoid the PCI table from
523 * growing *huge*, we use this function to collapse some 70 entries
524 * in the PCI table into one, for sanity's and compactness's sake.
525 */
526 static const unsigned short timedia_single_port[] = {
527 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
528 };
529
530 static const unsigned short timedia_dual_port[] = {
531 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
532 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
533 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
534 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
535 0xD079, 0
536 };
537
538 static const unsigned short timedia_quad_port[] = {
539 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
540 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
541 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
542 0xB157, 0
543 };
544
545 static const unsigned short timedia_eight_port[] = {
546 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
547 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
548 };
549
550 static const struct timedia_struct {
551 int num;
552 const unsigned short *ids;
553 } timedia_data[] = {
554 { 1, timedia_single_port },
555 { 2, timedia_dual_port },
556 { 4, timedia_quad_port },
557 { 8, timedia_eight_port }
558 };
559
560 /*
561 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
562 * listing them individually, this driver merely grabs them all with
563 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
564 * and should be left free to be claimed by parport_serial instead.
565 */
pci_timedia_probe(struct pci_dev * dev)566 static int pci_timedia_probe(struct pci_dev *dev)
567 {
568 /*
569 * Check the third digit of the subdevice ID
570 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
571 */
572 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
573 pci_info(dev, "ignoring Timedia subdevice %04x for parport_serial\n",
574 dev->subsystem_device);
575 return -ENODEV;
576 }
577
578 return 0;
579 }
580
pci_timedia_init(struct pci_dev * dev)581 static int pci_timedia_init(struct pci_dev *dev)
582 {
583 const unsigned short *ids;
584 int i, j;
585
586 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
587 ids = timedia_data[i].ids;
588 for (j = 0; ids[j]; j++)
589 if (dev->subsystem_device == ids[j])
590 return timedia_data[i].num;
591 }
592 return 0;
593 }
594
595 /*
596 * Timedia/SUNIX uses a mixture of BARs and offsets
597 * Ugh, this is ugly as all hell --- TYT
598 */
599 static int
pci_timedia_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)600 pci_timedia_setup(struct serial_private *priv,
601 const struct pciserial_board *board,
602 struct uart_8250_port *port, int idx)
603 {
604 unsigned int bar = 0, offset = board->first_offset;
605
606 switch (idx) {
607 case 0:
608 bar = 0;
609 break;
610 case 1:
611 offset = board->uart_offset;
612 bar = 0;
613 break;
614 case 2:
615 bar = 1;
616 break;
617 case 3:
618 offset = board->uart_offset;
619 fallthrough;
620 case 4: /* BAR 2 */
621 case 5: /* BAR 3 */
622 case 6: /* BAR 4 */
623 case 7: /* BAR 5 */
624 bar = idx - 2;
625 }
626
627 return setup_port(priv, port, bar, offset, board->reg_shift);
628 }
629
630 /*
631 * Some Titan cards are also a little weird
632 */
633 static int
titan_400l_800l_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)634 titan_400l_800l_setup(struct serial_private *priv,
635 const struct pciserial_board *board,
636 struct uart_8250_port *port, int idx)
637 {
638 unsigned int bar, offset = board->first_offset;
639
640 switch (idx) {
641 case 0:
642 bar = 1;
643 break;
644 case 1:
645 bar = 2;
646 break;
647 default:
648 bar = 4;
649 offset = (idx - 2) * board->uart_offset;
650 }
651
652 return setup_port(priv, port, bar, offset, board->reg_shift);
653 }
654
pci_xircom_init(struct pci_dev * dev)655 static int pci_xircom_init(struct pci_dev *dev)
656 {
657 msleep(100);
658 return 0;
659 }
660
pci_ni8420_init(struct pci_dev * dev)661 static int pci_ni8420_init(struct pci_dev *dev)
662 {
663 void __iomem *p;
664 unsigned int bar = 0;
665
666 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
667 moan_device("no memory in bar", dev);
668 return 0;
669 }
670
671 p = pci_ioremap_bar(dev, bar);
672 if (p == NULL)
673 return -ENOMEM;
674
675 /* Enable CPU Interrupt */
676 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
677 p + NI8420_INT_ENABLE_REG);
678
679 iounmap(p);
680 return 0;
681 }
682
683 #define MITE_IOWBSR1_WSIZE 0xa
684 #define MITE_IOWBSR1_WIN_OFFSET 0x800
685 #define MITE_IOWBSR1_WENAB (1 << 7)
686 #define MITE_LCIMR1_IO_IE_0 (1 << 24)
687 #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
688 #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
689
pci_ni8430_init(struct pci_dev * dev)690 static int pci_ni8430_init(struct pci_dev *dev)
691 {
692 void __iomem *p;
693 struct pci_bus_region region;
694 u32 device_window;
695 unsigned int bar = 0;
696
697 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
698 moan_device("no memory in bar", dev);
699 return 0;
700 }
701
702 p = pci_ioremap_bar(dev, bar);
703 if (p == NULL)
704 return -ENOMEM;
705
706 /*
707 * Set device window address and size in BAR0, while acknowledging that
708 * the resource structure may contain a translated address that differs
709 * from the address the device responds to.
710 */
711 pcibios_resource_to_bus(dev->bus, ®ion, &dev->resource[bar]);
712 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
713 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
714 writel(device_window, p + MITE_IOWBSR1);
715
716 /* Set window access to go to RAMSEL IO address space */
717 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
718 p + MITE_IOWCR1);
719
720 /* Enable IO Bus Interrupt 0 */
721 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
722
723 /* Enable CPU Interrupt */
724 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
725
726 iounmap(p);
727 return 0;
728 }
729
730 /* UART Port Control Register */
731 #define NI8430_PORTCON 0x0f
732 #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
733
734 static int
pci_ni8430_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)735 pci_ni8430_setup(struct serial_private *priv,
736 const struct pciserial_board *board,
737 struct uart_8250_port *port, int idx)
738 {
739 struct pci_dev *dev = priv->dev;
740 void __iomem *p;
741 unsigned int bar, offset = board->first_offset;
742
743 if (idx >= board->num_ports)
744 return 1;
745
746 bar = FL_GET_BASE(board->flags);
747 offset += idx * board->uart_offset;
748
749 p = pci_ioremap_bar(dev, bar);
750 if (!p)
751 return -ENOMEM;
752
753 /* enable the transceiver */
754 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
755 p + offset + NI8430_PORTCON);
756
757 iounmap(p);
758
759 return setup_port(priv, port, bar, offset, board->reg_shift);
760 }
761
pci_netmos_9900_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)762 static int pci_netmos_9900_setup(struct serial_private *priv,
763 const struct pciserial_board *board,
764 struct uart_8250_port *port, int idx)
765 {
766 unsigned int bar;
767
768 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
769 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
770 /* netmos apparently orders BARs by datasheet layout, so serial
771 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
772 */
773 bar = 3 * idx;
774
775 return setup_port(priv, port, bar, 0, board->reg_shift);
776 }
777
778 return pci_default_setup(priv, board, port, idx);
779 }
780
781 /* the 99xx series comes with a range of device IDs and a variety
782 * of capabilities:
783 *
784 * 9900 has varying capabilities and can cascade to sub-controllers
785 * (cascading should be purely internal)
786 * 9904 is hardwired with 4 serial ports
787 * 9912 and 9922 are hardwired with 2 serial ports
788 */
pci_netmos_9900_numports(struct pci_dev * dev)789 static int pci_netmos_9900_numports(struct pci_dev *dev)
790 {
791 unsigned int c = dev->class;
792 unsigned int pi;
793 unsigned short sub_serports;
794
795 pi = c & 0xff;
796
797 if (pi == 2)
798 return 1;
799
800 if ((pi == 0) && (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
801 /* two possibilities: 0x30ps encodes number of parallel and
802 * serial ports, or 0x1000 indicates *something*. This is not
803 * immediately obvious, since the 2s1p+4s configuration seems
804 * to offer all functionality on functions 0..2, while still
805 * advertising the same function 3 as the 4s+2s1p config.
806 */
807 sub_serports = dev->subsystem_device & 0xf;
808 if (sub_serports > 0)
809 return sub_serports;
810
811 pci_err(dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
812 return 0;
813 }
814
815 moan_device("unknown NetMos/Mostech program interface", dev);
816 return 0;
817 }
818
pci_netmos_init(struct pci_dev * dev)819 static int pci_netmos_init(struct pci_dev *dev)
820 {
821 /* subdevice 0x00PS means <P> parallel, <S> serial */
822 unsigned int num_serial = dev->subsystem_device & 0xf;
823
824 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
825 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
826 return 0;
827
828 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
829 dev->subsystem_device == 0x0299)
830 return 0;
831
832 switch (dev->device) { /* FALLTHROUGH on all */
833 case PCI_DEVICE_ID_NETMOS_9904:
834 case PCI_DEVICE_ID_NETMOS_9912:
835 case PCI_DEVICE_ID_NETMOS_9922:
836 case PCI_DEVICE_ID_NETMOS_9900:
837 num_serial = pci_netmos_9900_numports(dev);
838 break;
839
840 default:
841 break;
842 }
843
844 if (num_serial == 0) {
845 moan_device("unknown NetMos/Mostech device", dev);
846 return -ENODEV;
847 }
848
849 return num_serial;
850 }
851
852 /*
853 * These chips are available with optionally one parallel port and up to
854 * two serial ports. Unfortunately they all have the same product id.
855 *
856 * Basic configuration is done over a region of 32 I/O ports. The base
857 * ioport is called INTA or INTC, depending on docs/other drivers.
858 *
859 * The region of the 32 I/O ports is configured in POSIO0R...
860 */
861
862 /* registers */
863 #define ITE_887x_MISCR 0x9c
864 #define ITE_887x_INTCBAR 0x78
865 #define ITE_887x_UARTBAR 0x7c
866 #define ITE_887x_PS0BAR 0x10
867 #define ITE_887x_POSIO0 0x60
868
869 /* I/O space size */
870 #define ITE_887x_IOSIZE 32
871 /* I/O space size (bits 26-24; 8 bytes = 011b) */
872 #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
873 /* I/O space size (bits 26-24; 32 bytes = 101b) */
874 #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
875 /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
876 #define ITE_887x_POSIO_SPEED (3 << 29)
877 /* enable IO_Space bit */
878 #define ITE_887x_POSIO_ENABLE (1 << 31)
879
880 /* inta_addr are the configuration addresses of the ITE */
881 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0, 0x200, 0x280 };
pci_ite887x_init(struct pci_dev * dev)882 static int pci_ite887x_init(struct pci_dev *dev)
883 {
884 int ret, i, type;
885 struct resource *iobase = NULL;
886 u32 miscr, uartbar, ioport;
887
888 /* search for the base-ioport */
889 for (i = 0; i < ARRAY_SIZE(inta_addr); i++) {
890 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
891 "ite887x");
892 if (iobase != NULL) {
893 /* write POSIO0R - speed | size | ioport */
894 pci_write_config_dword(dev, ITE_887x_POSIO0,
895 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
896 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
897 /* write INTCBAR - ioport */
898 pci_write_config_dword(dev, ITE_887x_INTCBAR,
899 inta_addr[i]);
900 ret = inb(inta_addr[i]);
901 if (ret != 0xff) {
902 /* ioport connected */
903 break;
904 }
905 release_region(iobase->start, ITE_887x_IOSIZE);
906 }
907 }
908
909 if (i == ARRAY_SIZE(inta_addr)) {
910 pci_err(dev, "could not find iobase\n");
911 return -ENODEV;
912 }
913
914 /* start of undocumented type checking (see parport_pc.c) */
915 type = inb(iobase->start + 0x18) & 0x0f;
916
917 switch (type) {
918 case 0x2: /* ITE8871 (1P) */
919 case 0xa: /* ITE8875 (1P) */
920 ret = 0;
921 break;
922 case 0xe: /* ITE8872 (2S1P) */
923 ret = 2;
924 break;
925 case 0x6: /* ITE8873 (1S) */
926 ret = 1;
927 break;
928 case 0x8: /* ITE8874 (2S) */
929 ret = 2;
930 break;
931 default:
932 moan_device("Unknown ITE887x", dev);
933 ret = -ENODEV;
934 }
935
936 /* configure all serial ports */
937 for (i = 0; i < ret; i++) {
938 /* read the I/O port from the device */
939 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
940 &ioport);
941 ioport &= 0x0000FF00; /* the actual base address */
942 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
943 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
944 ITE_887x_POSIO_IOSIZE_8 | ioport);
945
946 /* write the ioport to the UARTBAR */
947 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
948 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
949 uartbar |= (ioport << (16 * i)); /* set the ioport */
950 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
951
952 /* get current config */
953 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
954 /* disable interrupts (UARTx_Routing[3:0]) */
955 miscr &= ~(0xf << (12 - 4 * i));
956 /* activate the UART (UARTx_En) */
957 miscr |= 1 << (23 - i);
958 /* write new config with activated UART */
959 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
960 }
961
962 if (ret <= 0) {
963 /* the device has no UARTs if we get here */
964 release_region(iobase->start, ITE_887x_IOSIZE);
965 }
966
967 return ret;
968 }
969
pci_ite887x_exit(struct pci_dev * dev)970 static void pci_ite887x_exit(struct pci_dev *dev)
971 {
972 u32 ioport;
973 /* the ioport is bit 0-15 in POSIO0R */
974 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
975 ioport &= 0xffff;
976 release_region(ioport, ITE_887x_IOSIZE);
977 }
978
979 /*
980 * Oxford Semiconductor Inc.
981 * Check if an OxSemi device is part of the Tornado range of devices.
982 */
983 #define PCI_VENDOR_ID_ENDRUN 0x7401
984 #define PCI_DEVICE_ID_ENDRUN_1588 0xe100
985
pci_oxsemi_tornado_p(struct pci_dev * dev)986 static bool pci_oxsemi_tornado_p(struct pci_dev *dev)
987 {
988 /* OxSemi Tornado devices are all 0xCxxx */
989 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
990 (dev->device & 0xf000) != 0xc000)
991 return false;
992
993 /* EndRun devices are all 0xExxx */
994 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
995 (dev->device & 0xf000) != 0xe000)
996 return false;
997
998 return true;
999 }
1000
1001 /*
1002 * Determine the number of ports available on a Tornado device.
1003 */
pci_oxsemi_tornado_init(struct pci_dev * dev)1004 static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1005 {
1006 u8 __iomem *p;
1007 unsigned long deviceID;
1008 unsigned int number_uarts = 0;
1009
1010 if (!pci_oxsemi_tornado_p(dev))
1011 return 0;
1012
1013 p = pci_iomap(dev, 0, 5);
1014 if (p == NULL)
1015 return -ENOMEM;
1016
1017 deviceID = ioread32(p);
1018 /* Tornado device */
1019 if (deviceID == 0x07000200) {
1020 number_uarts = ioread8(p + 4);
1021 pci_dbg(dev, "%d ports detected on %s PCI Express device\n",
1022 number_uarts,
1023 dev->vendor == PCI_VENDOR_ID_ENDRUN ?
1024 "EndRun" : "Oxford");
1025 }
1026 pci_iounmap(dev, p);
1027 return number_uarts;
1028 }
1029
1030 /* Tornado-specific constants for the TCR and CPR registers; see below. */
1031 #define OXSEMI_TORNADO_TCR_MASK 0xf
1032 #define OXSEMI_TORNADO_CPR_MASK 0x1ff
1033 #define OXSEMI_TORNADO_CPR_MIN 0x008
1034 #define OXSEMI_TORNADO_CPR_DEF 0x10f
1035
1036 /*
1037 * Determine the oversampling rate, the clock prescaler, and the clock
1038 * divisor for the requested baud rate. The clock rate is 62.5 MHz,
1039 * which is four times the baud base, and the prescaler increments in
1040 * steps of 1/8. Therefore to make calculations on integers we need
1041 * to use a scaled clock rate, which is the baud base multiplied by 32
1042 * (or our assumed UART clock rate multiplied by 2).
1043 *
1044 * The allowed oversampling rates are from 4 up to 16 inclusive (values
1045 * from 0 to 3 inclusive map to 16). Likewise the clock prescaler allows
1046 * values between 1.000 and 63.875 inclusive (operation for values from
1047 * 0.000 to 0.875 has not been specified). The clock divisor is the usual
1048 * unsigned 16-bit integer.
1049 *
1050 * For the most accurate baud rate we use a table of predetermined
1051 * oversampling rates and clock prescalers that records all possible
1052 * products of the two parameters in the range from 4 up to 255 inclusive,
1053 * and additionally 335 for the 1500000bps rate, with the prescaler scaled
1054 * by 8. The table is sorted by the decreasing value of the oversampling
1055 * rate and ties are resolved by sorting by the decreasing value of the
1056 * product. This way preference is given to higher oversampling rates.
1057 *
1058 * We iterate over the table and choose the product of an oversampling
1059 * rate and a clock prescaler that gives the lowest integer division
1060 * result deviation, or if an exact integer divider is found we stop
1061 * looking for it right away. We do some fixup if the resulting clock
1062 * divisor required would be out of its unsigned 16-bit integer range.
1063 *
1064 * Finally we abuse the supposed fractional part returned to encode the
1065 * 4-bit value of the oversampling rate and the 9-bit value of the clock
1066 * prescaler which will end up in the TCR and CPR/CPR2 registers.
1067 */
pci_oxsemi_tornado_get_divisor(struct uart_port * port,unsigned int baud,unsigned int * frac)1068 static unsigned int pci_oxsemi_tornado_get_divisor(struct uart_port *port,
1069 unsigned int baud,
1070 unsigned int *frac)
1071 {
1072 static u8 p[][2] = {
1073 { 16, 14, }, { 16, 13, }, { 16, 12, }, { 16, 11, },
1074 { 16, 10, }, { 16, 9, }, { 16, 8, }, { 15, 17, },
1075 { 15, 16, }, { 15, 15, }, { 15, 14, }, { 15, 13, },
1076 { 15, 12, }, { 15, 11, }, { 15, 10, }, { 15, 9, },
1077 { 15, 8, }, { 14, 18, }, { 14, 17, }, { 14, 14, },
1078 { 14, 13, }, { 14, 12, }, { 14, 11, }, { 14, 10, },
1079 { 14, 9, }, { 14, 8, }, { 13, 19, }, { 13, 18, },
1080 { 13, 17, }, { 13, 13, }, { 13, 12, }, { 13, 11, },
1081 { 13, 10, }, { 13, 9, }, { 13, 8, }, { 12, 19, },
1082 { 12, 18, }, { 12, 17, }, { 12, 11, }, { 12, 9, },
1083 { 12, 8, }, { 11, 23, }, { 11, 22, }, { 11, 21, },
1084 { 11, 20, }, { 11, 19, }, { 11, 18, }, { 11, 17, },
1085 { 11, 11, }, { 11, 10, }, { 11, 9, }, { 11, 8, },
1086 { 10, 25, }, { 10, 23, }, { 10, 20, }, { 10, 19, },
1087 { 10, 17, }, { 10, 10, }, { 10, 9, }, { 10, 8, },
1088 { 9, 27, }, { 9, 23, }, { 9, 21, }, { 9, 19, },
1089 { 9, 18, }, { 9, 17, }, { 9, 9, }, { 9, 8, },
1090 { 8, 31, }, { 8, 29, }, { 8, 23, }, { 8, 19, },
1091 { 8, 17, }, { 8, 8, }, { 7, 35, }, { 7, 31, },
1092 { 7, 29, }, { 7, 25, }, { 7, 23, }, { 7, 21, },
1093 { 7, 19, }, { 7, 17, }, { 7, 15, }, { 7, 14, },
1094 { 7, 13, }, { 7, 12, }, { 7, 11, }, { 7, 10, },
1095 { 7, 9, }, { 7, 8, }, { 6, 41, }, { 6, 37, },
1096 { 6, 31, }, { 6, 29, }, { 6, 23, }, { 6, 19, },
1097 { 6, 17, }, { 6, 13, }, { 6, 11, }, { 6, 10, },
1098 { 6, 9, }, { 6, 8, }, { 5, 67, }, { 5, 47, },
1099 { 5, 43, }, { 5, 41, }, { 5, 37, }, { 5, 31, },
1100 { 5, 29, }, { 5, 25, }, { 5, 23, }, { 5, 19, },
1101 { 5, 17, }, { 5, 15, }, { 5, 13, }, { 5, 11, },
1102 { 5, 10, }, { 5, 9, }, { 5, 8, }, { 4, 61, },
1103 { 4, 59, }, { 4, 53, }, { 4, 47, }, { 4, 43, },
1104 { 4, 41, }, { 4, 37, }, { 4, 31, }, { 4, 29, },
1105 { 4, 23, }, { 4, 19, }, { 4, 17, }, { 4, 13, },
1106 { 4, 9, }, { 4, 8, },
1107 };
1108 /* Scale the quotient for comparison to get the fractional part. */
1109 const unsigned int quot_scale = 65536;
1110 unsigned int sclk = port->uartclk * 2;
1111 unsigned int sdiv = DIV_ROUND_CLOSEST(sclk, baud);
1112 unsigned int best_squot;
1113 unsigned int squot;
1114 unsigned int quot;
1115 u16 cpr;
1116 u8 tcr;
1117 int i;
1118
1119 /* Old custom speed handling. */
1120 if (baud == 38400 && (port->flags & UPF_SPD_MASK) == UPF_SPD_CUST) {
1121 unsigned int cust_div = port->custom_divisor;
1122
1123 quot = cust_div & UART_DIV_MAX;
1124 tcr = (cust_div >> 16) & OXSEMI_TORNADO_TCR_MASK;
1125 cpr = (cust_div >> 20) & OXSEMI_TORNADO_CPR_MASK;
1126 if (cpr < OXSEMI_TORNADO_CPR_MIN)
1127 cpr = OXSEMI_TORNADO_CPR_DEF;
1128 } else {
1129 best_squot = quot_scale;
1130 for (i = 0; i < ARRAY_SIZE(p); i++) {
1131 unsigned int spre;
1132 unsigned int srem;
1133 u8 cp;
1134 u8 tc;
1135
1136 tc = p[i][0];
1137 cp = p[i][1];
1138 spre = tc * cp;
1139
1140 srem = sdiv % spre;
1141 if (srem > spre / 2)
1142 srem = spre - srem;
1143 squot = DIV_ROUND_CLOSEST(srem * quot_scale, spre);
1144
1145 if (srem == 0) {
1146 tcr = tc;
1147 cpr = cp;
1148 quot = sdiv / spre;
1149 break;
1150 } else if (squot < best_squot) {
1151 best_squot = squot;
1152 tcr = tc;
1153 cpr = cp;
1154 quot = DIV_ROUND_CLOSEST(sdiv, spre);
1155 }
1156 }
1157 while (tcr <= (OXSEMI_TORNADO_TCR_MASK + 1) >> 1 &&
1158 quot % 2 == 0) {
1159 quot >>= 1;
1160 tcr <<= 1;
1161 }
1162 while (quot > UART_DIV_MAX) {
1163 if (tcr <= (OXSEMI_TORNADO_TCR_MASK + 1) >> 1) {
1164 quot >>= 1;
1165 tcr <<= 1;
1166 } else if (cpr <= OXSEMI_TORNADO_CPR_MASK >> 1) {
1167 quot >>= 1;
1168 cpr <<= 1;
1169 } else {
1170 quot = quot * cpr / OXSEMI_TORNADO_CPR_MASK;
1171 cpr = OXSEMI_TORNADO_CPR_MASK;
1172 }
1173 }
1174 }
1175
1176 *frac = (cpr << 8) | (tcr & OXSEMI_TORNADO_TCR_MASK);
1177 return quot;
1178 }
1179
1180 /*
1181 * Set the oversampling rate in the transmitter clock cycle register (TCR),
1182 * the clock prescaler in the clock prescaler register (CPR and CPR2), and
1183 * the clock divisor in the divisor latch (DLL and DLM). Note that for
1184 * backwards compatibility any write to CPR clears CPR2 and therefore CPR
1185 * has to be written first, followed by CPR2, which occupies the location
1186 * of CKS used with earlier UART designs.
1187 */
pci_oxsemi_tornado_set_divisor(struct uart_port * port,unsigned int baud,unsigned int quot,unsigned int quot_frac)1188 static void pci_oxsemi_tornado_set_divisor(struct uart_port *port,
1189 unsigned int baud,
1190 unsigned int quot,
1191 unsigned int quot_frac)
1192 {
1193 struct uart_8250_port *up = up_to_u8250p(port);
1194 u8 cpr2 = quot_frac >> 16;
1195 u8 cpr = quot_frac >> 8;
1196 u8 tcr = quot_frac;
1197
1198 serial_icr_write(up, UART_TCR, tcr);
1199 serial_icr_write(up, UART_CPR, cpr);
1200 serial_icr_write(up, UART_CKS, cpr2);
1201 serial8250_do_set_divisor(port, baud, quot, 0);
1202 }
1203
1204 /*
1205 * For Tornado devices we force MCR[7] set for the Divide-by-M N/8 baud rate
1206 * generator prescaler (CPR and CPR2). Otherwise no prescaler would be used.
1207 */
pci_oxsemi_tornado_set_mctrl(struct uart_port * port,unsigned int mctrl)1208 static void pci_oxsemi_tornado_set_mctrl(struct uart_port *port,
1209 unsigned int mctrl)
1210 {
1211 struct uart_8250_port *up = up_to_u8250p(port);
1212
1213 up->mcr |= UART_MCR_CLKSEL;
1214 serial8250_do_set_mctrl(port, mctrl);
1215 }
1216
1217 /*
1218 * We require EFR features for clock programming, so set UPF_FULL_PROBE
1219 * for full probing regardless of CONFIG_SERIAL_8250_16550A_VARIANTS setting.
1220 */
pci_oxsemi_tornado_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * up,int idx)1221 static int pci_oxsemi_tornado_setup(struct serial_private *priv,
1222 const struct pciserial_board *board,
1223 struct uart_8250_port *up, int idx)
1224 {
1225 struct pci_dev *dev = priv->dev;
1226
1227 if (pci_oxsemi_tornado_p(dev)) {
1228 up->port.flags |= UPF_FULL_PROBE;
1229 up->port.get_divisor = pci_oxsemi_tornado_get_divisor;
1230 up->port.set_divisor = pci_oxsemi_tornado_set_divisor;
1231 up->port.set_mctrl = pci_oxsemi_tornado_set_mctrl;
1232 }
1233
1234 return pci_default_setup(priv, board, up, idx);
1235 }
1236
1237 #define QPCR_TEST_FOR1 0x3F
1238 #define QPCR_TEST_GET1 0x00
1239 #define QPCR_TEST_FOR2 0x40
1240 #define QPCR_TEST_GET2 0x40
1241 #define QPCR_TEST_FOR3 0x80
1242 #define QPCR_TEST_GET3 0x40
1243 #define QPCR_TEST_FOR4 0xC0
1244 #define QPCR_TEST_GET4 0x80
1245
1246 #define QOPR_CLOCK_X1 0x0000
1247 #define QOPR_CLOCK_X2 0x0001
1248 #define QOPR_CLOCK_X4 0x0002
1249 #define QOPR_CLOCK_X8 0x0003
1250 #define QOPR_CLOCK_RATE_MASK 0x0003
1251
1252 /* Quatech devices have their own extra interface features */
1253 static struct pci_device_id quatech_cards[] = {
1254 { PCI_DEVICE_DATA(QUATECH, QSC100, 1) },
1255 { PCI_DEVICE_DATA(QUATECH, DSC100, 1) },
1256 { PCI_DEVICE_DATA(QUATECH, DSC100E, 0) },
1257 { PCI_DEVICE_DATA(QUATECH, DSC200, 1) },
1258 { PCI_DEVICE_DATA(QUATECH, DSC200E, 0) },
1259 { PCI_DEVICE_DATA(QUATECH, ESC100D, 1) },
1260 { PCI_DEVICE_DATA(QUATECH, ESC100M, 1) },
1261 { PCI_DEVICE_DATA(QUATECH, QSCP100, 1) },
1262 { PCI_DEVICE_DATA(QUATECH, DSCP100, 1) },
1263 { PCI_DEVICE_DATA(QUATECH, QSCP200, 1) },
1264 { PCI_DEVICE_DATA(QUATECH, DSCP200, 1) },
1265 { PCI_DEVICE_DATA(QUATECH, ESCLP100, 0) },
1266 { PCI_DEVICE_DATA(QUATECH, QSCLP100, 0) },
1267 { PCI_DEVICE_DATA(QUATECH, DSCLP100, 0) },
1268 { PCI_DEVICE_DATA(QUATECH, SSCLP100, 0) },
1269 { PCI_DEVICE_DATA(QUATECH, QSCLP200, 0) },
1270 { PCI_DEVICE_DATA(QUATECH, DSCLP200, 0) },
1271 { PCI_DEVICE_DATA(QUATECH, SSCLP200, 0) },
1272 { PCI_DEVICE_DATA(QUATECH, SPPXP_100, 0) },
1273 { 0, }
1274 };
1275
pci_quatech_rqopr(struct uart_8250_port * port)1276 static int pci_quatech_rqopr(struct uart_8250_port *port)
1277 {
1278 unsigned long base = port->port.iobase;
1279 u8 LCR, val;
1280
1281 LCR = inb(base + UART_LCR);
1282 outb(0xBF, base + UART_LCR);
1283 val = inb(base + UART_SCR);
1284 outb(LCR, base + UART_LCR);
1285 return val;
1286 }
1287
pci_quatech_wqopr(struct uart_8250_port * port,u8 qopr)1288 static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1289 {
1290 unsigned long base = port->port.iobase;
1291 u8 LCR;
1292
1293 LCR = inb(base + UART_LCR);
1294 outb(0xBF, base + UART_LCR);
1295 inb(base + UART_SCR);
1296 outb(qopr, base + UART_SCR);
1297 outb(LCR, base + UART_LCR);
1298 }
1299
pci_quatech_rqmcr(struct uart_8250_port * port)1300 static int pci_quatech_rqmcr(struct uart_8250_port *port)
1301 {
1302 unsigned long base = port->port.iobase;
1303 u8 LCR, val, qmcr;
1304
1305 LCR = inb(base + UART_LCR);
1306 outb(0xBF, base + UART_LCR);
1307 val = inb(base + UART_SCR);
1308 outb(val | 0x10, base + UART_SCR);
1309 qmcr = inb(base + UART_MCR);
1310 outb(val, base + UART_SCR);
1311 outb(LCR, base + UART_LCR);
1312
1313 return qmcr;
1314 }
1315
pci_quatech_wqmcr(struct uart_8250_port * port,u8 qmcr)1316 static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1317 {
1318 unsigned long base = port->port.iobase;
1319 u8 LCR, val;
1320
1321 LCR = inb(base + UART_LCR);
1322 outb(0xBF, base + UART_LCR);
1323 val = inb(base + UART_SCR);
1324 outb(val | 0x10, base + UART_SCR);
1325 outb(qmcr, base + UART_MCR);
1326 outb(val, base + UART_SCR);
1327 outb(LCR, base + UART_LCR);
1328 }
1329
pci_quatech_has_qmcr(struct uart_8250_port * port)1330 static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1331 {
1332 unsigned long base = port->port.iobase;
1333 u8 LCR, val;
1334
1335 LCR = inb(base + UART_LCR);
1336 outb(0xBF, base + UART_LCR);
1337 val = inb(base + UART_SCR);
1338 if (val & 0x20) {
1339 outb(0x80, UART_LCR);
1340 if (!(inb(UART_SCR) & 0x20)) {
1341 outb(LCR, base + UART_LCR);
1342 return 1;
1343 }
1344 }
1345 return 0;
1346 }
1347
pci_quatech_test(struct uart_8250_port * port)1348 static int pci_quatech_test(struct uart_8250_port *port)
1349 {
1350 u8 reg, qopr;
1351
1352 qopr = pci_quatech_rqopr(port);
1353 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1354 reg = pci_quatech_rqopr(port) & 0xC0;
1355 if (reg != QPCR_TEST_GET1)
1356 return -EINVAL;
1357 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1358 reg = pci_quatech_rqopr(port) & 0xC0;
1359 if (reg != QPCR_TEST_GET2)
1360 return -EINVAL;
1361 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1362 reg = pci_quatech_rqopr(port) & 0xC0;
1363 if (reg != QPCR_TEST_GET3)
1364 return -EINVAL;
1365 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1366 reg = pci_quatech_rqopr(port) & 0xC0;
1367 if (reg != QPCR_TEST_GET4)
1368 return -EINVAL;
1369
1370 pci_quatech_wqopr(port, qopr);
1371 return 0;
1372 }
1373
pci_quatech_clock(struct uart_8250_port * port)1374 static int pci_quatech_clock(struct uart_8250_port *port)
1375 {
1376 u8 qopr, reg, set;
1377 unsigned long clock;
1378
1379 if (pci_quatech_test(port) < 0)
1380 return 1843200;
1381
1382 qopr = pci_quatech_rqopr(port);
1383
1384 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1385 reg = pci_quatech_rqopr(port);
1386 if (reg & QOPR_CLOCK_X8) {
1387 clock = 1843200;
1388 goto out;
1389 }
1390 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1391 reg = pci_quatech_rqopr(port);
1392 if (!(reg & QOPR_CLOCK_X8)) {
1393 clock = 1843200;
1394 goto out;
1395 }
1396 reg &= QOPR_CLOCK_X8;
1397 if (reg == QOPR_CLOCK_X2) {
1398 clock = 3685400;
1399 set = QOPR_CLOCK_X2;
1400 } else if (reg == QOPR_CLOCK_X4) {
1401 clock = 7372800;
1402 set = QOPR_CLOCK_X4;
1403 } else if (reg == QOPR_CLOCK_X8) {
1404 clock = 14745600;
1405 set = QOPR_CLOCK_X8;
1406 } else {
1407 clock = 1843200;
1408 set = QOPR_CLOCK_X1;
1409 }
1410 qopr &= ~QOPR_CLOCK_RATE_MASK;
1411 qopr |= set;
1412
1413 out:
1414 pci_quatech_wqopr(port, qopr);
1415 return clock;
1416 }
1417
pci_quatech_rs422(struct uart_8250_port * port)1418 static int pci_quatech_rs422(struct uart_8250_port *port)
1419 {
1420 u8 qmcr;
1421 int rs422 = 0;
1422
1423 if (!pci_quatech_has_qmcr(port))
1424 return 0;
1425 qmcr = pci_quatech_rqmcr(port);
1426 pci_quatech_wqmcr(port, 0xFF);
1427 if (pci_quatech_rqmcr(port))
1428 rs422 = 1;
1429 pci_quatech_wqmcr(port, qmcr);
1430 return rs422;
1431 }
1432
pci_quatech_init(struct pci_dev * dev)1433 static int pci_quatech_init(struct pci_dev *dev)
1434 {
1435 const struct pci_device_id *match;
1436 bool amcc = false;
1437
1438 match = pci_match_id(quatech_cards, dev);
1439 if (match)
1440 amcc = match->driver_data;
1441 else
1442 pci_err(dev, "unknown port type '0x%04X'.\n", dev->device);
1443
1444 if (amcc) {
1445 unsigned long base = pci_resource_start(dev, 0);
1446 if (base) {
1447 u32 tmp;
1448
1449 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
1450 tmp = inl(base + 0x3c);
1451 outl(tmp | 0x01000000, base + 0x3c);
1452 outl(tmp & ~0x01000000, base + 0x3c);
1453 }
1454 }
1455 return 0;
1456 }
1457
pci_quatech_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1458 static int pci_quatech_setup(struct serial_private *priv,
1459 const struct pciserial_board *board,
1460 struct uart_8250_port *port, int idx)
1461 {
1462 /* Needed by pci_quatech calls below */
1463 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1464 /* Set up the clocking */
1465 port->port.uartclk = pci_quatech_clock(port);
1466 /* For now just warn about RS422 */
1467 if (pci_quatech_rs422(port))
1468 pci_warn(priv->dev, "software control of RS422 features not currently supported.\n");
1469 return pci_default_setup(priv, board, port, idx);
1470 }
1471
pci_default_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1472 static int pci_default_setup(struct serial_private *priv,
1473 const struct pciserial_board *board,
1474 struct uart_8250_port *port, int idx)
1475 {
1476 unsigned int bar, offset = board->first_offset, maxnr;
1477
1478 bar = FL_GET_BASE(board->flags);
1479 if (board->flags & FL_BASE_BARS)
1480 bar += idx;
1481 else
1482 offset += idx * board->uart_offset;
1483
1484 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1485 (board->reg_shift + 3);
1486
1487 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1488 return 1;
1489
1490 return setup_port(priv, port, bar, offset, board->reg_shift);
1491 }
1492
1493 static int
ce4100_serial_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1494 ce4100_serial_setup(struct serial_private *priv,
1495 const struct pciserial_board *board,
1496 struct uart_8250_port *port, int idx)
1497 {
1498 int ret;
1499
1500 ret = setup_port(priv, port, idx, 0, board->reg_shift);
1501 port->port.iotype = UPIO_MEM32;
1502 port->port.type = PORT_XSCALE;
1503 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1504 port->port.regshift = 2;
1505
1506 return ret;
1507 }
1508
1509 static int
pci_omegapci_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1510 pci_omegapci_setup(struct serial_private *priv,
1511 const struct pciserial_board *board,
1512 struct uart_8250_port *port, int idx)
1513 {
1514 return setup_port(priv, port, 2, idx * 8, 0);
1515 }
1516
1517 static int
pci_brcm_trumanage_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1518 pci_brcm_trumanage_setup(struct serial_private *priv,
1519 const struct pciserial_board *board,
1520 struct uart_8250_port *port, int idx)
1521 {
1522 int ret = pci_default_setup(priv, board, port, idx);
1523
1524 port->port.type = PORT_BRCM_TRUMANAGE;
1525 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1526 return ret;
1527 }
1528
1529 /* RTS will control by MCR if this bit is 0 */
1530 #define FINTEK_RTS_CONTROL_BY_HW BIT(4)
1531 /* only worked with FINTEK_RTS_CONTROL_BY_HW on */
1532 #define FINTEK_RTS_INVERT BIT(5)
1533
1534 /* We should do proper H/W transceiver setting before change to RS485 mode */
pci_fintek_rs485_config(struct uart_port * port,struct ktermios * termios,struct serial_rs485 * rs485)1535 static int pci_fintek_rs485_config(struct uart_port *port, struct ktermios *termios,
1536 struct serial_rs485 *rs485)
1537 {
1538 struct pci_dev *pci_dev = to_pci_dev(port->dev);
1539 u8 setting;
1540 u8 *index = (u8 *) port->private_data;
1541
1542 pci_read_config_byte(pci_dev, 0x40 + 8 * *index + 7, &setting);
1543
1544 if (rs485->flags & SER_RS485_ENABLED) {
1545 /* Enable RTS H/W control mode */
1546 setting |= FINTEK_RTS_CONTROL_BY_HW;
1547
1548 if (rs485->flags & SER_RS485_RTS_ON_SEND) {
1549 /* RTS driving high on TX */
1550 setting &= ~FINTEK_RTS_INVERT;
1551 } else {
1552 /* RTS driving low on TX */
1553 setting |= FINTEK_RTS_INVERT;
1554 }
1555 } else {
1556 /* Disable RTS H/W control mode */
1557 setting &= ~(FINTEK_RTS_CONTROL_BY_HW | FINTEK_RTS_INVERT);
1558 }
1559
1560 pci_write_config_byte(pci_dev, 0x40 + 8 * *index + 7, setting);
1561
1562 return 0;
1563 }
1564
1565 static const struct serial_rs485 pci_fintek_rs485_supported = {
1566 .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND,
1567 /* F81504/508/512 does not support RTS delay before or after send */
1568 };
1569
pci_fintek_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1570 static int pci_fintek_setup(struct serial_private *priv,
1571 const struct pciserial_board *board,
1572 struct uart_8250_port *port, int idx)
1573 {
1574 struct pci_dev *pdev = priv->dev;
1575 u8 *data;
1576 u8 config_base;
1577 u16 iobase;
1578
1579 config_base = 0x40 + 0x08 * idx;
1580
1581 /* Get the io address from configuration space */
1582 pci_read_config_word(pdev, config_base + 4, &iobase);
1583
1584 pci_dbg(pdev, "idx=%d iobase=0x%x", idx, iobase);
1585
1586 port->port.iotype = UPIO_PORT;
1587 port->port.iobase = iobase;
1588 port->port.rs485_config = pci_fintek_rs485_config;
1589 port->port.rs485_supported = pci_fintek_rs485_supported;
1590
1591 data = devm_kzalloc(&pdev->dev, sizeof(u8), GFP_KERNEL);
1592 if (!data)
1593 return -ENOMEM;
1594
1595 /* preserve index in PCI configuration space */
1596 *data = idx;
1597 port->port.private_data = data;
1598
1599 return 0;
1600 }
1601
pci_fintek_init(struct pci_dev * dev)1602 static int pci_fintek_init(struct pci_dev *dev)
1603 {
1604 unsigned long iobase;
1605 u32 max_port, i;
1606 resource_size_t bar_data[3];
1607 u8 config_base;
1608 struct serial_private *priv = pci_get_drvdata(dev);
1609
1610 if (!(pci_resource_flags(dev, 5) & IORESOURCE_IO) ||
1611 !(pci_resource_flags(dev, 4) & IORESOURCE_IO) ||
1612 !(pci_resource_flags(dev, 3) & IORESOURCE_IO))
1613 return -ENODEV;
1614
1615 switch (dev->device) {
1616 case 0x1104: /* 4 ports */
1617 case 0x1108: /* 8 ports */
1618 max_port = dev->device & 0xff;
1619 break;
1620 case 0x1112: /* 12 ports */
1621 max_port = 12;
1622 break;
1623 default:
1624 return -EINVAL;
1625 }
1626
1627 /* Get the io address dispatch from the BIOS */
1628 bar_data[0] = pci_resource_start(dev, 5);
1629 bar_data[1] = pci_resource_start(dev, 4);
1630 bar_data[2] = pci_resource_start(dev, 3);
1631
1632 for (i = 0; i < max_port; ++i) {
1633 /* UART0 configuration offset start from 0x40 */
1634 config_base = 0x40 + 0x08 * i;
1635
1636 /* Calculate Real IO Port */
1637 iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
1638
1639 /* Enable UART I/O port */
1640 pci_write_config_byte(dev, config_base + 0x00, 0x01);
1641
1642 /* Select 128-byte FIFO and 8x FIFO threshold */
1643 pci_write_config_byte(dev, config_base + 0x01, 0x33);
1644
1645 /* LSB UART */
1646 pci_write_config_byte(dev, config_base + 0x04,
1647 (u8)(iobase & 0xff));
1648
1649 /* MSB UART */
1650 pci_write_config_byte(dev, config_base + 0x05,
1651 (u8)((iobase & 0xff00) >> 8));
1652
1653 pci_write_config_byte(dev, config_base + 0x06, dev->irq);
1654
1655 if (!priv) {
1656 /* First init without port data
1657 * force init to RS232 Mode
1658 */
1659 pci_write_config_byte(dev, config_base + 0x07, 0x01);
1660 }
1661 }
1662
1663 return max_port;
1664 }
1665
f815xxa_mem_serial_out(struct uart_port * p,int offset,int value)1666 static void f815xxa_mem_serial_out(struct uart_port *p, int offset, int value)
1667 {
1668 struct f815xxa_data *data = p->private_data;
1669 unsigned long flags;
1670
1671 spin_lock_irqsave(&data->lock, flags);
1672 writeb(value, p->membase + offset);
1673 readb(p->membase + UART_SCR); /* Dummy read for flush pcie tx queue */
1674 spin_unlock_irqrestore(&data->lock, flags);
1675 }
1676
pci_fintek_f815xxa_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1677 static int pci_fintek_f815xxa_setup(struct serial_private *priv,
1678 const struct pciserial_board *board,
1679 struct uart_8250_port *port, int idx)
1680 {
1681 struct pci_dev *pdev = priv->dev;
1682 struct f815xxa_data *data;
1683
1684 data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
1685 if (!data)
1686 return -ENOMEM;
1687
1688 data->idx = idx;
1689 spin_lock_init(&data->lock);
1690
1691 port->port.private_data = data;
1692 port->port.iotype = UPIO_MEM;
1693 port->port.flags |= UPF_IOREMAP;
1694 port->port.mapbase = pci_resource_start(pdev, 0) + 8 * idx;
1695 port->port.serial_out = f815xxa_mem_serial_out;
1696
1697 return 0;
1698 }
1699
pci_fintek_f815xxa_init(struct pci_dev * dev)1700 static int pci_fintek_f815xxa_init(struct pci_dev *dev)
1701 {
1702 u32 max_port, i;
1703 int config_base;
1704
1705 if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM))
1706 return -ENODEV;
1707
1708 switch (dev->device) {
1709 case 0x1204: /* 4 ports */
1710 case 0x1208: /* 8 ports */
1711 max_port = dev->device & 0xff;
1712 break;
1713 case 0x1212: /* 12 ports */
1714 max_port = 12;
1715 break;
1716 default:
1717 return -EINVAL;
1718 }
1719
1720 /* Set to mmio decode */
1721 pci_write_config_byte(dev, 0x209, 0x40);
1722
1723 for (i = 0; i < max_port; ++i) {
1724 /* UART0 configuration offset start from 0x2A0 */
1725 config_base = 0x2A0 + 0x08 * i;
1726
1727 /* Select 128-byte FIFO and 8x FIFO threshold */
1728 pci_write_config_byte(dev, config_base + 0x01, 0x33);
1729
1730 /* Enable UART I/O port */
1731 pci_write_config_byte(dev, config_base + 0, 0x01);
1732 }
1733
1734 return max_port;
1735 }
1736
skip_tx_en_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1737 static int skip_tx_en_setup(struct serial_private *priv,
1738 const struct pciserial_board *board,
1739 struct uart_8250_port *port, int idx)
1740 {
1741 port->port.quirks |= UPQ_NO_TXEN_TEST;
1742 pci_dbg(priv->dev,
1743 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1744 priv->dev->vendor, priv->dev->device,
1745 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
1746
1747 return pci_default_setup(priv, board, port, idx);
1748 }
1749
kt_handle_break(struct uart_port * p)1750 static void kt_handle_break(struct uart_port *p)
1751 {
1752 struct uart_8250_port *up = up_to_u8250p(p);
1753 /*
1754 * On receipt of a BI, serial device in Intel ME (Intel
1755 * management engine) needs to have its fifos cleared for sane
1756 * SOL (Serial Over Lan) output.
1757 */
1758 serial8250_clear_and_reinit_fifos(up);
1759 }
1760
kt_serial_in(struct uart_port * p,int offset)1761 static unsigned int kt_serial_in(struct uart_port *p, int offset)
1762 {
1763 struct uart_8250_port *up = up_to_u8250p(p);
1764 unsigned int val;
1765
1766 /*
1767 * When the Intel ME (management engine) gets reset its serial
1768 * port registers could return 0 momentarily. Functions like
1769 * serial8250_console_write, read and save the IER, perform
1770 * some operation and then restore it. In order to avoid
1771 * setting IER register inadvertently to 0, if the value read
1772 * is 0, double check with ier value in uart_8250_port and use
1773 * that instead. up->ier should be the same value as what is
1774 * currently configured.
1775 */
1776 val = inb(p->iobase + offset);
1777 if (offset == UART_IER) {
1778 if (val == 0)
1779 val = up->ier;
1780 }
1781 return val;
1782 }
1783
kt_serial_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1784 static int kt_serial_setup(struct serial_private *priv,
1785 const struct pciserial_board *board,
1786 struct uart_8250_port *port, int idx)
1787 {
1788 port->port.flags |= UPF_BUG_THRE;
1789 port->port.serial_in = kt_serial_in;
1790 port->port.handle_break = kt_handle_break;
1791 return skip_tx_en_setup(priv, board, port, idx);
1792 }
1793
pci_eg20t_init(struct pci_dev * dev)1794 static int pci_eg20t_init(struct pci_dev *dev)
1795 {
1796 #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1797 return -ENODEV;
1798 #else
1799 return 0;
1800 #endif
1801 }
1802
1803 static int
pci_wch_ch353_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1804 pci_wch_ch353_setup(struct serial_private *priv,
1805 const struct pciserial_board *board,
1806 struct uart_8250_port *port, int idx)
1807 {
1808 port->port.flags |= UPF_FIXED_TYPE;
1809 port->port.type = PORT_16550A;
1810 return pci_default_setup(priv, board, port, idx);
1811 }
1812
1813 static int
pci_wch_ch355_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1814 pci_wch_ch355_setup(struct serial_private *priv,
1815 const struct pciserial_board *board,
1816 struct uart_8250_port *port, int idx)
1817 {
1818 port->port.flags |= UPF_FIXED_TYPE;
1819 port->port.type = PORT_16550A;
1820 return pci_default_setup(priv, board, port, idx);
1821 }
1822
1823 static int
pci_wch_ch38x_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1824 pci_wch_ch38x_setup(struct serial_private *priv,
1825 const struct pciserial_board *board,
1826 struct uart_8250_port *port, int idx)
1827 {
1828 port->port.flags |= UPF_FIXED_TYPE;
1829 port->port.type = PORT_16850;
1830 return pci_default_setup(priv, board, port, idx);
1831 }
1832
1833
1834 #define CH384_XINT_ENABLE_REG 0xEB
1835 #define CH384_XINT_ENABLE_BIT 0x02
1836
pci_wch_ch38x_init(struct pci_dev * dev)1837 static int pci_wch_ch38x_init(struct pci_dev *dev)
1838 {
1839 int max_port;
1840 unsigned long iobase;
1841
1842
1843 switch (dev->device) {
1844 case 0x3853: /* 8 ports */
1845 max_port = 8;
1846 break;
1847 default:
1848 return -EINVAL;
1849 }
1850
1851 iobase = pci_resource_start(dev, 0);
1852 outb(CH384_XINT_ENABLE_BIT, iobase + CH384_XINT_ENABLE_REG);
1853
1854 return max_port;
1855 }
1856
pci_wch_ch38x_exit(struct pci_dev * dev)1857 static void pci_wch_ch38x_exit(struct pci_dev *dev)
1858 {
1859 unsigned long iobase;
1860
1861 iobase = pci_resource_start(dev, 0);
1862 outb(0x0, iobase + CH384_XINT_ENABLE_REG);
1863 }
1864
1865
1866 static int
pci_sunix_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1867 pci_sunix_setup(struct serial_private *priv,
1868 const struct pciserial_board *board,
1869 struct uart_8250_port *port, int idx)
1870 {
1871 int bar;
1872 int offset;
1873
1874 port->port.flags |= UPF_FIXED_TYPE;
1875 port->port.type = PORT_SUNIX;
1876
1877 if (idx < 4) {
1878 bar = 0;
1879 offset = idx * board->uart_offset;
1880 } else {
1881 bar = 1;
1882 idx -= 4;
1883 idx = div_s64_rem(idx, 4, &offset);
1884 offset = idx * 64 + offset * board->uart_offset;
1885 }
1886
1887 return setup_port(priv, port, bar, offset, 0);
1888 }
1889
1890 static int
pci_moxa_setup(struct serial_private * priv,const struct pciserial_board * board,struct uart_8250_port * port,int idx)1891 pci_moxa_setup(struct serial_private *priv,
1892 const struct pciserial_board *board,
1893 struct uart_8250_port *port, int idx)
1894 {
1895 unsigned int bar = FL_GET_BASE(board->flags);
1896 int offset;
1897
1898 if (board->num_ports == 4 && idx == 3)
1899 offset = 7 * board->uart_offset;
1900 else
1901 offset = idx * board->uart_offset;
1902
1903 return setup_port(priv, port, bar, offset, 0);
1904 }
1905
1906 #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1907 #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1908 #define PCI_DEVICE_ID_OCTPRO 0x0001
1909 #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1910 #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1911 #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1912 #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
1913 #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1914 #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
1915 #define PCI_VENDOR_ID_ADVANTECH 0x13fe
1916 #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
1917 #define PCI_DEVICE_ID_ADVANTECH_PCI1600 0x1600
1918 #define PCI_DEVICE_ID_ADVANTECH_PCI1600_1611 0x1611
1919 #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
1920 #define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1921 #define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
1922 #define PCI_DEVICE_ID_TITAN_200I 0x8028
1923 #define PCI_DEVICE_ID_TITAN_400I 0x8048
1924 #define PCI_DEVICE_ID_TITAN_800I 0x8088
1925 #define PCI_DEVICE_ID_TITAN_800EH 0xA007
1926 #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1927 #define PCI_DEVICE_ID_TITAN_400EH 0xA009
1928 #define PCI_DEVICE_ID_TITAN_100E 0xA010
1929 #define PCI_DEVICE_ID_TITAN_200E 0xA012
1930 #define PCI_DEVICE_ID_TITAN_400E 0xA013
1931 #define PCI_DEVICE_ID_TITAN_800E 0xA014
1932 #define PCI_DEVICE_ID_TITAN_200EI 0xA016
1933 #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
1934 #define PCI_DEVICE_ID_TITAN_200V3 0xA306
1935 #define PCI_DEVICE_ID_TITAN_400V3 0xA310
1936 #define PCI_DEVICE_ID_TITAN_410V3 0xA312
1937 #define PCI_DEVICE_ID_TITAN_800V3 0xA314
1938 #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
1939 #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
1940 #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
1941 #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
1942 #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
1943 #define PCI_VENDOR_ID_WCH 0x4348
1944 #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
1945 #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1946 #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
1947 #define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
1948 #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
1949 #define PCI_DEVICE_ID_WCH_CH355_4S 0x7173
1950 #define PCI_VENDOR_ID_AGESTAR 0x5372
1951 #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
1952 #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
1953 #define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
1954
1955 #define PCIE_VENDOR_ID_WCH 0x1c00
1956 #define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
1957 #define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
1958 #define PCIE_DEVICE_ID_WCH_CH384_8S 0x3853
1959 #define PCIE_DEVICE_ID_WCH_CH382_2S 0x3253
1960
1961 #define PCI_DEVICE_ID_MOXA_CP102E 0x1024
1962 #define PCI_DEVICE_ID_MOXA_CP102EL 0x1025
1963 #define PCI_DEVICE_ID_MOXA_CP104EL_A 0x1045
1964 #define PCI_DEVICE_ID_MOXA_CP114EL 0x1144
1965 #define PCI_DEVICE_ID_MOXA_CP116E_A_A 0x1160
1966 #define PCI_DEVICE_ID_MOXA_CP116E_A_B 0x1161
1967 #define PCI_DEVICE_ID_MOXA_CP118EL_A 0x1182
1968 #define PCI_DEVICE_ID_MOXA_CP118E_A_I 0x1183
1969 #define PCI_DEVICE_ID_MOXA_CP132EL 0x1322
1970 #define PCI_DEVICE_ID_MOXA_CP134EL_A 0x1342
1971 #define PCI_DEVICE_ID_MOXA_CP138E_A 0x1381
1972 #define PCI_DEVICE_ID_MOXA_CP168EL_A 0x1683
1973
1974 /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1975 #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
1976 #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
1977
1978 /*
1979 * Master list of serial port init/setup/exit quirks.
1980 * This does not describe the general nature of the port.
1981 * (ie, baud base, number and location of ports, etc)
1982 *
1983 * This list is ordered alphabetically by vendor then device.
1984 * Specific entries must come before more generic entries.
1985 */
1986 static struct pci_serial_quirk pci_serial_quirks[] = {
1987 /*
1988 * ADDI-DATA GmbH communication cards <info@addi-data.com>
1989 */
1990 {
1991 .vendor = PCI_VENDOR_ID_AMCC,
1992 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
1993 .subvendor = PCI_ANY_ID,
1994 .subdevice = PCI_ANY_ID,
1995 .setup = addidata_apci7800_setup,
1996 },
1997 /*
1998 * AFAVLAB cards - these may be called via parport_serial
1999 * It is not clear whether this applies to all products.
2000 */
2001 {
2002 .vendor = PCI_VENDOR_ID_AFAVLAB,
2003 .device = PCI_ANY_ID,
2004 .subvendor = PCI_ANY_ID,
2005 .subdevice = PCI_ANY_ID,
2006 .setup = afavlab_setup,
2007 },
2008 /*
2009 * HP Diva
2010 */
2011 {
2012 .vendor = PCI_VENDOR_ID_HP,
2013 .device = PCI_DEVICE_ID_HP_DIVA,
2014 .subvendor = PCI_ANY_ID,
2015 .subdevice = PCI_ANY_ID,
2016 .init = pci_hp_diva_init,
2017 .setup = pci_hp_diva_setup,
2018 },
2019 /*
2020 * HPE PCI serial device
2021 */
2022 {
2023 .vendor = PCI_VENDOR_ID_HP_3PAR,
2024 .device = PCI_DEVICE_ID_HPE_PCI_SERIAL,
2025 .subvendor = PCI_ANY_ID,
2026 .subdevice = PCI_ANY_ID,
2027 .setup = pci_hp_diva_setup,
2028 },
2029 /*
2030 * Intel
2031 */
2032 {
2033 .vendor = PCI_VENDOR_ID_INTEL,
2034 .device = PCI_DEVICE_ID_INTEL_80960_RP,
2035 .subvendor = 0xe4bf,
2036 .subdevice = PCI_ANY_ID,
2037 .init = pci_inteli960ni_init,
2038 .setup = pci_default_setup,
2039 },
2040 {
2041 .vendor = PCI_VENDOR_ID_INTEL,
2042 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
2043 .subvendor = PCI_ANY_ID,
2044 .subdevice = PCI_ANY_ID,
2045 .setup = skip_tx_en_setup,
2046 },
2047 {
2048 .vendor = PCI_VENDOR_ID_INTEL,
2049 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
2050 .subvendor = PCI_ANY_ID,
2051 .subdevice = PCI_ANY_ID,
2052 .setup = skip_tx_en_setup,
2053 },
2054 {
2055 .vendor = PCI_VENDOR_ID_INTEL,
2056 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
2057 .subvendor = PCI_ANY_ID,
2058 .subdevice = PCI_ANY_ID,
2059 .setup = skip_tx_en_setup,
2060 },
2061 {
2062 .vendor = PCI_VENDOR_ID_INTEL,
2063 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
2064 .subvendor = PCI_ANY_ID,
2065 .subdevice = PCI_ANY_ID,
2066 .setup = ce4100_serial_setup,
2067 },
2068 {
2069 .vendor = PCI_VENDOR_ID_INTEL,
2070 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
2071 .subvendor = PCI_ANY_ID,
2072 .subdevice = PCI_ANY_ID,
2073 .setup = kt_serial_setup,
2074 },
2075 /*
2076 * ITE
2077 */
2078 {
2079 .vendor = PCI_VENDOR_ID_ITE,
2080 .device = PCI_DEVICE_ID_ITE_8872,
2081 .subvendor = PCI_ANY_ID,
2082 .subdevice = PCI_ANY_ID,
2083 .init = pci_ite887x_init,
2084 .setup = pci_default_setup,
2085 .exit = pci_ite887x_exit,
2086 },
2087 /*
2088 * National Instruments
2089 */
2090 {
2091 .vendor = PCI_VENDOR_ID_NI,
2092 .device = PCI_DEVICE_ID_NI_PCI23216,
2093 .subvendor = PCI_ANY_ID,
2094 .subdevice = PCI_ANY_ID,
2095 .init = pci_ni8420_init,
2096 .setup = pci_default_setup,
2097 .exit = pci_ni8420_exit,
2098 },
2099 {
2100 .vendor = PCI_VENDOR_ID_NI,
2101 .device = PCI_DEVICE_ID_NI_PCI2328,
2102 .subvendor = PCI_ANY_ID,
2103 .subdevice = PCI_ANY_ID,
2104 .init = pci_ni8420_init,
2105 .setup = pci_default_setup,
2106 .exit = pci_ni8420_exit,
2107 },
2108 {
2109 .vendor = PCI_VENDOR_ID_NI,
2110 .device = PCI_DEVICE_ID_NI_PCI2324,
2111 .subvendor = PCI_ANY_ID,
2112 .subdevice = PCI_ANY_ID,
2113 .init = pci_ni8420_init,
2114 .setup = pci_default_setup,
2115 .exit = pci_ni8420_exit,
2116 },
2117 {
2118 .vendor = PCI_VENDOR_ID_NI,
2119 .device = PCI_DEVICE_ID_NI_PCI2322,
2120 .subvendor = PCI_ANY_ID,
2121 .subdevice = PCI_ANY_ID,
2122 .init = pci_ni8420_init,
2123 .setup = pci_default_setup,
2124 .exit = pci_ni8420_exit,
2125 },
2126 {
2127 .vendor = PCI_VENDOR_ID_NI,
2128 .device = PCI_DEVICE_ID_NI_PCI2324I,
2129 .subvendor = PCI_ANY_ID,
2130 .subdevice = PCI_ANY_ID,
2131 .init = pci_ni8420_init,
2132 .setup = pci_default_setup,
2133 .exit = pci_ni8420_exit,
2134 },
2135 {
2136 .vendor = PCI_VENDOR_ID_NI,
2137 .device = PCI_DEVICE_ID_NI_PCI2322I,
2138 .subvendor = PCI_ANY_ID,
2139 .subdevice = PCI_ANY_ID,
2140 .init = pci_ni8420_init,
2141 .setup = pci_default_setup,
2142 .exit = pci_ni8420_exit,
2143 },
2144 {
2145 .vendor = PCI_VENDOR_ID_NI,
2146 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
2147 .subvendor = PCI_ANY_ID,
2148 .subdevice = PCI_ANY_ID,
2149 .init = pci_ni8420_init,
2150 .setup = pci_default_setup,
2151 .exit = pci_ni8420_exit,
2152 },
2153 {
2154 .vendor = PCI_VENDOR_ID_NI,
2155 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
2156 .subvendor = PCI_ANY_ID,
2157 .subdevice = PCI_ANY_ID,
2158 .init = pci_ni8420_init,
2159 .setup = pci_default_setup,
2160 .exit = pci_ni8420_exit,
2161 },
2162 {
2163 .vendor = PCI_VENDOR_ID_NI,
2164 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
2165 .subvendor = PCI_ANY_ID,
2166 .subdevice = PCI_ANY_ID,
2167 .init = pci_ni8420_init,
2168 .setup = pci_default_setup,
2169 .exit = pci_ni8420_exit,
2170 },
2171 {
2172 .vendor = PCI_VENDOR_ID_NI,
2173 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
2174 .subvendor = PCI_ANY_ID,
2175 .subdevice = PCI_ANY_ID,
2176 .init = pci_ni8420_init,
2177 .setup = pci_default_setup,
2178 .exit = pci_ni8420_exit,
2179 },
2180 {
2181 .vendor = PCI_VENDOR_ID_NI,
2182 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2183 .subvendor = PCI_ANY_ID,
2184 .subdevice = PCI_ANY_ID,
2185 .init = pci_ni8420_init,
2186 .setup = pci_default_setup,
2187 .exit = pci_ni8420_exit,
2188 },
2189 {
2190 .vendor = PCI_VENDOR_ID_NI,
2191 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2192 .subvendor = PCI_ANY_ID,
2193 .subdevice = PCI_ANY_ID,
2194 .init = pci_ni8420_init,
2195 .setup = pci_default_setup,
2196 .exit = pci_ni8420_exit,
2197 },
2198 {
2199 .vendor = PCI_VENDOR_ID_NI,
2200 .device = PCI_ANY_ID,
2201 .subvendor = PCI_ANY_ID,
2202 .subdevice = PCI_ANY_ID,
2203 .init = pci_ni8430_init,
2204 .setup = pci_ni8430_setup,
2205 .exit = pci_ni8430_exit,
2206 },
2207 /* Quatech */
2208 {
2209 .vendor = PCI_VENDOR_ID_QUATECH,
2210 .device = PCI_ANY_ID,
2211 .subvendor = PCI_ANY_ID,
2212 .subdevice = PCI_ANY_ID,
2213 .init = pci_quatech_init,
2214 .setup = pci_quatech_setup,
2215 },
2216 /*
2217 * Panacom
2218 */
2219 {
2220 .vendor = PCI_VENDOR_ID_PANACOM,
2221 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2222 .subvendor = PCI_ANY_ID,
2223 .subdevice = PCI_ANY_ID,
2224 .init = pci_plx9050_init,
2225 .setup = pci_default_setup,
2226 .exit = pci_plx9050_exit,
2227 },
2228 {
2229 .vendor = PCI_VENDOR_ID_PANACOM,
2230 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2231 .subvendor = PCI_ANY_ID,
2232 .subdevice = PCI_ANY_ID,
2233 .init = pci_plx9050_init,
2234 .setup = pci_default_setup,
2235 .exit = pci_plx9050_exit,
2236 },
2237 /*
2238 * PLX
2239 */
2240 {
2241 .vendor = PCI_VENDOR_ID_PLX,
2242 .device = PCI_DEVICE_ID_PLX_9050,
2243 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2244 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2245 .init = pci_plx9050_init,
2246 .setup = pci_default_setup,
2247 .exit = pci_plx9050_exit,
2248 },
2249 {
2250 .vendor = PCI_VENDOR_ID_PLX,
2251 .device = PCI_DEVICE_ID_PLX_9050,
2252 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2253 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2254 .init = pci_plx9050_init,
2255 .setup = pci_default_setup,
2256 .exit = pci_plx9050_exit,
2257 },
2258 {
2259 .vendor = PCI_VENDOR_ID_PLX,
2260 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2261 .subvendor = PCI_VENDOR_ID_PLX,
2262 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2263 .init = pci_plx9050_init,
2264 .setup = pci_default_setup,
2265 .exit = pci_plx9050_exit,
2266 },
2267 /*
2268 * SBS Technologies, Inc., PMC-OCTALPRO 232
2269 */
2270 {
2271 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2272 .device = PCI_DEVICE_ID_OCTPRO,
2273 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2274 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2275 .init = sbs_init,
2276 .setup = sbs_setup,
2277 .exit = sbs_exit,
2278 },
2279 /*
2280 * SBS Technologies, Inc., PMC-OCTALPRO 422
2281 */
2282 {
2283 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2284 .device = PCI_DEVICE_ID_OCTPRO,
2285 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2286 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2287 .init = sbs_init,
2288 .setup = sbs_setup,
2289 .exit = sbs_exit,
2290 },
2291 /*
2292 * SBS Technologies, Inc., P-Octal 232
2293 */
2294 {
2295 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2296 .device = PCI_DEVICE_ID_OCTPRO,
2297 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2298 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2299 .init = sbs_init,
2300 .setup = sbs_setup,
2301 .exit = sbs_exit,
2302 },
2303 /*
2304 * SBS Technologies, Inc., P-Octal 422
2305 */
2306 {
2307 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2308 .device = PCI_DEVICE_ID_OCTPRO,
2309 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2310 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2311 .init = sbs_init,
2312 .setup = sbs_setup,
2313 .exit = sbs_exit,
2314 },
2315 /*
2316 * SIIG cards - these may be called via parport_serial
2317 */
2318 {
2319 .vendor = PCI_VENDOR_ID_SIIG,
2320 .device = PCI_ANY_ID,
2321 .subvendor = PCI_ANY_ID,
2322 .subdevice = PCI_ANY_ID,
2323 .init = pci_siig_init,
2324 .setup = pci_siig_setup,
2325 },
2326 /*
2327 * Titan cards
2328 */
2329 {
2330 .vendor = PCI_VENDOR_ID_TITAN,
2331 .device = PCI_DEVICE_ID_TITAN_400L,
2332 .subvendor = PCI_ANY_ID,
2333 .subdevice = PCI_ANY_ID,
2334 .setup = titan_400l_800l_setup,
2335 },
2336 {
2337 .vendor = PCI_VENDOR_ID_TITAN,
2338 .device = PCI_DEVICE_ID_TITAN_800L,
2339 .subvendor = PCI_ANY_ID,
2340 .subdevice = PCI_ANY_ID,
2341 .setup = titan_400l_800l_setup,
2342 },
2343 /*
2344 * Timedia cards
2345 */
2346 {
2347 .vendor = PCI_VENDOR_ID_TIMEDIA,
2348 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2349 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2350 .subdevice = PCI_ANY_ID,
2351 .probe = pci_timedia_probe,
2352 .init = pci_timedia_init,
2353 .setup = pci_timedia_setup,
2354 },
2355 {
2356 .vendor = PCI_VENDOR_ID_TIMEDIA,
2357 .device = PCI_ANY_ID,
2358 .subvendor = PCI_ANY_ID,
2359 .subdevice = PCI_ANY_ID,
2360 .setup = pci_timedia_setup,
2361 },
2362 /*
2363 * Sunix PCI serial boards
2364 */
2365 {
2366 .vendor = PCI_VENDOR_ID_SUNIX,
2367 .device = PCI_DEVICE_ID_SUNIX_1999,
2368 .subvendor = PCI_VENDOR_ID_SUNIX,
2369 .subdevice = PCI_ANY_ID,
2370 .setup = pci_sunix_setup,
2371 },
2372 /*
2373 * Xircom cards
2374 */
2375 {
2376 .vendor = PCI_VENDOR_ID_XIRCOM,
2377 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2378 .subvendor = PCI_ANY_ID,
2379 .subdevice = PCI_ANY_ID,
2380 .init = pci_xircom_init,
2381 .setup = pci_default_setup,
2382 },
2383 /*
2384 * Netmos cards - these may be called via parport_serial
2385 */
2386 {
2387 .vendor = PCI_VENDOR_ID_NETMOS,
2388 .device = PCI_ANY_ID,
2389 .subvendor = PCI_ANY_ID,
2390 .subdevice = PCI_ANY_ID,
2391 .init = pci_netmos_init,
2392 .setup = pci_netmos_9900_setup,
2393 },
2394 /*
2395 * EndRun Technologies
2396 */
2397 {
2398 .vendor = PCI_VENDOR_ID_ENDRUN,
2399 .device = PCI_ANY_ID,
2400 .subvendor = PCI_ANY_ID,
2401 .subdevice = PCI_ANY_ID,
2402 .init = pci_oxsemi_tornado_init,
2403 .setup = pci_default_setup,
2404 },
2405 /*
2406 * For Oxford Semiconductor Tornado based devices
2407 */
2408 {
2409 .vendor = PCI_VENDOR_ID_OXSEMI,
2410 .device = PCI_ANY_ID,
2411 .subvendor = PCI_ANY_ID,
2412 .subdevice = PCI_ANY_ID,
2413 .init = pci_oxsemi_tornado_init,
2414 .setup = pci_oxsemi_tornado_setup,
2415 },
2416 {
2417 .vendor = PCI_VENDOR_ID_MAINPINE,
2418 .device = PCI_ANY_ID,
2419 .subvendor = PCI_ANY_ID,
2420 .subdevice = PCI_ANY_ID,
2421 .init = pci_oxsemi_tornado_init,
2422 .setup = pci_oxsemi_tornado_setup,
2423 },
2424 {
2425 .vendor = PCI_VENDOR_ID_DIGI,
2426 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2427 .subvendor = PCI_SUBVENDOR_ID_IBM,
2428 .subdevice = PCI_ANY_ID,
2429 .init = pci_oxsemi_tornado_init,
2430 .setup = pci_oxsemi_tornado_setup,
2431 },
2432 /*
2433 * Brainboxes devices - all Oxsemi based
2434 */
2435 {
2436 .vendor = PCI_VENDOR_ID_INTASHIELD,
2437 .device = 0x4027,
2438 .subvendor = PCI_ANY_ID,
2439 .subdevice = PCI_ANY_ID,
2440 .init = pci_oxsemi_tornado_init,
2441 .setup = pci_oxsemi_tornado_setup,
2442 },
2443 {
2444 .vendor = PCI_VENDOR_ID_INTASHIELD,
2445 .device = 0x4028,
2446 .subvendor = PCI_ANY_ID,
2447 .subdevice = PCI_ANY_ID,
2448 .init = pci_oxsemi_tornado_init,
2449 .setup = pci_oxsemi_tornado_setup,
2450 },
2451 {
2452 .vendor = PCI_VENDOR_ID_INTASHIELD,
2453 .device = 0x4029,
2454 .subvendor = PCI_ANY_ID,
2455 .subdevice = PCI_ANY_ID,
2456 .init = pci_oxsemi_tornado_init,
2457 .setup = pci_oxsemi_tornado_setup,
2458 },
2459 {
2460 .vendor = PCI_VENDOR_ID_INTASHIELD,
2461 .device = 0x4019,
2462 .subvendor = PCI_ANY_ID,
2463 .subdevice = PCI_ANY_ID,
2464 .init = pci_oxsemi_tornado_init,
2465 .setup = pci_oxsemi_tornado_setup,
2466 },
2467 {
2468 .vendor = PCI_VENDOR_ID_INTASHIELD,
2469 .device = 0x4016,
2470 .subvendor = PCI_ANY_ID,
2471 .subdevice = PCI_ANY_ID,
2472 .init = pci_oxsemi_tornado_init,
2473 .setup = pci_oxsemi_tornado_setup,
2474 },
2475 {
2476 .vendor = PCI_VENDOR_ID_INTASHIELD,
2477 .device = 0x4015,
2478 .subvendor = PCI_ANY_ID,
2479 .subdevice = PCI_ANY_ID,
2480 .init = pci_oxsemi_tornado_init,
2481 .setup = pci_oxsemi_tornado_setup,
2482 },
2483 {
2484 .vendor = PCI_VENDOR_ID_INTASHIELD,
2485 .device = 0x400A,
2486 .subvendor = PCI_ANY_ID,
2487 .subdevice = PCI_ANY_ID,
2488 .init = pci_oxsemi_tornado_init,
2489 .setup = pci_oxsemi_tornado_setup,
2490 },
2491 {
2492 .vendor = PCI_VENDOR_ID_INTASHIELD,
2493 .device = 0x400E,
2494 .subvendor = PCI_ANY_ID,
2495 .subdevice = PCI_ANY_ID,
2496 .init = pci_oxsemi_tornado_init,
2497 .setup = pci_oxsemi_tornado_setup,
2498 },
2499 {
2500 .vendor = PCI_VENDOR_ID_INTASHIELD,
2501 .device = 0x400C,
2502 .subvendor = PCI_ANY_ID,
2503 .subdevice = PCI_ANY_ID,
2504 .init = pci_oxsemi_tornado_init,
2505 .setup = pci_oxsemi_tornado_setup,
2506 },
2507 {
2508 .vendor = PCI_VENDOR_ID_INTASHIELD,
2509 .device = 0x400B,
2510 .subvendor = PCI_ANY_ID,
2511 .subdevice = PCI_ANY_ID,
2512 .init = pci_oxsemi_tornado_init,
2513 .setup = pci_oxsemi_tornado_setup,
2514 },
2515 {
2516 .vendor = PCI_VENDOR_ID_INTASHIELD,
2517 .device = 0x400F,
2518 .subvendor = PCI_ANY_ID,
2519 .subdevice = PCI_ANY_ID,
2520 .init = pci_oxsemi_tornado_init,
2521 .setup = pci_oxsemi_tornado_setup,
2522 },
2523 {
2524 .vendor = PCI_VENDOR_ID_INTASHIELD,
2525 .device = 0x4010,
2526 .subvendor = PCI_ANY_ID,
2527 .subdevice = PCI_ANY_ID,
2528 .init = pci_oxsemi_tornado_init,
2529 .setup = pci_oxsemi_tornado_setup,
2530 },
2531 {
2532 .vendor = PCI_VENDOR_ID_INTASHIELD,
2533 .device = 0x4011,
2534 .subvendor = PCI_ANY_ID,
2535 .subdevice = PCI_ANY_ID,
2536 .init = pci_oxsemi_tornado_init,
2537 .setup = pci_oxsemi_tornado_setup,
2538 },
2539 {
2540 .vendor = PCI_VENDOR_ID_INTASHIELD,
2541 .device = 0x401D,
2542 .subvendor = PCI_ANY_ID,
2543 .subdevice = PCI_ANY_ID,
2544 .init = pci_oxsemi_tornado_init,
2545 .setup = pci_oxsemi_tornado_setup,
2546 },
2547 {
2548 .vendor = PCI_VENDOR_ID_INTASHIELD,
2549 .device = 0x401E,
2550 .subvendor = PCI_ANY_ID,
2551 .subdevice = PCI_ANY_ID,
2552 .init = pci_oxsemi_tornado_init,
2553 .setup = pci_oxsemi_tornado_setup,
2554 },
2555 {
2556 .vendor = PCI_VENDOR_ID_INTASHIELD,
2557 .device = 0x4013,
2558 .subvendor = PCI_ANY_ID,
2559 .subdevice = PCI_ANY_ID,
2560 .init = pci_oxsemi_tornado_init,
2561 .setup = pci_oxsemi_tornado_setup,
2562 },
2563 {
2564 .vendor = PCI_VENDOR_ID_INTASHIELD,
2565 .device = 0x4017,
2566 .subvendor = PCI_ANY_ID,
2567 .subdevice = PCI_ANY_ID,
2568 .init = pci_oxsemi_tornado_init,
2569 .setup = pci_oxsemi_tornado_setup,
2570 },
2571 {
2572 .vendor = PCI_VENDOR_ID_INTASHIELD,
2573 .device = 0x4018,
2574 .subvendor = PCI_ANY_ID,
2575 .subdevice = PCI_ANY_ID,
2576 .init = pci_oxsemi_tornado_init,
2577 .setup = pci_oxsemi_tornado_setup,
2578 },
2579 {
2580 .vendor = PCI_VENDOR_ID_INTASHIELD,
2581 .device = 0x4026,
2582 .subvendor = PCI_ANY_ID,
2583 .subdevice = PCI_ANY_ID,
2584 .init = pci_oxsemi_tornado_init,
2585 .setup = pci_oxsemi_tornado_setup,
2586 },
2587 {
2588 .vendor = PCI_VENDOR_ID_INTASHIELD,
2589 .device = 0x4021,
2590 .subvendor = PCI_ANY_ID,
2591 .subdevice = PCI_ANY_ID,
2592 .init = pci_oxsemi_tornado_init,
2593 .setup = pci_oxsemi_tornado_setup,
2594 },
2595 {
2596 .vendor = PCI_VENDOR_ID_INTEL,
2597 .device = 0x8811,
2598 .subvendor = PCI_ANY_ID,
2599 .subdevice = PCI_ANY_ID,
2600 .init = pci_eg20t_init,
2601 .setup = pci_default_setup,
2602 },
2603 {
2604 .vendor = PCI_VENDOR_ID_INTEL,
2605 .device = 0x8812,
2606 .subvendor = PCI_ANY_ID,
2607 .subdevice = PCI_ANY_ID,
2608 .init = pci_eg20t_init,
2609 .setup = pci_default_setup,
2610 },
2611 {
2612 .vendor = PCI_VENDOR_ID_INTEL,
2613 .device = 0x8813,
2614 .subvendor = PCI_ANY_ID,
2615 .subdevice = PCI_ANY_ID,
2616 .init = pci_eg20t_init,
2617 .setup = pci_default_setup,
2618 },
2619 {
2620 .vendor = PCI_VENDOR_ID_INTEL,
2621 .device = 0x8814,
2622 .subvendor = PCI_ANY_ID,
2623 .subdevice = PCI_ANY_ID,
2624 .init = pci_eg20t_init,
2625 .setup = pci_default_setup,
2626 },
2627 {
2628 .vendor = 0x10DB,
2629 .device = 0x8027,
2630 .subvendor = PCI_ANY_ID,
2631 .subdevice = PCI_ANY_ID,
2632 .init = pci_eg20t_init,
2633 .setup = pci_default_setup,
2634 },
2635 {
2636 .vendor = 0x10DB,
2637 .device = 0x8028,
2638 .subvendor = PCI_ANY_ID,
2639 .subdevice = PCI_ANY_ID,
2640 .init = pci_eg20t_init,
2641 .setup = pci_default_setup,
2642 },
2643 {
2644 .vendor = 0x10DB,
2645 .device = 0x8029,
2646 .subvendor = PCI_ANY_ID,
2647 .subdevice = PCI_ANY_ID,
2648 .init = pci_eg20t_init,
2649 .setup = pci_default_setup,
2650 },
2651 {
2652 .vendor = 0x10DB,
2653 .device = 0x800C,
2654 .subvendor = PCI_ANY_ID,
2655 .subdevice = PCI_ANY_ID,
2656 .init = pci_eg20t_init,
2657 .setup = pci_default_setup,
2658 },
2659 {
2660 .vendor = 0x10DB,
2661 .device = 0x800D,
2662 .subvendor = PCI_ANY_ID,
2663 .subdevice = PCI_ANY_ID,
2664 .init = pci_eg20t_init,
2665 .setup = pci_default_setup,
2666 },
2667 /*
2668 * Cronyx Omega PCI (PLX-chip based)
2669 */
2670 {
2671 .vendor = PCI_VENDOR_ID_PLX,
2672 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2673 .subvendor = PCI_ANY_ID,
2674 .subdevice = PCI_ANY_ID,
2675 .setup = pci_omegapci_setup,
2676 },
2677 /* WCH CH353 1S1P card (16550 clone) */
2678 {
2679 .vendor = PCI_VENDOR_ID_WCH,
2680 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2681 .subvendor = PCI_ANY_ID,
2682 .subdevice = PCI_ANY_ID,
2683 .setup = pci_wch_ch353_setup,
2684 },
2685 /* WCH CH353 2S1P card (16550 clone) */
2686 {
2687 .vendor = PCI_VENDOR_ID_WCH,
2688 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2689 .subvendor = PCI_ANY_ID,
2690 .subdevice = PCI_ANY_ID,
2691 .setup = pci_wch_ch353_setup,
2692 },
2693 /* WCH CH353 4S card (16550 clone) */
2694 {
2695 .vendor = PCI_VENDOR_ID_WCH,
2696 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2697 .subvendor = PCI_ANY_ID,
2698 .subdevice = PCI_ANY_ID,
2699 .setup = pci_wch_ch353_setup,
2700 },
2701 /* WCH CH353 2S1PF card (16550 clone) */
2702 {
2703 .vendor = PCI_VENDOR_ID_WCH,
2704 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2705 .subvendor = PCI_ANY_ID,
2706 .subdevice = PCI_ANY_ID,
2707 .setup = pci_wch_ch353_setup,
2708 },
2709 /* WCH CH352 2S card (16550 clone) */
2710 {
2711 .vendor = PCI_VENDOR_ID_WCH,
2712 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2713 .subvendor = PCI_ANY_ID,
2714 .subdevice = PCI_ANY_ID,
2715 .setup = pci_wch_ch353_setup,
2716 },
2717 /* WCH CH355 4S card (16550 clone) */
2718 {
2719 .vendor = PCI_VENDOR_ID_WCH,
2720 .device = PCI_DEVICE_ID_WCH_CH355_4S,
2721 .subvendor = PCI_ANY_ID,
2722 .subdevice = PCI_ANY_ID,
2723 .setup = pci_wch_ch355_setup,
2724 },
2725 /* WCH CH382 2S card (16850 clone) */
2726 {
2727 .vendor = PCIE_VENDOR_ID_WCH,
2728 .device = PCIE_DEVICE_ID_WCH_CH382_2S,
2729 .subvendor = PCI_ANY_ID,
2730 .subdevice = PCI_ANY_ID,
2731 .setup = pci_wch_ch38x_setup,
2732 },
2733 /* WCH CH382 2S1P card (16850 clone) */
2734 {
2735 .vendor = PCIE_VENDOR_ID_WCH,
2736 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2737 .subvendor = PCI_ANY_ID,
2738 .subdevice = PCI_ANY_ID,
2739 .setup = pci_wch_ch38x_setup,
2740 },
2741 /* WCH CH384 4S card (16850 clone) */
2742 {
2743 .vendor = PCIE_VENDOR_ID_WCH,
2744 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2745 .subvendor = PCI_ANY_ID,
2746 .subdevice = PCI_ANY_ID,
2747 .setup = pci_wch_ch38x_setup,
2748 },
2749 /* WCH CH384 8S card (16850 clone) */
2750 {
2751 .vendor = PCIE_VENDOR_ID_WCH,
2752 .device = PCIE_DEVICE_ID_WCH_CH384_8S,
2753 .subvendor = PCI_ANY_ID,
2754 .subdevice = PCI_ANY_ID,
2755 .init = pci_wch_ch38x_init,
2756 .exit = pci_wch_ch38x_exit,
2757 .setup = pci_wch_ch38x_setup,
2758 },
2759 /*
2760 * Broadcom TruManage (NetXtreme)
2761 */
2762 {
2763 .vendor = PCI_VENDOR_ID_BROADCOM,
2764 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2765 .subvendor = PCI_ANY_ID,
2766 .subdevice = PCI_ANY_ID,
2767 .setup = pci_brcm_trumanage_setup,
2768 },
2769 {
2770 .vendor = 0x1c29,
2771 .device = 0x1104,
2772 .subvendor = PCI_ANY_ID,
2773 .subdevice = PCI_ANY_ID,
2774 .setup = pci_fintek_setup,
2775 .init = pci_fintek_init,
2776 },
2777 {
2778 .vendor = 0x1c29,
2779 .device = 0x1108,
2780 .subvendor = PCI_ANY_ID,
2781 .subdevice = PCI_ANY_ID,
2782 .setup = pci_fintek_setup,
2783 .init = pci_fintek_init,
2784 },
2785 {
2786 .vendor = 0x1c29,
2787 .device = 0x1112,
2788 .subvendor = PCI_ANY_ID,
2789 .subdevice = PCI_ANY_ID,
2790 .setup = pci_fintek_setup,
2791 .init = pci_fintek_init,
2792 },
2793 /*
2794 * MOXA
2795 */
2796 {
2797 .vendor = PCI_VENDOR_ID_MOXA,
2798 .device = PCI_ANY_ID,
2799 .subvendor = PCI_ANY_ID,
2800 .subdevice = PCI_ANY_ID,
2801 .setup = pci_moxa_setup,
2802 },
2803 {
2804 .vendor = 0x1c29,
2805 .device = 0x1204,
2806 .subvendor = PCI_ANY_ID,
2807 .subdevice = PCI_ANY_ID,
2808 .setup = pci_fintek_f815xxa_setup,
2809 .init = pci_fintek_f815xxa_init,
2810 },
2811 {
2812 .vendor = 0x1c29,
2813 .device = 0x1208,
2814 .subvendor = PCI_ANY_ID,
2815 .subdevice = PCI_ANY_ID,
2816 .setup = pci_fintek_f815xxa_setup,
2817 .init = pci_fintek_f815xxa_init,
2818 },
2819 {
2820 .vendor = 0x1c29,
2821 .device = 0x1212,
2822 .subvendor = PCI_ANY_ID,
2823 .subdevice = PCI_ANY_ID,
2824 .setup = pci_fintek_f815xxa_setup,
2825 .init = pci_fintek_f815xxa_init,
2826 },
2827
2828 /*
2829 * Default "match everything" terminator entry
2830 */
2831 {
2832 .vendor = PCI_ANY_ID,
2833 .device = PCI_ANY_ID,
2834 .subvendor = PCI_ANY_ID,
2835 .subdevice = PCI_ANY_ID,
2836 .setup = pci_default_setup,
2837 }
2838 };
2839
quirk_id_matches(u32 quirk_id,u32 dev_id)2840 static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2841 {
2842 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2843 }
2844
find_quirk(struct pci_dev * dev)2845 static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2846 {
2847 struct pci_serial_quirk *quirk;
2848
2849 for (quirk = pci_serial_quirks; ; quirk++)
2850 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2851 quirk_id_matches(quirk->device, dev->device) &&
2852 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2853 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
2854 break;
2855 return quirk;
2856 }
2857
2858 /*
2859 * This is the configuration table for all of the PCI serial boards
2860 * which we support. It is directly indexed by the pci_board_num_t enum
2861 * value, which is encoded in the pci_device_id PCI probe table's
2862 * driver_data member.
2863 *
2864 * The makeup of these names are:
2865 * pbn_bn{_bt}_n_baud{_offsetinhex}
2866 *
2867 * bn = PCI BAR number
2868 * bt = Index using PCI BARs
2869 * n = number of serial ports
2870 * baud = baud rate
2871 * offsetinhex = offset for each sequential port (in hex)
2872 *
2873 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
2874 *
2875 * Please note: in theory if n = 1, _bt infix should make no difference.
2876 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2877 */
2878 enum pci_board_num_t {
2879 pbn_default = 0,
2880
2881 pbn_b0_1_115200,
2882 pbn_b0_2_115200,
2883 pbn_b0_4_115200,
2884 pbn_b0_5_115200,
2885 pbn_b0_8_115200,
2886
2887 pbn_b0_1_921600,
2888 pbn_b0_2_921600,
2889 pbn_b0_4_921600,
2890
2891 pbn_b0_2_1130000,
2892
2893 pbn_b0_4_1152000,
2894
2895 pbn_b0_4_1250000,
2896
2897 pbn_b0_2_1843200,
2898 pbn_b0_4_1843200,
2899
2900 pbn_b0_1_15625000,
2901
2902 pbn_b0_bt_1_115200,
2903 pbn_b0_bt_2_115200,
2904 pbn_b0_bt_4_115200,
2905 pbn_b0_bt_8_115200,
2906
2907 pbn_b0_bt_1_460800,
2908 pbn_b0_bt_2_460800,
2909 pbn_b0_bt_4_460800,
2910
2911 pbn_b0_bt_1_921600,
2912 pbn_b0_bt_2_921600,
2913 pbn_b0_bt_4_921600,
2914 pbn_b0_bt_8_921600,
2915
2916 pbn_b1_1_115200,
2917 pbn_b1_2_115200,
2918 pbn_b1_4_115200,
2919 pbn_b1_8_115200,
2920 pbn_b1_16_115200,
2921
2922 pbn_b1_1_921600,
2923 pbn_b1_2_921600,
2924 pbn_b1_4_921600,
2925 pbn_b1_8_921600,
2926
2927 pbn_b1_2_1250000,
2928
2929 pbn_b1_bt_1_115200,
2930 pbn_b1_bt_2_115200,
2931 pbn_b1_bt_4_115200,
2932
2933 pbn_b1_bt_2_921600,
2934
2935 pbn_b1_1_1382400,
2936 pbn_b1_2_1382400,
2937 pbn_b1_4_1382400,
2938 pbn_b1_8_1382400,
2939
2940 pbn_b2_1_115200,
2941 pbn_b2_2_115200,
2942 pbn_b2_4_115200,
2943 pbn_b2_8_115200,
2944
2945 pbn_b2_1_460800,
2946 pbn_b2_4_460800,
2947 pbn_b2_8_460800,
2948 pbn_b2_16_460800,
2949
2950 pbn_b2_1_921600,
2951 pbn_b2_4_921600,
2952 pbn_b2_8_921600,
2953
2954 pbn_b2_8_1152000,
2955
2956 pbn_b2_bt_1_115200,
2957 pbn_b2_bt_2_115200,
2958 pbn_b2_bt_4_115200,
2959
2960 pbn_b2_bt_2_921600,
2961 pbn_b2_bt_4_921600,
2962
2963 pbn_b3_2_115200,
2964 pbn_b3_4_115200,
2965 pbn_b3_8_115200,
2966
2967 pbn_b4_bt_2_921600,
2968 pbn_b4_bt_4_921600,
2969 pbn_b4_bt_8_921600,
2970
2971 /*
2972 * Board-specific versions.
2973 */
2974 pbn_panacom,
2975 pbn_panacom2,
2976 pbn_panacom4,
2977 pbn_plx_romulus,
2978 pbn_oxsemi,
2979 pbn_oxsemi_1_15625000,
2980 pbn_oxsemi_2_15625000,
2981 pbn_oxsemi_4_15625000,
2982 pbn_oxsemi_8_15625000,
2983 pbn_intel_i960,
2984 pbn_sgi_ioc3,
2985 pbn_computone_4,
2986 pbn_computone_6,
2987 pbn_computone_8,
2988 pbn_sbsxrsio,
2989 pbn_pasemi_1682M,
2990 pbn_ni8430_2,
2991 pbn_ni8430_4,
2992 pbn_ni8430_8,
2993 pbn_ni8430_16,
2994 pbn_ADDIDATA_PCIe_1_3906250,
2995 pbn_ADDIDATA_PCIe_2_3906250,
2996 pbn_ADDIDATA_PCIe_4_3906250,
2997 pbn_ADDIDATA_PCIe_8_3906250,
2998 pbn_ce4100_1_115200,
2999 pbn_omegapci,
3000 pbn_NETMOS9900_2s_115200,
3001 pbn_brcm_trumanage,
3002 pbn_fintek_4,
3003 pbn_fintek_8,
3004 pbn_fintek_12,
3005 pbn_fintek_F81504A,
3006 pbn_fintek_F81508A,
3007 pbn_fintek_F81512A,
3008 pbn_wch382_2,
3009 pbn_wch384_4,
3010 pbn_wch384_8,
3011 pbn_sunix_pci_1s,
3012 pbn_sunix_pci_2s,
3013 pbn_sunix_pci_4s,
3014 pbn_sunix_pci_8s,
3015 pbn_sunix_pci_16s,
3016 pbn_titan_1_4000000,
3017 pbn_titan_2_4000000,
3018 pbn_titan_4_4000000,
3019 pbn_titan_8_4000000,
3020 pbn_moxa8250_2p,
3021 pbn_moxa8250_4p,
3022 pbn_moxa8250_8p,
3023 };
3024
3025 /*
3026 * uart_offset - the space between channels
3027 * reg_shift - describes how the UART registers are mapped
3028 * to PCI memory by the card.
3029 * For example IER register on SBS, Inc. PMC-OctPro is located at
3030 * offset 0x10 from the UART base, while UART_IER is defined as 1
3031 * in include/linux/serial_reg.h,
3032 * see first lines of serial_in() and serial_out() in 8250.c
3033 */
3034
3035 static struct pciserial_board pci_boards[] = {
3036 [pbn_default] = {
3037 .flags = FL_BASE0,
3038 .num_ports = 1,
3039 .base_baud = 115200,
3040 .uart_offset = 8,
3041 },
3042 [pbn_b0_1_115200] = {
3043 .flags = FL_BASE0,
3044 .num_ports = 1,
3045 .base_baud = 115200,
3046 .uart_offset = 8,
3047 },
3048 [pbn_b0_2_115200] = {
3049 .flags = FL_BASE0,
3050 .num_ports = 2,
3051 .base_baud = 115200,
3052 .uart_offset = 8,
3053 },
3054 [pbn_b0_4_115200] = {
3055 .flags = FL_BASE0,
3056 .num_ports = 4,
3057 .base_baud = 115200,
3058 .uart_offset = 8,
3059 },
3060 [pbn_b0_5_115200] = {
3061 .flags = FL_BASE0,
3062 .num_ports = 5,
3063 .base_baud = 115200,
3064 .uart_offset = 8,
3065 },
3066 [pbn_b0_8_115200] = {
3067 .flags = FL_BASE0,
3068 .num_ports = 8,
3069 .base_baud = 115200,
3070 .uart_offset = 8,
3071 },
3072 [pbn_b0_1_921600] = {
3073 .flags = FL_BASE0,
3074 .num_ports = 1,
3075 .base_baud = 921600,
3076 .uart_offset = 8,
3077 },
3078 [pbn_b0_2_921600] = {
3079 .flags = FL_BASE0,
3080 .num_ports = 2,
3081 .base_baud = 921600,
3082 .uart_offset = 8,
3083 },
3084 [pbn_b0_4_921600] = {
3085 .flags = FL_BASE0,
3086 .num_ports = 4,
3087 .base_baud = 921600,
3088 .uart_offset = 8,
3089 },
3090
3091 [pbn_b0_2_1130000] = {
3092 .flags = FL_BASE0,
3093 .num_ports = 2,
3094 .base_baud = 1130000,
3095 .uart_offset = 8,
3096 },
3097
3098 [pbn_b0_4_1152000] = {
3099 .flags = FL_BASE0,
3100 .num_ports = 4,
3101 .base_baud = 1152000,
3102 .uart_offset = 8,
3103 },
3104
3105 [pbn_b0_4_1250000] = {
3106 .flags = FL_BASE0,
3107 .num_ports = 4,
3108 .base_baud = 1250000,
3109 .uart_offset = 8,
3110 },
3111
3112 [pbn_b0_2_1843200] = {
3113 .flags = FL_BASE0,
3114 .num_ports = 2,
3115 .base_baud = 1843200,
3116 .uart_offset = 8,
3117 },
3118 [pbn_b0_4_1843200] = {
3119 .flags = FL_BASE0,
3120 .num_ports = 4,
3121 .base_baud = 1843200,
3122 .uart_offset = 8,
3123 },
3124
3125 [pbn_b0_1_15625000] = {
3126 .flags = FL_BASE0,
3127 .num_ports = 1,
3128 .base_baud = 15625000,
3129 .uart_offset = 8,
3130 },
3131
3132 [pbn_b0_bt_1_115200] = {
3133 .flags = FL_BASE0|FL_BASE_BARS,
3134 .num_ports = 1,
3135 .base_baud = 115200,
3136 .uart_offset = 8,
3137 },
3138 [pbn_b0_bt_2_115200] = {
3139 .flags = FL_BASE0|FL_BASE_BARS,
3140 .num_ports = 2,
3141 .base_baud = 115200,
3142 .uart_offset = 8,
3143 },
3144 [pbn_b0_bt_4_115200] = {
3145 .flags = FL_BASE0|FL_BASE_BARS,
3146 .num_ports = 4,
3147 .base_baud = 115200,
3148 .uart_offset = 8,
3149 },
3150 [pbn_b0_bt_8_115200] = {
3151 .flags = FL_BASE0|FL_BASE_BARS,
3152 .num_ports = 8,
3153 .base_baud = 115200,
3154 .uart_offset = 8,
3155 },
3156
3157 [pbn_b0_bt_1_460800] = {
3158 .flags = FL_BASE0|FL_BASE_BARS,
3159 .num_ports = 1,
3160 .base_baud = 460800,
3161 .uart_offset = 8,
3162 },
3163 [pbn_b0_bt_2_460800] = {
3164 .flags = FL_BASE0|FL_BASE_BARS,
3165 .num_ports = 2,
3166 .base_baud = 460800,
3167 .uart_offset = 8,
3168 },
3169 [pbn_b0_bt_4_460800] = {
3170 .flags = FL_BASE0|FL_BASE_BARS,
3171 .num_ports = 4,
3172 .base_baud = 460800,
3173 .uart_offset = 8,
3174 },
3175
3176 [pbn_b0_bt_1_921600] = {
3177 .flags = FL_BASE0|FL_BASE_BARS,
3178 .num_ports = 1,
3179 .base_baud = 921600,
3180 .uart_offset = 8,
3181 },
3182 [pbn_b0_bt_2_921600] = {
3183 .flags = FL_BASE0|FL_BASE_BARS,
3184 .num_ports = 2,
3185 .base_baud = 921600,
3186 .uart_offset = 8,
3187 },
3188 [pbn_b0_bt_4_921600] = {
3189 .flags = FL_BASE0|FL_BASE_BARS,
3190 .num_ports = 4,
3191 .base_baud = 921600,
3192 .uart_offset = 8,
3193 },
3194 [pbn_b0_bt_8_921600] = {
3195 .flags = FL_BASE0|FL_BASE_BARS,
3196 .num_ports = 8,
3197 .base_baud = 921600,
3198 .uart_offset = 8,
3199 },
3200
3201 [pbn_b1_1_115200] = {
3202 .flags = FL_BASE1,
3203 .num_ports = 1,
3204 .base_baud = 115200,
3205 .uart_offset = 8,
3206 },
3207 [pbn_b1_2_115200] = {
3208 .flags = FL_BASE1,
3209 .num_ports = 2,
3210 .base_baud = 115200,
3211 .uart_offset = 8,
3212 },
3213 [pbn_b1_4_115200] = {
3214 .flags = FL_BASE1,
3215 .num_ports = 4,
3216 .base_baud = 115200,
3217 .uart_offset = 8,
3218 },
3219 [pbn_b1_8_115200] = {
3220 .flags = FL_BASE1,
3221 .num_ports = 8,
3222 .base_baud = 115200,
3223 .uart_offset = 8,
3224 },
3225 [pbn_b1_16_115200] = {
3226 .flags = FL_BASE1,
3227 .num_ports = 16,
3228 .base_baud = 115200,
3229 .uart_offset = 8,
3230 },
3231
3232 [pbn_b1_1_921600] = {
3233 .flags = FL_BASE1,
3234 .num_ports = 1,
3235 .base_baud = 921600,
3236 .uart_offset = 8,
3237 },
3238 [pbn_b1_2_921600] = {
3239 .flags = FL_BASE1,
3240 .num_ports = 2,
3241 .base_baud = 921600,
3242 .uart_offset = 8,
3243 },
3244 [pbn_b1_4_921600] = {
3245 .flags = FL_BASE1,
3246 .num_ports = 4,
3247 .base_baud = 921600,
3248 .uart_offset = 8,
3249 },
3250 [pbn_b1_8_921600] = {
3251 .flags = FL_BASE1,
3252 .num_ports = 8,
3253 .base_baud = 921600,
3254 .uart_offset = 8,
3255 },
3256 [pbn_b1_2_1250000] = {
3257 .flags = FL_BASE1,
3258 .num_ports = 2,
3259 .base_baud = 1250000,
3260 .uart_offset = 8,
3261 },
3262
3263 [pbn_b1_bt_1_115200] = {
3264 .flags = FL_BASE1|FL_BASE_BARS,
3265 .num_ports = 1,
3266 .base_baud = 115200,
3267 .uart_offset = 8,
3268 },
3269 [pbn_b1_bt_2_115200] = {
3270 .flags = FL_BASE1|FL_BASE_BARS,
3271 .num_ports = 2,
3272 .base_baud = 115200,
3273 .uart_offset = 8,
3274 },
3275 [pbn_b1_bt_4_115200] = {
3276 .flags = FL_BASE1|FL_BASE_BARS,
3277 .num_ports = 4,
3278 .base_baud = 115200,
3279 .uart_offset = 8,
3280 },
3281
3282 [pbn_b1_bt_2_921600] = {
3283 .flags = FL_BASE1|FL_BASE_BARS,
3284 .num_ports = 2,
3285 .base_baud = 921600,
3286 .uart_offset = 8,
3287 },
3288
3289 [pbn_b1_1_1382400] = {
3290 .flags = FL_BASE1,
3291 .num_ports = 1,
3292 .base_baud = 1382400,
3293 .uart_offset = 8,
3294 },
3295 [pbn_b1_2_1382400] = {
3296 .flags = FL_BASE1,
3297 .num_ports = 2,
3298 .base_baud = 1382400,
3299 .uart_offset = 8,
3300 },
3301 [pbn_b1_4_1382400] = {
3302 .flags = FL_BASE1,
3303 .num_ports = 4,
3304 .base_baud = 1382400,
3305 .uart_offset = 8,
3306 },
3307 [pbn_b1_8_1382400] = {
3308 .flags = FL_BASE1,
3309 .num_ports = 8,
3310 .base_baud = 1382400,
3311 .uart_offset = 8,
3312 },
3313
3314 [pbn_b2_1_115200] = {
3315 .flags = FL_BASE2,
3316 .num_ports = 1,
3317 .base_baud = 115200,
3318 .uart_offset = 8,
3319 },
3320 [pbn_b2_2_115200] = {
3321 .flags = FL_BASE2,
3322 .num_ports = 2,
3323 .base_baud = 115200,
3324 .uart_offset = 8,
3325 },
3326 [pbn_b2_4_115200] = {
3327 .flags = FL_BASE2,
3328 .num_ports = 4,
3329 .base_baud = 115200,
3330 .uart_offset = 8,
3331 },
3332 [pbn_b2_8_115200] = {
3333 .flags = FL_BASE2,
3334 .num_ports = 8,
3335 .base_baud = 115200,
3336 .uart_offset = 8,
3337 },
3338
3339 [pbn_b2_1_460800] = {
3340 .flags = FL_BASE2,
3341 .num_ports = 1,
3342 .base_baud = 460800,
3343 .uart_offset = 8,
3344 },
3345 [pbn_b2_4_460800] = {
3346 .flags = FL_BASE2,
3347 .num_ports = 4,
3348 .base_baud = 460800,
3349 .uart_offset = 8,
3350 },
3351 [pbn_b2_8_460800] = {
3352 .flags = FL_BASE2,
3353 .num_ports = 8,
3354 .base_baud = 460800,
3355 .uart_offset = 8,
3356 },
3357 [pbn_b2_16_460800] = {
3358 .flags = FL_BASE2,
3359 .num_ports = 16,
3360 .base_baud = 460800,
3361 .uart_offset = 8,
3362 },
3363
3364 [pbn_b2_1_921600] = {
3365 .flags = FL_BASE2,
3366 .num_ports = 1,
3367 .base_baud = 921600,
3368 .uart_offset = 8,
3369 },
3370 [pbn_b2_4_921600] = {
3371 .flags = FL_BASE2,
3372 .num_ports = 4,
3373 .base_baud = 921600,
3374 .uart_offset = 8,
3375 },
3376 [pbn_b2_8_921600] = {
3377 .flags = FL_BASE2,
3378 .num_ports = 8,
3379 .base_baud = 921600,
3380 .uart_offset = 8,
3381 },
3382
3383 [pbn_b2_8_1152000] = {
3384 .flags = FL_BASE2,
3385 .num_ports = 8,
3386 .base_baud = 1152000,
3387 .uart_offset = 8,
3388 },
3389
3390 [pbn_b2_bt_1_115200] = {
3391 .flags = FL_BASE2|FL_BASE_BARS,
3392 .num_ports = 1,
3393 .base_baud = 115200,
3394 .uart_offset = 8,
3395 },
3396 [pbn_b2_bt_2_115200] = {
3397 .flags = FL_BASE2|FL_BASE_BARS,
3398 .num_ports = 2,
3399 .base_baud = 115200,
3400 .uart_offset = 8,
3401 },
3402 [pbn_b2_bt_4_115200] = {
3403 .flags = FL_BASE2|FL_BASE_BARS,
3404 .num_ports = 4,
3405 .base_baud = 115200,
3406 .uart_offset = 8,
3407 },
3408
3409 [pbn_b2_bt_2_921600] = {
3410 .flags = FL_BASE2|FL_BASE_BARS,
3411 .num_ports = 2,
3412 .base_baud = 921600,
3413 .uart_offset = 8,
3414 },
3415 [pbn_b2_bt_4_921600] = {
3416 .flags = FL_BASE2|FL_BASE_BARS,
3417 .num_ports = 4,
3418 .base_baud = 921600,
3419 .uart_offset = 8,
3420 },
3421
3422 [pbn_b3_2_115200] = {
3423 .flags = FL_BASE3,
3424 .num_ports = 2,
3425 .base_baud = 115200,
3426 .uart_offset = 8,
3427 },
3428 [pbn_b3_4_115200] = {
3429 .flags = FL_BASE3,
3430 .num_ports = 4,
3431 .base_baud = 115200,
3432 .uart_offset = 8,
3433 },
3434 [pbn_b3_8_115200] = {
3435 .flags = FL_BASE3,
3436 .num_ports = 8,
3437 .base_baud = 115200,
3438 .uart_offset = 8,
3439 },
3440
3441 [pbn_b4_bt_2_921600] = {
3442 .flags = FL_BASE4,
3443 .num_ports = 2,
3444 .base_baud = 921600,
3445 .uart_offset = 8,
3446 },
3447 [pbn_b4_bt_4_921600] = {
3448 .flags = FL_BASE4,
3449 .num_ports = 4,
3450 .base_baud = 921600,
3451 .uart_offset = 8,
3452 },
3453 [pbn_b4_bt_8_921600] = {
3454 .flags = FL_BASE4,
3455 .num_ports = 8,
3456 .base_baud = 921600,
3457 .uart_offset = 8,
3458 },
3459
3460 /*
3461 * Entries following this are board-specific.
3462 */
3463
3464 /*
3465 * Panacom - IOMEM
3466 */
3467 [pbn_panacom] = {
3468 .flags = FL_BASE2,
3469 .num_ports = 2,
3470 .base_baud = 921600,
3471 .uart_offset = 0x400,
3472 .reg_shift = 7,
3473 },
3474 [pbn_panacom2] = {
3475 .flags = FL_BASE2|FL_BASE_BARS,
3476 .num_ports = 2,
3477 .base_baud = 921600,
3478 .uart_offset = 0x400,
3479 .reg_shift = 7,
3480 },
3481 [pbn_panacom4] = {
3482 .flags = FL_BASE2|FL_BASE_BARS,
3483 .num_ports = 4,
3484 .base_baud = 921600,
3485 .uart_offset = 0x400,
3486 .reg_shift = 7,
3487 },
3488
3489 /* I think this entry is broken - the first_offset looks wrong --rmk */
3490 [pbn_plx_romulus] = {
3491 .flags = FL_BASE2,
3492 .num_ports = 4,
3493 .base_baud = 921600,
3494 .uart_offset = 8 << 2,
3495 .reg_shift = 2,
3496 .first_offset = 0x03,
3497 },
3498
3499 /*
3500 * This board uses the size of PCI Base region 0 to
3501 * signal now many ports are available
3502 */
3503 [pbn_oxsemi] = {
3504 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3505 .num_ports = 32,
3506 .base_baud = 115200,
3507 .uart_offset = 8,
3508 },
3509 [pbn_oxsemi_1_15625000] = {
3510 .flags = FL_BASE0,
3511 .num_ports = 1,
3512 .base_baud = 15625000,
3513 .uart_offset = 0x200,
3514 .first_offset = 0x1000,
3515 },
3516 [pbn_oxsemi_2_15625000] = {
3517 .flags = FL_BASE0,
3518 .num_ports = 2,
3519 .base_baud = 15625000,
3520 .uart_offset = 0x200,
3521 .first_offset = 0x1000,
3522 },
3523 [pbn_oxsemi_4_15625000] = {
3524 .flags = FL_BASE0,
3525 .num_ports = 4,
3526 .base_baud = 15625000,
3527 .uart_offset = 0x200,
3528 .first_offset = 0x1000,
3529 },
3530 [pbn_oxsemi_8_15625000] = {
3531 .flags = FL_BASE0,
3532 .num_ports = 8,
3533 .base_baud = 15625000,
3534 .uart_offset = 0x200,
3535 .first_offset = 0x1000,
3536 },
3537
3538
3539 /*
3540 * EKF addition for i960 Boards form EKF with serial port.
3541 * Max 256 ports.
3542 */
3543 [pbn_intel_i960] = {
3544 .flags = FL_BASE0,
3545 .num_ports = 32,
3546 .base_baud = 921600,
3547 .uart_offset = 8 << 2,
3548 .reg_shift = 2,
3549 .first_offset = 0x10000,
3550 },
3551 [pbn_sgi_ioc3] = {
3552 .flags = FL_BASE0|FL_NOIRQ,
3553 .num_ports = 1,
3554 .base_baud = 458333,
3555 .uart_offset = 8,
3556 .reg_shift = 0,
3557 .first_offset = 0x20178,
3558 },
3559
3560 /*
3561 * Computone - uses IOMEM.
3562 */
3563 [pbn_computone_4] = {
3564 .flags = FL_BASE0,
3565 .num_ports = 4,
3566 .base_baud = 921600,
3567 .uart_offset = 0x40,
3568 .reg_shift = 2,
3569 .first_offset = 0x200,
3570 },
3571 [pbn_computone_6] = {
3572 .flags = FL_BASE0,
3573 .num_ports = 6,
3574 .base_baud = 921600,
3575 .uart_offset = 0x40,
3576 .reg_shift = 2,
3577 .first_offset = 0x200,
3578 },
3579 [pbn_computone_8] = {
3580 .flags = FL_BASE0,
3581 .num_ports = 8,
3582 .base_baud = 921600,
3583 .uart_offset = 0x40,
3584 .reg_shift = 2,
3585 .first_offset = 0x200,
3586 },
3587 [pbn_sbsxrsio] = {
3588 .flags = FL_BASE0,
3589 .num_ports = 8,
3590 .base_baud = 460800,
3591 .uart_offset = 256,
3592 .reg_shift = 4,
3593 },
3594 /*
3595 * PA Semi PWRficient PA6T-1682M on-chip UART
3596 */
3597 [pbn_pasemi_1682M] = {
3598 .flags = FL_BASE0,
3599 .num_ports = 1,
3600 .base_baud = 8333333,
3601 },
3602 /*
3603 * National Instruments 843x
3604 */
3605 [pbn_ni8430_16] = {
3606 .flags = FL_BASE0,
3607 .num_ports = 16,
3608 .base_baud = 3686400,
3609 .uart_offset = 0x10,
3610 .first_offset = 0x800,
3611 },
3612 [pbn_ni8430_8] = {
3613 .flags = FL_BASE0,
3614 .num_ports = 8,
3615 .base_baud = 3686400,
3616 .uart_offset = 0x10,
3617 .first_offset = 0x800,
3618 },
3619 [pbn_ni8430_4] = {
3620 .flags = FL_BASE0,
3621 .num_ports = 4,
3622 .base_baud = 3686400,
3623 .uart_offset = 0x10,
3624 .first_offset = 0x800,
3625 },
3626 [pbn_ni8430_2] = {
3627 .flags = FL_BASE0,
3628 .num_ports = 2,
3629 .base_baud = 3686400,
3630 .uart_offset = 0x10,
3631 .first_offset = 0x800,
3632 },
3633 /*
3634 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3635 */
3636 [pbn_ADDIDATA_PCIe_1_3906250] = {
3637 .flags = FL_BASE0,
3638 .num_ports = 1,
3639 .base_baud = 3906250,
3640 .uart_offset = 0x200,
3641 .first_offset = 0x1000,
3642 },
3643 [pbn_ADDIDATA_PCIe_2_3906250] = {
3644 .flags = FL_BASE0,
3645 .num_ports = 2,
3646 .base_baud = 3906250,
3647 .uart_offset = 0x200,
3648 .first_offset = 0x1000,
3649 },
3650 [pbn_ADDIDATA_PCIe_4_3906250] = {
3651 .flags = FL_BASE0,
3652 .num_ports = 4,
3653 .base_baud = 3906250,
3654 .uart_offset = 0x200,
3655 .first_offset = 0x1000,
3656 },
3657 [pbn_ADDIDATA_PCIe_8_3906250] = {
3658 .flags = FL_BASE0,
3659 .num_ports = 8,
3660 .base_baud = 3906250,
3661 .uart_offset = 0x200,
3662 .first_offset = 0x1000,
3663 },
3664 [pbn_ce4100_1_115200] = {
3665 .flags = FL_BASE_BARS,
3666 .num_ports = 2,
3667 .base_baud = 921600,
3668 .reg_shift = 2,
3669 },
3670 [pbn_omegapci] = {
3671 .flags = FL_BASE0,
3672 .num_ports = 8,
3673 .base_baud = 115200,
3674 .uart_offset = 0x200,
3675 },
3676 [pbn_NETMOS9900_2s_115200] = {
3677 .flags = FL_BASE0,
3678 .num_ports = 2,
3679 .base_baud = 115200,
3680 },
3681 [pbn_brcm_trumanage] = {
3682 .flags = FL_BASE0,
3683 .num_ports = 1,
3684 .reg_shift = 2,
3685 .base_baud = 115200,
3686 },
3687 [pbn_fintek_4] = {
3688 .num_ports = 4,
3689 .uart_offset = 8,
3690 .base_baud = 115200,
3691 .first_offset = 0x40,
3692 },
3693 [pbn_fintek_8] = {
3694 .num_ports = 8,
3695 .uart_offset = 8,
3696 .base_baud = 115200,
3697 .first_offset = 0x40,
3698 },
3699 [pbn_fintek_12] = {
3700 .num_ports = 12,
3701 .uart_offset = 8,
3702 .base_baud = 115200,
3703 .first_offset = 0x40,
3704 },
3705 [pbn_fintek_F81504A] = {
3706 .num_ports = 4,
3707 .uart_offset = 8,
3708 .base_baud = 115200,
3709 },
3710 [pbn_fintek_F81508A] = {
3711 .num_ports = 8,
3712 .uart_offset = 8,
3713 .base_baud = 115200,
3714 },
3715 [pbn_fintek_F81512A] = {
3716 .num_ports = 12,
3717 .uart_offset = 8,
3718 .base_baud = 115200,
3719 },
3720 [pbn_wch382_2] = {
3721 .flags = FL_BASE0,
3722 .num_ports = 2,
3723 .base_baud = 115200,
3724 .uart_offset = 8,
3725 .first_offset = 0xC0,
3726 },
3727 [pbn_wch384_4] = {
3728 .flags = FL_BASE0,
3729 .num_ports = 4,
3730 .base_baud = 115200,
3731 .uart_offset = 8,
3732 .first_offset = 0xC0,
3733 },
3734 [pbn_wch384_8] = {
3735 .flags = FL_BASE0,
3736 .num_ports = 8,
3737 .base_baud = 115200,
3738 .uart_offset = 8,
3739 .first_offset = 0x00,
3740 },
3741 [pbn_sunix_pci_1s] = {
3742 .num_ports = 1,
3743 .base_baud = 921600,
3744 .uart_offset = 0x8,
3745 },
3746 [pbn_sunix_pci_2s] = {
3747 .num_ports = 2,
3748 .base_baud = 921600,
3749 .uart_offset = 0x8,
3750 },
3751 [pbn_sunix_pci_4s] = {
3752 .num_ports = 4,
3753 .base_baud = 921600,
3754 .uart_offset = 0x8,
3755 },
3756 [pbn_sunix_pci_8s] = {
3757 .num_ports = 8,
3758 .base_baud = 921600,
3759 .uart_offset = 0x8,
3760 },
3761 [pbn_sunix_pci_16s] = {
3762 .num_ports = 16,
3763 .base_baud = 921600,
3764 .uart_offset = 0x8,
3765 },
3766 [pbn_titan_1_4000000] = {
3767 .flags = FL_BASE0,
3768 .num_ports = 1,
3769 .base_baud = 4000000,
3770 .uart_offset = 0x200,
3771 .first_offset = 0x1000,
3772 },
3773 [pbn_titan_2_4000000] = {
3774 .flags = FL_BASE0,
3775 .num_ports = 2,
3776 .base_baud = 4000000,
3777 .uart_offset = 0x200,
3778 .first_offset = 0x1000,
3779 },
3780 [pbn_titan_4_4000000] = {
3781 .flags = FL_BASE0,
3782 .num_ports = 4,
3783 .base_baud = 4000000,
3784 .uart_offset = 0x200,
3785 .first_offset = 0x1000,
3786 },
3787 [pbn_titan_8_4000000] = {
3788 .flags = FL_BASE0,
3789 .num_ports = 8,
3790 .base_baud = 4000000,
3791 .uart_offset = 0x200,
3792 .first_offset = 0x1000,
3793 },
3794 [pbn_moxa8250_2p] = {
3795 .flags = FL_BASE1,
3796 .num_ports = 2,
3797 .base_baud = 921600,
3798 .uart_offset = 0x200,
3799 },
3800 [pbn_moxa8250_4p] = {
3801 .flags = FL_BASE1,
3802 .num_ports = 4,
3803 .base_baud = 921600,
3804 .uart_offset = 0x200,
3805 },
3806 [pbn_moxa8250_8p] = {
3807 .flags = FL_BASE1,
3808 .num_ports = 8,
3809 .base_baud = 921600,
3810 .uart_offset = 0x200,
3811 },
3812 };
3813
3814 #define REPORT_CONFIG(option) \
3815 (IS_ENABLED(CONFIG_##option) ? 0 : (kernel_ulong_t)&#option)
3816 #define REPORT_8250_CONFIG(option) \
3817 (IS_ENABLED(CONFIG_SERIAL_8250_##option) ? \
3818 0 : (kernel_ulong_t)&"SERIAL_8250_"#option)
3819
3820 static const struct pci_device_id blacklist[] = {
3821 /* softmodems */
3822 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
3823 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3824 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
3825
3826 /* multi-io cards handled by parport_serial */
3827 /* WCH CH353 2S1P */
3828 { PCI_DEVICE(0x4348, 0x7053), 0, 0, REPORT_CONFIG(PARPORT_SERIAL), },
3829 /* WCH CH353 1S1P */
3830 { PCI_DEVICE(0x4348, 0x5053), 0, 0, REPORT_CONFIG(PARPORT_SERIAL), },
3831 /* WCH CH382 2S1P */
3832 { PCI_DEVICE(0x1c00, 0x3250), 0, 0, REPORT_CONFIG(PARPORT_SERIAL), },
3833
3834 /* Intel platforms with MID UART */
3835 { PCI_VDEVICE(INTEL, 0x081b), REPORT_8250_CONFIG(MID), },
3836 { PCI_VDEVICE(INTEL, 0x081c), REPORT_8250_CONFIG(MID), },
3837 { PCI_VDEVICE(INTEL, 0x081d), REPORT_8250_CONFIG(MID), },
3838 { PCI_VDEVICE(INTEL, 0x1191), REPORT_8250_CONFIG(MID), },
3839 { PCI_VDEVICE(INTEL, 0x18d8), REPORT_8250_CONFIG(MID), },
3840 { PCI_VDEVICE(INTEL, 0x19d8), REPORT_8250_CONFIG(MID), },
3841
3842 /* Intel platforms with DesignWare UART */
3843 { PCI_VDEVICE(INTEL, 0x0936), REPORT_8250_CONFIG(LPSS), },
3844 { PCI_VDEVICE(INTEL, 0x0f0a), REPORT_8250_CONFIG(LPSS), },
3845 { PCI_VDEVICE(INTEL, 0x0f0c), REPORT_8250_CONFIG(LPSS), },
3846 { PCI_VDEVICE(INTEL, 0x228a), REPORT_8250_CONFIG(LPSS), },
3847 { PCI_VDEVICE(INTEL, 0x228c), REPORT_8250_CONFIG(LPSS), },
3848 { PCI_VDEVICE(INTEL, 0x4b96), REPORT_8250_CONFIG(LPSS), },
3849 { PCI_VDEVICE(INTEL, 0x4b97), REPORT_8250_CONFIG(LPSS), },
3850 { PCI_VDEVICE(INTEL, 0x4b98), REPORT_8250_CONFIG(LPSS), },
3851 { PCI_VDEVICE(INTEL, 0x4b99), REPORT_8250_CONFIG(LPSS), },
3852 { PCI_VDEVICE(INTEL, 0x4b9a), REPORT_8250_CONFIG(LPSS), },
3853 { PCI_VDEVICE(INTEL, 0x4b9b), REPORT_8250_CONFIG(LPSS), },
3854 { PCI_VDEVICE(INTEL, 0x9ce3), REPORT_8250_CONFIG(LPSS), },
3855 { PCI_VDEVICE(INTEL, 0x9ce4), REPORT_8250_CONFIG(LPSS), },
3856
3857 /* Exar devices */
3858 { PCI_VDEVICE(EXAR, PCI_ANY_ID), REPORT_8250_CONFIG(EXAR), },
3859 { PCI_VDEVICE(COMMTECH, PCI_ANY_ID), REPORT_8250_CONFIG(EXAR), },
3860
3861 /* Pericom devices */
3862 { PCI_VDEVICE(PERICOM, PCI_ANY_ID), REPORT_8250_CONFIG(PERICOM), },
3863 { PCI_VDEVICE(ACCESSIO, PCI_ANY_ID), REPORT_8250_CONFIG(PERICOM), },
3864
3865 /* End of the black list */
3866 { }
3867 };
3868
serial_pci_is_class_communication(struct pci_dev * dev)3869 static int serial_pci_is_class_communication(struct pci_dev *dev)
3870 {
3871 /*
3872 * If it is not a communications device or the programming
3873 * interface is greater than 6, give up.
3874 */
3875 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3876 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MULTISERIAL) &&
3877 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3878 (dev->class & 0xff) > 6)
3879 return -ENODEV;
3880
3881 return 0;
3882 }
3883
3884 /*
3885 * Given a complete unknown PCI device, try to use some heuristics to
3886 * guess what the configuration might be, based on the pitiful PCI
3887 * serial specs. Returns 0 on success, -ENODEV on failure.
3888 */
3889 static int
serial_pci_guess_board(struct pci_dev * dev,struct pciserial_board * board)3890 serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
3891 {
3892 int num_iomem, num_port, first_port = -1, i;
3893 int rc;
3894
3895 rc = serial_pci_is_class_communication(dev);
3896 if (rc)
3897 return rc;
3898
3899 /*
3900 * Should we try to make guesses for multiport serial devices later?
3901 */
3902 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_MULTISERIAL)
3903 return -ENODEV;
3904
3905 num_iomem = num_port = 0;
3906 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
3907 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3908 num_port++;
3909 if (first_port == -1)
3910 first_port = i;
3911 }
3912 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3913 num_iomem++;
3914 }
3915
3916 /*
3917 * If there is 1 or 0 iomem regions, and exactly one port,
3918 * use it. We guess the number of ports based on the IO
3919 * region size.
3920 */
3921 if (num_iomem <= 1 && num_port == 1) {
3922 board->flags = first_port;
3923 board->num_ports = pci_resource_len(dev, first_port) / 8;
3924 return 0;
3925 }
3926
3927 /*
3928 * Now guess if we've got a board which indexes by BARs.
3929 * Each IO BAR should be 8 bytes, and they should follow
3930 * consecutively.
3931 */
3932 first_port = -1;
3933 num_port = 0;
3934 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
3935 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3936 pci_resource_len(dev, i) == 8 &&
3937 (first_port == -1 || (first_port + num_port) == i)) {
3938 num_port++;
3939 if (first_port == -1)
3940 first_port = i;
3941 }
3942 }
3943
3944 if (num_port > 1) {
3945 board->flags = first_port | FL_BASE_BARS;
3946 board->num_ports = num_port;
3947 return 0;
3948 }
3949
3950 return -ENODEV;
3951 }
3952
3953 static inline int
serial_pci_matches(const struct pciserial_board * board,const struct pciserial_board * guessed)3954 serial_pci_matches(const struct pciserial_board *board,
3955 const struct pciserial_board *guessed)
3956 {
3957 return
3958 board->num_ports == guessed->num_ports &&
3959 board->base_baud == guessed->base_baud &&
3960 board->uart_offset == guessed->uart_offset &&
3961 board->reg_shift == guessed->reg_shift &&
3962 board->first_offset == guessed->first_offset;
3963 }
3964
3965 struct serial_private *
pciserial_init_ports(struct pci_dev * dev,const struct pciserial_board * board)3966 pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
3967 {
3968 struct uart_8250_port uart;
3969 struct serial_private *priv;
3970 struct pci_serial_quirk *quirk;
3971 int rc, nr_ports, i;
3972
3973 nr_ports = board->num_ports;
3974
3975 /*
3976 * Find an init and setup quirks.
3977 */
3978 quirk = find_quirk(dev);
3979
3980 /*
3981 * Run the new-style initialization function.
3982 * The initialization function returns:
3983 * <0 - error
3984 * 0 - use board->num_ports
3985 * >0 - number of ports
3986 */
3987 if (quirk->init) {
3988 rc = quirk->init(dev);
3989 if (rc < 0) {
3990 priv = ERR_PTR(rc);
3991 goto err_out;
3992 }
3993 if (rc)
3994 nr_ports = rc;
3995 }
3996
3997 priv = kzalloc(struct_size(priv, line, nr_ports), GFP_KERNEL);
3998 if (!priv) {
3999 priv = ERR_PTR(-ENOMEM);
4000 goto err_deinit;
4001 }
4002
4003 priv->dev = dev;
4004 priv->quirk = quirk;
4005
4006 memset(&uart, 0, sizeof(uart));
4007 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
4008 uart.port.uartclk = board->base_baud * 16;
4009
4010 if (board->flags & FL_NOIRQ) {
4011 uart.port.irq = 0;
4012 } else {
4013 if (pci_match_id(pci_use_msi, dev)) {
4014 pci_dbg(dev, "Using MSI(-X) interrupts\n");
4015 pci_set_master(dev);
4016 uart.port.flags &= ~UPF_SHARE_IRQ;
4017 rc = pci_alloc_irq_vectors(dev, 1, 1, PCI_IRQ_ALL_TYPES);
4018 } else {
4019 pci_dbg(dev, "Using legacy interrupts\n");
4020 rc = pci_alloc_irq_vectors(dev, 1, 1, PCI_IRQ_LEGACY);
4021 }
4022 if (rc < 0) {
4023 kfree(priv);
4024 priv = ERR_PTR(rc);
4025 goto err_deinit;
4026 }
4027
4028 uart.port.irq = pci_irq_vector(dev, 0);
4029 }
4030
4031 uart.port.dev = &dev->dev;
4032
4033 for (i = 0; i < nr_ports; i++) {
4034 if (quirk->setup(priv, board, &uart, i))
4035 break;
4036
4037 pci_dbg(dev, "Setup PCI port: port %lx, irq %d, type %d\n",
4038 uart.port.iobase, uart.port.irq, uart.port.iotype);
4039
4040 priv->line[i] = serial8250_register_8250_port(&uart);
4041 if (priv->line[i] < 0) {
4042 pci_err(dev,
4043 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
4044 uart.port.iobase, uart.port.irq,
4045 uart.port.iotype, priv->line[i]);
4046 break;
4047 }
4048 }
4049 priv->nr = i;
4050 priv->board = board;
4051 return priv;
4052
4053 err_deinit:
4054 if (quirk->exit)
4055 quirk->exit(dev);
4056 err_out:
4057 return priv;
4058 }
4059 EXPORT_SYMBOL_GPL(pciserial_init_ports);
4060
pciserial_detach_ports(struct serial_private * priv)4061 static void pciserial_detach_ports(struct serial_private *priv)
4062 {
4063 struct pci_serial_quirk *quirk;
4064 int i;
4065
4066 for (i = 0; i < priv->nr; i++)
4067 serial8250_unregister_port(priv->line[i]);
4068
4069 /*
4070 * Find the exit quirks.
4071 */
4072 quirk = find_quirk(priv->dev);
4073 if (quirk->exit)
4074 quirk->exit(priv->dev);
4075 }
4076
pciserial_remove_ports(struct serial_private * priv)4077 void pciserial_remove_ports(struct serial_private *priv)
4078 {
4079 pciserial_detach_ports(priv);
4080 kfree(priv);
4081 }
4082 EXPORT_SYMBOL_GPL(pciserial_remove_ports);
4083
pciserial_suspend_ports(struct serial_private * priv)4084 void pciserial_suspend_ports(struct serial_private *priv)
4085 {
4086 int i;
4087
4088 for (i = 0; i < priv->nr; i++)
4089 if (priv->line[i] >= 0)
4090 serial8250_suspend_port(priv->line[i]);
4091
4092 /*
4093 * Ensure that every init quirk is properly torn down
4094 */
4095 if (priv->quirk->exit)
4096 priv->quirk->exit(priv->dev);
4097 }
4098 EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
4099
pciserial_resume_ports(struct serial_private * priv)4100 void pciserial_resume_ports(struct serial_private *priv)
4101 {
4102 int i;
4103
4104 /*
4105 * Ensure that the board is correctly configured.
4106 */
4107 if (priv->quirk->init)
4108 priv->quirk->init(priv->dev);
4109
4110 for (i = 0; i < priv->nr; i++)
4111 if (priv->line[i] >= 0)
4112 serial8250_resume_port(priv->line[i]);
4113 }
4114 EXPORT_SYMBOL_GPL(pciserial_resume_ports);
4115
4116 /*
4117 * Probe one serial board. Unfortunately, there is no rhyme nor reason
4118 * to the arrangement of serial ports on a PCI card.
4119 */
4120 static int
pciserial_init_one(struct pci_dev * dev,const struct pci_device_id * ent)4121 pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
4122 {
4123 struct pci_serial_quirk *quirk;
4124 struct serial_private *priv;
4125 const struct pciserial_board *board;
4126 const struct pci_device_id *exclude;
4127 struct pciserial_board tmp;
4128 int rc;
4129
4130 quirk = find_quirk(dev);
4131 if (quirk->probe) {
4132 rc = quirk->probe(dev);
4133 if (rc)
4134 return rc;
4135 }
4136
4137 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
4138 pci_err(dev, "invalid driver_data: %ld\n", ent->driver_data);
4139 return -EINVAL;
4140 }
4141
4142 board = &pci_boards[ent->driver_data];
4143
4144 exclude = pci_match_id(blacklist, dev);
4145 if (exclude) {
4146 if (exclude->driver_data)
4147 pci_warn(dev, "ignoring port, enable %s to handle\n",
4148 (const char *)exclude->driver_data);
4149 return -ENODEV;
4150 }
4151
4152 rc = pcim_enable_device(dev);
4153 pci_save_state(dev);
4154 if (rc)
4155 return rc;
4156
4157 if (ent->driver_data == pbn_default) {
4158 /*
4159 * Use a copy of the pci_board entry for this;
4160 * avoid changing entries in the table.
4161 */
4162 memcpy(&tmp, board, sizeof(struct pciserial_board));
4163 board = &tmp;
4164
4165 /*
4166 * We matched one of our class entries. Try to
4167 * determine the parameters of this board.
4168 */
4169 rc = serial_pci_guess_board(dev, &tmp);
4170 if (rc)
4171 return rc;
4172 } else {
4173 /*
4174 * We matched an explicit entry. If we are able to
4175 * detect this boards settings with our heuristic,
4176 * then we no longer need this entry.
4177 */
4178 memcpy(&tmp, &pci_boards[pbn_default],
4179 sizeof(struct pciserial_board));
4180 rc = serial_pci_guess_board(dev, &tmp);
4181 if (rc == 0 && serial_pci_matches(board, &tmp))
4182 moan_device("Redundant entry in serial pci_table.",
4183 dev);
4184 }
4185
4186 priv = pciserial_init_ports(dev, board);
4187 if (IS_ERR(priv))
4188 return PTR_ERR(priv);
4189
4190 pci_set_drvdata(dev, priv);
4191 return 0;
4192 }
4193
pciserial_remove_one(struct pci_dev * dev)4194 static void pciserial_remove_one(struct pci_dev *dev)
4195 {
4196 struct serial_private *priv = pci_get_drvdata(dev);
4197
4198 pciserial_remove_ports(priv);
4199 }
4200
4201 #ifdef CONFIG_PM_SLEEP
pciserial_suspend_one(struct device * dev)4202 static int pciserial_suspend_one(struct device *dev)
4203 {
4204 struct serial_private *priv = dev_get_drvdata(dev);
4205
4206 if (priv)
4207 pciserial_suspend_ports(priv);
4208
4209 return 0;
4210 }
4211
pciserial_resume_one(struct device * dev)4212 static int pciserial_resume_one(struct device *dev)
4213 {
4214 struct pci_dev *pdev = to_pci_dev(dev);
4215 struct serial_private *priv = pci_get_drvdata(pdev);
4216 int err;
4217
4218 if (priv) {
4219 /*
4220 * The device may have been disabled. Re-enable it.
4221 */
4222 err = pci_enable_device(pdev);
4223 /* FIXME: We cannot simply error out here */
4224 if (err)
4225 pci_err(pdev, "Unable to re-enable ports, trying to continue.\n");
4226 pciserial_resume_ports(priv);
4227 }
4228 return 0;
4229 }
4230 #endif
4231
4232 static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
4233 pciserial_resume_one);
4234
4235 static const struct pci_device_id serial_pci_tbl[] = {
4236 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI1600,
4237 PCI_DEVICE_ID_ADVANTECH_PCI1600_1611, PCI_ANY_ID, 0, 0,
4238 pbn_b0_4_921600 },
4239 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
4240 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
4241 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
4242 pbn_b2_8_921600 },
4243 /* Advantech also use 0x3618 and 0xf618 */
4244 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
4245 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4246 pbn_b0_4_921600 },
4247 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
4248 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4249 pbn_b0_4_921600 },
4250 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4251 PCI_SUBVENDOR_ID_CONNECT_TECH,
4252 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4253 pbn_b1_8_1382400 },
4254 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4255 PCI_SUBVENDOR_ID_CONNECT_TECH,
4256 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4257 pbn_b1_4_1382400 },
4258 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4259 PCI_SUBVENDOR_ID_CONNECT_TECH,
4260 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4261 pbn_b1_2_1382400 },
4262 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4263 PCI_SUBVENDOR_ID_CONNECT_TECH,
4264 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4265 pbn_b1_8_1382400 },
4266 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4267 PCI_SUBVENDOR_ID_CONNECT_TECH,
4268 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4269 pbn_b1_4_1382400 },
4270 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4271 PCI_SUBVENDOR_ID_CONNECT_TECH,
4272 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4273 pbn_b1_2_1382400 },
4274 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4275 PCI_SUBVENDOR_ID_CONNECT_TECH,
4276 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
4277 pbn_b1_8_921600 },
4278 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4279 PCI_SUBVENDOR_ID_CONNECT_TECH,
4280 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
4281 pbn_b1_8_921600 },
4282 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4283 PCI_SUBVENDOR_ID_CONNECT_TECH,
4284 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
4285 pbn_b1_4_921600 },
4286 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4287 PCI_SUBVENDOR_ID_CONNECT_TECH,
4288 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
4289 pbn_b1_4_921600 },
4290 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4291 PCI_SUBVENDOR_ID_CONNECT_TECH,
4292 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
4293 pbn_b1_2_921600 },
4294 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4295 PCI_SUBVENDOR_ID_CONNECT_TECH,
4296 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
4297 pbn_b1_8_921600 },
4298 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4299 PCI_SUBVENDOR_ID_CONNECT_TECH,
4300 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
4301 pbn_b1_8_921600 },
4302 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4303 PCI_SUBVENDOR_ID_CONNECT_TECH,
4304 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
4305 pbn_b1_4_921600 },
4306 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4307 PCI_SUBVENDOR_ID_CONNECT_TECH,
4308 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
4309 pbn_b1_2_1250000 },
4310 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4311 PCI_SUBVENDOR_ID_CONNECT_TECH,
4312 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
4313 pbn_b0_2_1843200 },
4314 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4315 PCI_SUBVENDOR_ID_CONNECT_TECH,
4316 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
4317 pbn_b0_4_1843200 },
4318 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4319 PCI_VENDOR_ID_AFAVLAB,
4320 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
4321 pbn_b0_4_1152000 },
4322 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
4323 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4324 pbn_b2_bt_1_115200 },
4325 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
4326 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4327 pbn_b2_bt_2_115200 },
4328 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
4329 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4330 pbn_b2_bt_4_115200 },
4331 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
4332 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4333 pbn_b2_bt_2_115200 },
4334 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
4335 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4336 pbn_b2_bt_4_115200 },
4337 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
4338 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4339 pbn_b2_8_115200 },
4340 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
4341 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4342 pbn_b2_8_460800 },
4343 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
4344 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4345 pbn_b2_8_115200 },
4346
4347 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
4348 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4349 pbn_b2_bt_2_115200 },
4350 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
4351 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4352 pbn_b2_bt_2_921600 },
4353 /*
4354 * VScom SPCOM800, from sl@s.pl
4355 */
4356 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
4357 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4358 pbn_b2_8_921600 },
4359 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
4360 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4361 pbn_b2_4_921600 },
4362 /* Unknown card - subdevice 0x1584 */
4363 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4364 PCI_VENDOR_ID_PLX,
4365 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
4366 pbn_b2_4_115200 },
4367 /* Unknown card - subdevice 0x1588 */
4368 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4369 PCI_VENDOR_ID_PLX,
4370 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
4371 pbn_b2_8_115200 },
4372 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4373 PCI_SUBVENDOR_ID_KEYSPAN,
4374 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4375 pbn_panacom },
4376 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4377 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4378 pbn_panacom4 },
4379 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4380 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4381 pbn_panacom2 },
4382 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4383 PCI_VENDOR_ID_ESDGMBH,
4384 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4385 pbn_b2_4_115200 },
4386 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4387 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
4388 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
4389 pbn_b2_4_460800 },
4390 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4391 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
4392 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
4393 pbn_b2_8_460800 },
4394 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4395 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
4396 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
4397 pbn_b2_16_460800 },
4398 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4399 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
4400 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
4401 pbn_b2_16_460800 },
4402 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4403 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
4404 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
4405 pbn_b2_4_460800 },
4406 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4407 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
4408 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
4409 pbn_b2_8_460800 },
4410 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4411 PCI_SUBVENDOR_ID_EXSYS,
4412 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
4413 pbn_b2_4_115200 },
4414 /*
4415 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4416 * (Exoray@isys.ca)
4417 */
4418 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4419 0x10b5, 0x106a, 0, 0,
4420 pbn_plx_romulus },
4421 /*
4422 * Quatech cards. These actually have configurable clocks but for
4423 * now we just use the default.
4424 *
4425 * 100 series are RS232, 200 series RS422,
4426 */
4427 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4428 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4429 pbn_b1_4_115200 },
4430 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4431 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4432 pbn_b1_2_115200 },
4433 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4434 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4435 pbn_b2_2_115200 },
4436 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4437 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4438 pbn_b1_2_115200 },
4439 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4440 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4441 pbn_b2_2_115200 },
4442 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4443 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4444 pbn_b1_4_115200 },
4445 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4446 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4447 pbn_b1_8_115200 },
4448 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4449 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4450 pbn_b1_8_115200 },
4451 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4452 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4453 pbn_b1_4_115200 },
4454 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4455 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4456 pbn_b1_2_115200 },
4457 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4458 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4459 pbn_b1_4_115200 },
4460 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4461 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4462 pbn_b1_2_115200 },
4463 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4464 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4465 pbn_b2_4_115200 },
4466 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4467 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4468 pbn_b2_2_115200 },
4469 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4470 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4471 pbn_b2_1_115200 },
4472 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4473 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4474 pbn_b2_4_115200 },
4475 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4476 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4477 pbn_b2_2_115200 },
4478 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4479 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4480 pbn_b2_1_115200 },
4481 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4482 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4483 pbn_b0_8_115200 },
4484
4485 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
4486 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4487 0, 0,
4488 pbn_b0_4_921600 },
4489 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4490 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4491 0, 0,
4492 pbn_b0_4_1152000 },
4493 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4494 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4495 pbn_b0_bt_2_921600 },
4496
4497 /*
4498 * The below card is a little controversial since it is the
4499 * subject of a PCI vendor/device ID clash. (See
4500 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4501 * For now just used the hex ID 0x950a.
4502 */
4503 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4504 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4505 0, 0, pbn_b0_2_115200 },
4506 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4507 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4508 0, 0, pbn_b0_2_115200 },
4509 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4510 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4511 pbn_b0_2_1130000 },
4512 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4513 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4514 pbn_b0_1_921600 },
4515 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4516 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4517 pbn_b0_4_115200 },
4518 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4519 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4520 pbn_b0_bt_2_921600 },
4521 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
4522 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4523 pbn_b2_8_1152000 },
4524
4525 /*
4526 * Oxford Semiconductor Inc. Tornado PCI express device range.
4527 */
4528 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4529 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4530 pbn_b0_1_15625000 },
4531 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4532 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4533 pbn_b0_1_15625000 },
4534 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4535 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4536 pbn_oxsemi_1_15625000 },
4537 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4538 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4539 pbn_oxsemi_1_15625000 },
4540 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4541 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4542 pbn_b0_1_15625000 },
4543 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4544 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4545 pbn_b0_1_15625000 },
4546 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4547 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4548 pbn_oxsemi_1_15625000 },
4549 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4550 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4551 pbn_oxsemi_1_15625000 },
4552 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4553 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4554 pbn_b0_1_15625000 },
4555 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4556 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4557 pbn_b0_1_15625000 },
4558 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4559 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4560 pbn_b0_1_15625000 },
4561 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4562 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4563 pbn_b0_1_15625000 },
4564 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4565 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4566 pbn_oxsemi_2_15625000 },
4567 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4568 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4569 pbn_oxsemi_2_15625000 },
4570 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4571 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4572 pbn_oxsemi_4_15625000 },
4573 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4574 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4575 pbn_oxsemi_4_15625000 },
4576 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4577 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4578 pbn_oxsemi_8_15625000 },
4579 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4580 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4581 pbn_oxsemi_8_15625000 },
4582 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4583 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4584 pbn_oxsemi_1_15625000 },
4585 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4586 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4587 pbn_oxsemi_1_15625000 },
4588 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4589 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4590 pbn_oxsemi_1_15625000 },
4591 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4592 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4593 pbn_oxsemi_1_15625000 },
4594 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4595 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4596 pbn_oxsemi_1_15625000 },
4597 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4598 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4599 pbn_oxsemi_1_15625000 },
4600 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4601 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4602 pbn_oxsemi_1_15625000 },
4603 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4604 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4605 pbn_oxsemi_1_15625000 },
4606 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4607 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4608 pbn_oxsemi_1_15625000 },
4609 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4610 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4611 pbn_oxsemi_1_15625000 },
4612 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4613 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4614 pbn_oxsemi_1_15625000 },
4615 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4616 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4617 pbn_oxsemi_1_15625000 },
4618 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4619 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4620 pbn_oxsemi_1_15625000 },
4621 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4622 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4623 pbn_oxsemi_1_15625000 },
4624 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4625 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4626 pbn_oxsemi_1_15625000 },
4627 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4628 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4629 pbn_oxsemi_1_15625000 },
4630 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4631 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4632 pbn_oxsemi_1_15625000 },
4633 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4634 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4635 pbn_oxsemi_1_15625000 },
4636 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4637 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4638 pbn_oxsemi_1_15625000 },
4639 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4640 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4641 pbn_oxsemi_1_15625000 },
4642 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4643 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4644 pbn_oxsemi_1_15625000 },
4645 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4646 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4647 pbn_oxsemi_1_15625000 },
4648 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4649 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4650 pbn_oxsemi_1_15625000 },
4651 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4652 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4653 pbn_oxsemi_1_15625000 },
4654 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4655 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4656 pbn_oxsemi_1_15625000 },
4657 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4658 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4659 pbn_oxsemi_1_15625000 },
4660 /*
4661 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4662 */
4663 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4664 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4665 pbn_oxsemi_1_15625000 },
4666 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4667 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4668 pbn_oxsemi_2_15625000 },
4669 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4670 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4671 pbn_oxsemi_4_15625000 },
4672 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4673 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4674 pbn_oxsemi_8_15625000 },
4675
4676 /*
4677 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4678 */
4679 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4680 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4681 pbn_oxsemi_2_15625000 },
4682 /*
4683 * EndRun Technologies. PCI express device range.
4684 * EndRun PTP/1588 has 2 Native UARTs utilizing OxSemi 952.
4685 */
4686 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4687 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4688 pbn_oxsemi_2_15625000 },
4689
4690 /*
4691 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4692 * from skokodyn@yahoo.com
4693 */
4694 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4695 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4696 pbn_sbsxrsio },
4697 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4698 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4699 pbn_sbsxrsio },
4700 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4701 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4702 pbn_sbsxrsio },
4703 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4704 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4705 pbn_sbsxrsio },
4706
4707 /*
4708 * Digitan DS560-558, from jimd@esoft.com
4709 */
4710 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
4711 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4712 pbn_b1_1_115200 },
4713
4714 /*
4715 * Titan Electronic cards
4716 * The 400L and 800L have a custom setup quirk.
4717 */
4718 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
4719 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4720 pbn_b0_1_921600 },
4721 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
4722 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4723 pbn_b0_2_921600 },
4724 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
4725 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4726 pbn_b0_4_921600 },
4727 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
4728 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4729 pbn_b0_4_921600 },
4730 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4731 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4732 pbn_b1_1_921600 },
4733 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4734 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4735 pbn_b1_bt_2_921600 },
4736 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4737 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4738 pbn_b0_bt_4_921600 },
4739 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4740 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4741 pbn_b0_bt_8_921600 },
4742 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4743 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4744 pbn_b4_bt_2_921600 },
4745 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4746 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4747 pbn_b4_bt_4_921600 },
4748 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4749 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4750 pbn_b4_bt_8_921600 },
4751 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4752 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4753 pbn_b0_4_921600 },
4754 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4755 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4756 pbn_b0_4_921600 },
4757 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4758 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4759 pbn_b0_4_921600 },
4760 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4761 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4762 pbn_titan_1_4000000 },
4763 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4764 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4765 pbn_titan_2_4000000 },
4766 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4767 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4768 pbn_titan_4_4000000 },
4769 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4770 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4771 pbn_titan_8_4000000 },
4772 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4773 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4774 pbn_titan_2_4000000 },
4775 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4776 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4777 pbn_titan_2_4000000 },
4778 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4779 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4780 pbn_b0_bt_2_921600 },
4781 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4782 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4783 pbn_b0_4_921600 },
4784 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4785 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4786 pbn_b0_4_921600 },
4787 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4788 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4789 pbn_b0_4_921600 },
4790 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4791 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4792 pbn_b0_4_921600 },
4793
4794 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4795 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4796 pbn_b2_1_460800 },
4797 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4798 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4799 pbn_b2_1_460800 },
4800 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4801 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4802 pbn_b2_1_460800 },
4803 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4804 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4805 pbn_b2_bt_2_921600 },
4806 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4807 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4808 pbn_b2_bt_2_921600 },
4809 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4810 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4811 pbn_b2_bt_2_921600 },
4812 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4813 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4814 pbn_b2_bt_4_921600 },
4815 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4816 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4817 pbn_b2_bt_4_921600 },
4818 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4819 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4820 pbn_b2_bt_4_921600 },
4821 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4822 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4823 pbn_b0_1_921600 },
4824 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4825 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4826 pbn_b0_1_921600 },
4827 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4828 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4829 pbn_b0_1_921600 },
4830 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4831 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4832 pbn_b0_bt_2_921600 },
4833 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4834 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4835 pbn_b0_bt_2_921600 },
4836 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4837 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4838 pbn_b0_bt_2_921600 },
4839 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4840 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4841 pbn_b0_bt_4_921600 },
4842 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4843 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4844 pbn_b0_bt_4_921600 },
4845 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4846 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4847 pbn_b0_bt_4_921600 },
4848 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4849 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4850 pbn_b0_bt_8_921600 },
4851 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4852 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4853 pbn_b0_bt_8_921600 },
4854 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4855 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4856 pbn_b0_bt_8_921600 },
4857
4858 /*
4859 * Computone devices submitted by Doug McNash dmcnash@computone.com
4860 */
4861 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4862 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4863 0, 0, pbn_computone_4 },
4864 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4865 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4866 0, 0, pbn_computone_8 },
4867 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4868 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4869 0, 0, pbn_computone_6 },
4870
4871 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4872 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4873 pbn_oxsemi },
4874 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4875 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4876 pbn_b0_bt_1_921600 },
4877
4878 /*
4879 * Sunix PCI serial boards
4880 */
4881 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4882 PCI_VENDOR_ID_SUNIX, 0x0001, 0, 0,
4883 pbn_sunix_pci_1s },
4884 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4885 PCI_VENDOR_ID_SUNIX, 0x0002, 0, 0,
4886 pbn_sunix_pci_2s },
4887 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4888 PCI_VENDOR_ID_SUNIX, 0x0004, 0, 0,
4889 pbn_sunix_pci_4s },
4890 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4891 PCI_VENDOR_ID_SUNIX, 0x0084, 0, 0,
4892 pbn_sunix_pci_4s },
4893 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4894 PCI_VENDOR_ID_SUNIX, 0x0008, 0, 0,
4895 pbn_sunix_pci_8s },
4896 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4897 PCI_VENDOR_ID_SUNIX, 0x0088, 0, 0,
4898 pbn_sunix_pci_8s },
4899 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4900 PCI_VENDOR_ID_SUNIX, 0x0010, 0, 0,
4901 pbn_sunix_pci_16s },
4902
4903 /*
4904 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4905 */
4906 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4907 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4908 pbn_b0_bt_8_115200 },
4909 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4910 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4911 pbn_b0_bt_8_115200 },
4912
4913 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4914 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4915 pbn_b0_bt_2_115200 },
4916 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4917 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4918 pbn_b0_bt_2_115200 },
4919 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4920 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4921 pbn_b0_bt_2_115200 },
4922 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4923 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4924 pbn_b0_bt_2_115200 },
4925 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4926 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4927 pbn_b0_bt_2_115200 },
4928 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4929 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4930 pbn_b0_bt_4_460800 },
4931 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4932 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4933 pbn_b0_bt_4_460800 },
4934 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4935 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4936 pbn_b0_bt_2_460800 },
4937 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4938 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4939 pbn_b0_bt_2_460800 },
4940 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4941 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4942 pbn_b0_bt_2_460800 },
4943 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4944 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4945 pbn_b0_bt_1_115200 },
4946 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4947 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4948 pbn_b0_bt_1_460800 },
4949
4950 /*
4951 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4952 * Cards are identified by their subsystem vendor IDs, which
4953 * (in hex) match the model number.
4954 *
4955 * Note that JC140x are RS422/485 cards which require ox950
4956 * ACR = 0x10, and as such are not currently fully supported.
4957 */
4958 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4959 0x1204, 0x0004, 0, 0,
4960 pbn_b0_4_921600 },
4961 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4962 0x1208, 0x0004, 0, 0,
4963 pbn_b0_4_921600 },
4964 /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4965 0x1402, 0x0002, 0, 0,
4966 pbn_b0_2_921600 }, */
4967 /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4968 0x1404, 0x0004, 0, 0,
4969 pbn_b0_4_921600 }, */
4970 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4971 0x1208, 0x0004, 0, 0,
4972 pbn_b0_4_921600 },
4973
4974 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4975 0x1204, 0x0004, 0, 0,
4976 pbn_b0_4_921600 },
4977 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4978 0x1208, 0x0004, 0, 0,
4979 pbn_b0_4_921600 },
4980 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4981 0x1208, 0x0004, 0, 0,
4982 pbn_b0_4_921600 },
4983 /*
4984 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4985 */
4986 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4987 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4988 pbn_b1_1_1382400 },
4989
4990 /*
4991 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4992 */
4993 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
4994 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4995 pbn_b1_1_1382400 },
4996
4997 /*
4998 * RAStel 2 port modem, gerg@moreton.com.au
4999 */
5000 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
5001 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5002 pbn_b2_bt_2_115200 },
5003
5004 /*
5005 * EKF addition for i960 Boards form EKF with serial port
5006 */
5007 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
5008 0xE4BF, PCI_ANY_ID, 0, 0,
5009 pbn_intel_i960 },
5010
5011 /*
5012 * Xircom Cardbus/Ethernet combos
5013 */
5014 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
5015 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5016 pbn_b0_1_115200 },
5017 /*
5018 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
5019 */
5020 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
5021 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5022 pbn_b0_1_115200 },
5023
5024 /*
5025 * Untested PCI modems, sent in from various folks...
5026 */
5027
5028 /*
5029 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
5030 */
5031 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
5032 0x1048, 0x1500, 0, 0,
5033 pbn_b1_1_115200 },
5034
5035 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
5036 0xFF00, 0, 0, 0,
5037 pbn_sgi_ioc3 },
5038
5039 /*
5040 * HP Diva card
5041 */
5042 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5043 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
5044 pbn_b1_1_115200 },
5045 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5046 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5047 pbn_b0_5_115200 },
5048 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
5049 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5050 pbn_b2_1_115200 },
5051 /* HPE PCI serial device */
5052 { PCI_VENDOR_ID_HP_3PAR, PCI_DEVICE_ID_HPE_PCI_SERIAL,
5053 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5054 pbn_b1_1_115200 },
5055
5056 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
5057 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5058 pbn_b3_2_115200 },
5059 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
5060 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5061 pbn_b3_4_115200 },
5062 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
5063 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5064 pbn_b3_8_115200 },
5065 /*
5066 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
5067 */
5068 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
5069 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5070 pbn_b0_1_115200 },
5071 /*
5072 * ITE
5073 */
5074 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
5075 PCI_ANY_ID, PCI_ANY_ID,
5076 0, 0,
5077 pbn_b1_bt_1_115200 },
5078
5079 /*
5080 * IntaShield IS-100
5081 */
5082 { PCI_VENDOR_ID_INTASHIELD, 0x0D60,
5083 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5084 pbn_b2_1_115200 },
5085 /*
5086 * IntaShield IS-200
5087 */
5088 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
5089 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
5090 pbn_b2_2_115200 },
5091 /*
5092 * IntaShield IS-400
5093 */
5094 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
5095 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
5096 pbn_b2_4_115200 },
5097 /*
5098 * IntaShield IX-100
5099 */
5100 { PCI_VENDOR_ID_INTASHIELD, 0x4027,
5101 PCI_ANY_ID, PCI_ANY_ID,
5102 0, 0,
5103 pbn_oxsemi_1_15625000 },
5104 /*
5105 * IntaShield IX-200
5106 */
5107 { PCI_VENDOR_ID_INTASHIELD, 0x4028,
5108 PCI_ANY_ID, PCI_ANY_ID,
5109 0, 0,
5110 pbn_oxsemi_2_15625000 },
5111 /*
5112 * IntaShield IX-400
5113 */
5114 { PCI_VENDOR_ID_INTASHIELD, 0x4029,
5115 PCI_ANY_ID, PCI_ANY_ID,
5116 0, 0,
5117 pbn_oxsemi_4_15625000 },
5118 /* Brainboxes Devices */
5119 /*
5120 * Brainboxes UC-101
5121 */
5122 { PCI_VENDOR_ID_INTASHIELD, 0x0BA1,
5123 PCI_ANY_ID, PCI_ANY_ID,
5124 0, 0,
5125 pbn_b2_2_115200 },
5126 { PCI_VENDOR_ID_INTASHIELD, 0x0BA2,
5127 PCI_ANY_ID, PCI_ANY_ID,
5128 0, 0,
5129 pbn_b2_2_115200 },
5130 { PCI_VENDOR_ID_INTASHIELD, 0x0BA3,
5131 PCI_ANY_ID, PCI_ANY_ID,
5132 0, 0,
5133 pbn_b2_2_115200 },
5134 /*
5135 * Brainboxes UC-235/246
5136 */
5137 { PCI_VENDOR_ID_INTASHIELD, 0x0AA1,
5138 PCI_ANY_ID, PCI_ANY_ID,
5139 0, 0,
5140 pbn_b2_1_115200 },
5141 { PCI_VENDOR_ID_INTASHIELD, 0x0AA2,
5142 PCI_ANY_ID, PCI_ANY_ID,
5143 0, 0,
5144 pbn_b2_1_115200 },
5145 /*
5146 * Brainboxes UC-253/UC-734
5147 */
5148 { PCI_VENDOR_ID_INTASHIELD, 0x0CA1,
5149 PCI_ANY_ID, PCI_ANY_ID,
5150 0, 0,
5151 pbn_b2_2_115200 },
5152 /*
5153 * Brainboxes UC-260/271/701/756
5154 */
5155 { PCI_VENDOR_ID_INTASHIELD, 0x0D21,
5156 PCI_ANY_ID, PCI_ANY_ID,
5157 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
5158 pbn_b2_4_115200 },
5159 { PCI_VENDOR_ID_INTASHIELD, 0x0E34,
5160 PCI_ANY_ID, PCI_ANY_ID,
5161 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
5162 pbn_b2_4_115200 },
5163 /*
5164 * Brainboxes UC-268
5165 */
5166 { PCI_VENDOR_ID_INTASHIELD, 0x0841,
5167 PCI_ANY_ID, PCI_ANY_ID,
5168 0, 0,
5169 pbn_b2_4_115200 },
5170 /*
5171 * Brainboxes UC-275/279
5172 */
5173 { PCI_VENDOR_ID_INTASHIELD, 0x0881,
5174 PCI_ANY_ID, PCI_ANY_ID,
5175 0, 0,
5176 pbn_b2_8_115200 },
5177 /*
5178 * Brainboxes UC-302
5179 */
5180 { PCI_VENDOR_ID_INTASHIELD, 0x08E1,
5181 PCI_ANY_ID, PCI_ANY_ID,
5182 0, 0,
5183 pbn_b2_2_115200 },
5184 { PCI_VENDOR_ID_INTASHIELD, 0x08E2,
5185 PCI_ANY_ID, PCI_ANY_ID,
5186 0, 0,
5187 pbn_b2_2_115200 },
5188 { PCI_VENDOR_ID_INTASHIELD, 0x08E3,
5189 PCI_ANY_ID, PCI_ANY_ID,
5190 0, 0,
5191 pbn_b2_2_115200 },
5192 /*
5193 * Brainboxes UC-310
5194 */
5195 { PCI_VENDOR_ID_INTASHIELD, 0x08C1,
5196 PCI_ANY_ID, PCI_ANY_ID,
5197 0, 0,
5198 pbn_b2_2_115200 },
5199 /*
5200 * Brainboxes UC-313
5201 */
5202 { PCI_VENDOR_ID_INTASHIELD, 0x08A1,
5203 PCI_ANY_ID, PCI_ANY_ID,
5204 0, 0,
5205 pbn_b2_2_115200 },
5206 { PCI_VENDOR_ID_INTASHIELD, 0x08A2,
5207 PCI_ANY_ID, PCI_ANY_ID,
5208 0, 0,
5209 pbn_b2_2_115200 },
5210 { PCI_VENDOR_ID_INTASHIELD, 0x08A3,
5211 PCI_ANY_ID, PCI_ANY_ID,
5212 0, 0,
5213 pbn_b2_2_115200 },
5214 /*
5215 * Brainboxes UC-320/324
5216 */
5217 { PCI_VENDOR_ID_INTASHIELD, 0x0A61,
5218 PCI_ANY_ID, PCI_ANY_ID,
5219 0, 0,
5220 pbn_b2_1_115200 },
5221 /*
5222 * Brainboxes UC-346
5223 */
5224 { PCI_VENDOR_ID_INTASHIELD, 0x0B01,
5225 PCI_ANY_ID, PCI_ANY_ID,
5226 0, 0,
5227 pbn_b2_4_115200 },
5228 { PCI_VENDOR_ID_INTASHIELD, 0x0B02,
5229 PCI_ANY_ID, PCI_ANY_ID,
5230 0, 0,
5231 pbn_b2_4_115200 },
5232 /*
5233 * Brainboxes UC-357
5234 */
5235 { PCI_VENDOR_ID_INTASHIELD, 0x0A81,
5236 PCI_ANY_ID, PCI_ANY_ID,
5237 0, 0,
5238 pbn_b2_2_115200 },
5239 { PCI_VENDOR_ID_INTASHIELD, 0x0A82,
5240 PCI_ANY_ID, PCI_ANY_ID,
5241 0, 0,
5242 pbn_b2_2_115200 },
5243 { PCI_VENDOR_ID_INTASHIELD, 0x0A83,
5244 PCI_ANY_ID, PCI_ANY_ID,
5245 0, 0,
5246 pbn_b2_2_115200 },
5247 /*
5248 * Brainboxes UC-368
5249 */
5250 { PCI_VENDOR_ID_INTASHIELD, 0x0C41,
5251 PCI_ANY_ID, PCI_ANY_ID,
5252 0, 0,
5253 pbn_b2_4_115200 },
5254 { PCI_VENDOR_ID_INTASHIELD, 0x0C42,
5255 PCI_ANY_ID, PCI_ANY_ID,
5256 0, 0,
5257 pbn_b2_4_115200 },
5258 { PCI_VENDOR_ID_INTASHIELD, 0x0C43,
5259 PCI_ANY_ID, PCI_ANY_ID,
5260 0, 0,
5261 pbn_b2_4_115200 },
5262 /*
5263 * Brainboxes UC-420
5264 */
5265 { PCI_VENDOR_ID_INTASHIELD, 0x0921,
5266 PCI_ANY_ID, PCI_ANY_ID,
5267 0, 0,
5268 pbn_b2_4_115200 },
5269 /*
5270 * Brainboxes UC-607
5271 */
5272 { PCI_VENDOR_ID_INTASHIELD, 0x09A1,
5273 PCI_ANY_ID, PCI_ANY_ID,
5274 0, 0,
5275 pbn_b2_2_115200 },
5276 { PCI_VENDOR_ID_INTASHIELD, 0x09A2,
5277 PCI_ANY_ID, PCI_ANY_ID,
5278 0, 0,
5279 pbn_b2_2_115200 },
5280 { PCI_VENDOR_ID_INTASHIELD, 0x09A3,
5281 PCI_ANY_ID, PCI_ANY_ID,
5282 0, 0,
5283 pbn_b2_2_115200 },
5284 /*
5285 * Brainboxes UC-836
5286 */
5287 { PCI_VENDOR_ID_INTASHIELD, 0x0D41,
5288 PCI_ANY_ID, PCI_ANY_ID,
5289 0, 0,
5290 pbn_b2_4_115200 },
5291 /*
5292 * Brainboxes UP-189
5293 */
5294 { PCI_VENDOR_ID_INTASHIELD, 0x0AC1,
5295 PCI_ANY_ID, PCI_ANY_ID,
5296 0, 0,
5297 pbn_b2_2_115200 },
5298 { PCI_VENDOR_ID_INTASHIELD, 0x0AC2,
5299 PCI_ANY_ID, PCI_ANY_ID,
5300 0, 0,
5301 pbn_b2_2_115200 },
5302 { PCI_VENDOR_ID_INTASHIELD, 0x0AC3,
5303 PCI_ANY_ID, PCI_ANY_ID,
5304 0, 0,
5305 pbn_b2_2_115200 },
5306 /*
5307 * Brainboxes UP-200
5308 */
5309 { PCI_VENDOR_ID_INTASHIELD, 0x0B21,
5310 PCI_ANY_ID, PCI_ANY_ID,
5311 0, 0,
5312 pbn_b2_2_115200 },
5313 { PCI_VENDOR_ID_INTASHIELD, 0x0B22,
5314 PCI_ANY_ID, PCI_ANY_ID,
5315 0, 0,
5316 pbn_b2_2_115200 },
5317 { PCI_VENDOR_ID_INTASHIELD, 0x0B23,
5318 PCI_ANY_ID, PCI_ANY_ID,
5319 0, 0,
5320 pbn_b2_2_115200 },
5321 /*
5322 * Brainboxes UP-869
5323 */
5324 { PCI_VENDOR_ID_INTASHIELD, 0x0C01,
5325 PCI_ANY_ID, PCI_ANY_ID,
5326 0, 0,
5327 pbn_b2_2_115200 },
5328 { PCI_VENDOR_ID_INTASHIELD, 0x0C02,
5329 PCI_ANY_ID, PCI_ANY_ID,
5330 0, 0,
5331 pbn_b2_2_115200 },
5332 { PCI_VENDOR_ID_INTASHIELD, 0x0C03,
5333 PCI_ANY_ID, PCI_ANY_ID,
5334 0, 0,
5335 pbn_b2_2_115200 },
5336 /*
5337 * Brainboxes UP-880
5338 */
5339 { PCI_VENDOR_ID_INTASHIELD, 0x0C21,
5340 PCI_ANY_ID, PCI_ANY_ID,
5341 0, 0,
5342 pbn_b2_2_115200 },
5343 { PCI_VENDOR_ID_INTASHIELD, 0x0C22,
5344 PCI_ANY_ID, PCI_ANY_ID,
5345 0, 0,
5346 pbn_b2_2_115200 },
5347 { PCI_VENDOR_ID_INTASHIELD, 0x0C23,
5348 PCI_ANY_ID, PCI_ANY_ID,
5349 0, 0,
5350 pbn_b2_2_115200 },
5351 /*
5352 * Brainboxes PX-101
5353 */
5354 { PCI_VENDOR_ID_INTASHIELD, 0x4005,
5355 PCI_ANY_ID, PCI_ANY_ID,
5356 0, 0,
5357 pbn_b0_2_115200 },
5358 { PCI_VENDOR_ID_INTASHIELD, 0x4019,
5359 PCI_ANY_ID, PCI_ANY_ID,
5360 0, 0,
5361 pbn_oxsemi_2_15625000 },
5362 /*
5363 * Brainboxes PX-235/246
5364 */
5365 { PCI_VENDOR_ID_INTASHIELD, 0x4004,
5366 PCI_ANY_ID, PCI_ANY_ID,
5367 0, 0,
5368 pbn_b0_1_115200 },
5369 { PCI_VENDOR_ID_INTASHIELD, 0x4016,
5370 PCI_ANY_ID, PCI_ANY_ID,
5371 0, 0,
5372 pbn_oxsemi_1_15625000 },
5373 /*
5374 * Brainboxes PX-203/PX-257
5375 */
5376 { PCI_VENDOR_ID_INTASHIELD, 0x4006,
5377 PCI_ANY_ID, PCI_ANY_ID,
5378 0, 0,
5379 pbn_b0_2_115200 },
5380 { PCI_VENDOR_ID_INTASHIELD, 0x4015,
5381 PCI_ANY_ID, PCI_ANY_ID,
5382 0, 0,
5383 pbn_oxsemi_2_15625000 },
5384 /*
5385 * Brainboxes PX-260/PX-701
5386 */
5387 { PCI_VENDOR_ID_INTASHIELD, 0x400A,
5388 PCI_ANY_ID, PCI_ANY_ID,
5389 0, 0,
5390 pbn_oxsemi_4_15625000 },
5391 /*
5392 * Brainboxes PX-275/279
5393 */
5394 { PCI_VENDOR_ID_INTASHIELD, 0x0E41,
5395 PCI_ANY_ID, PCI_ANY_ID,
5396 0, 0,
5397 pbn_b2_8_115200 },
5398 /*
5399 * Brainboxes PX-310
5400 */
5401 { PCI_VENDOR_ID_INTASHIELD, 0x400E,
5402 PCI_ANY_ID, PCI_ANY_ID,
5403 0, 0,
5404 pbn_oxsemi_2_15625000 },
5405 /*
5406 * Brainboxes PX-313
5407 */
5408 { PCI_VENDOR_ID_INTASHIELD, 0x400C,
5409 PCI_ANY_ID, PCI_ANY_ID,
5410 0, 0,
5411 pbn_oxsemi_2_15625000 },
5412 /*
5413 * Brainboxes PX-320/324/PX-376/PX-387
5414 */
5415 { PCI_VENDOR_ID_INTASHIELD, 0x400B,
5416 PCI_ANY_ID, PCI_ANY_ID,
5417 0, 0,
5418 pbn_oxsemi_1_15625000 },
5419 /*
5420 * Brainboxes PX-335/346
5421 */
5422 { PCI_VENDOR_ID_INTASHIELD, 0x400F,
5423 PCI_ANY_ID, PCI_ANY_ID,
5424 0, 0,
5425 pbn_oxsemi_4_15625000 },
5426 /*
5427 * Brainboxes PX-368
5428 */
5429 { PCI_VENDOR_ID_INTASHIELD, 0x4010,
5430 PCI_ANY_ID, PCI_ANY_ID,
5431 0, 0,
5432 pbn_oxsemi_4_15625000 },
5433 /*
5434 * Brainboxes PX-420
5435 */
5436 { PCI_VENDOR_ID_INTASHIELD, 0x4000,
5437 PCI_ANY_ID, PCI_ANY_ID,
5438 0, 0,
5439 pbn_b0_4_115200 },
5440 { PCI_VENDOR_ID_INTASHIELD, 0x4011,
5441 PCI_ANY_ID, PCI_ANY_ID,
5442 0, 0,
5443 pbn_oxsemi_4_15625000 },
5444 /*
5445 * Brainboxes PX-475
5446 */
5447 { PCI_VENDOR_ID_INTASHIELD, 0x401D,
5448 PCI_ANY_ID, PCI_ANY_ID,
5449 0, 0,
5450 pbn_oxsemi_1_15625000 },
5451 /*
5452 * Brainboxes PX-803/PX-857
5453 */
5454 { PCI_VENDOR_ID_INTASHIELD, 0x4009,
5455 PCI_ANY_ID, PCI_ANY_ID,
5456 0, 0,
5457 pbn_b0_2_115200 },
5458 { PCI_VENDOR_ID_INTASHIELD, 0x4018,
5459 PCI_ANY_ID, PCI_ANY_ID,
5460 0, 0,
5461 pbn_oxsemi_2_15625000 },
5462 { PCI_VENDOR_ID_INTASHIELD, 0x401E,
5463 PCI_ANY_ID, PCI_ANY_ID,
5464 0, 0,
5465 pbn_oxsemi_2_15625000 },
5466 /*
5467 * Brainboxes PX-820
5468 */
5469 { PCI_VENDOR_ID_INTASHIELD, 0x4002,
5470 PCI_ANY_ID, PCI_ANY_ID,
5471 0, 0,
5472 pbn_b0_4_115200 },
5473 { PCI_VENDOR_ID_INTASHIELD, 0x4013,
5474 PCI_ANY_ID, PCI_ANY_ID,
5475 0, 0,
5476 pbn_oxsemi_4_15625000 },
5477 /*
5478 * Brainboxes PX-846
5479 */
5480 { PCI_VENDOR_ID_INTASHIELD, 0x4008,
5481 PCI_ANY_ID, PCI_ANY_ID,
5482 0, 0,
5483 pbn_b0_1_115200 },
5484 { PCI_VENDOR_ID_INTASHIELD, 0x4017,
5485 PCI_ANY_ID, PCI_ANY_ID,
5486 0, 0,
5487 pbn_oxsemi_1_15625000 },
5488 /*
5489 * Brainboxes XC-235
5490 */
5491 { PCI_VENDOR_ID_INTASHIELD, 0x4026,
5492 PCI_ANY_ID, PCI_ANY_ID,
5493 0, 0,
5494 pbn_oxsemi_1_15625000 },
5495 /*
5496 * Brainboxes XC-475
5497 */
5498 { PCI_VENDOR_ID_INTASHIELD, 0x4021,
5499 PCI_ANY_ID, PCI_ANY_ID,
5500 0, 0,
5501 pbn_oxsemi_1_15625000 },
5502
5503 /*
5504 * Perle PCI-RAS cards
5505 */
5506 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5507 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
5508 0, 0, pbn_b2_4_921600 },
5509 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5510 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
5511 0, 0, pbn_b2_8_921600 },
5512
5513 /*
5514 * Mainpine series cards: Fairly standard layout but fools
5515 * parts of the autodetect in some cases and uses otherwise
5516 * unmatched communications subclasses in the PCI Express case
5517 */
5518
5519 { /* RockForceDUO */
5520 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5521 PCI_VENDOR_ID_MAINPINE, 0x0200,
5522 0, 0, pbn_b0_2_115200 },
5523 { /* RockForceQUATRO */
5524 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5525 PCI_VENDOR_ID_MAINPINE, 0x0300,
5526 0, 0, pbn_b0_4_115200 },
5527 { /* RockForceDUO+ */
5528 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5529 PCI_VENDOR_ID_MAINPINE, 0x0400,
5530 0, 0, pbn_b0_2_115200 },
5531 { /* RockForceQUATRO+ */
5532 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5533 PCI_VENDOR_ID_MAINPINE, 0x0500,
5534 0, 0, pbn_b0_4_115200 },
5535 { /* RockForce+ */
5536 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5537 PCI_VENDOR_ID_MAINPINE, 0x0600,
5538 0, 0, pbn_b0_2_115200 },
5539 { /* RockForce+ */
5540 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5541 PCI_VENDOR_ID_MAINPINE, 0x0700,
5542 0, 0, pbn_b0_4_115200 },
5543 { /* RockForceOCTO+ */
5544 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5545 PCI_VENDOR_ID_MAINPINE, 0x0800,
5546 0, 0, pbn_b0_8_115200 },
5547 { /* RockForceDUO+ */
5548 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5549 PCI_VENDOR_ID_MAINPINE, 0x0C00,
5550 0, 0, pbn_b0_2_115200 },
5551 { /* RockForceQUARTRO+ */
5552 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5553 PCI_VENDOR_ID_MAINPINE, 0x0D00,
5554 0, 0, pbn_b0_4_115200 },
5555 { /* RockForceOCTO+ */
5556 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5557 PCI_VENDOR_ID_MAINPINE, 0x1D00,
5558 0, 0, pbn_b0_8_115200 },
5559 { /* RockForceD1 */
5560 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5561 PCI_VENDOR_ID_MAINPINE, 0x2000,
5562 0, 0, pbn_b0_1_115200 },
5563 { /* RockForceF1 */
5564 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5565 PCI_VENDOR_ID_MAINPINE, 0x2100,
5566 0, 0, pbn_b0_1_115200 },
5567 { /* RockForceD2 */
5568 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5569 PCI_VENDOR_ID_MAINPINE, 0x2200,
5570 0, 0, pbn_b0_2_115200 },
5571 { /* RockForceF2 */
5572 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5573 PCI_VENDOR_ID_MAINPINE, 0x2300,
5574 0, 0, pbn_b0_2_115200 },
5575 { /* RockForceD4 */
5576 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5577 PCI_VENDOR_ID_MAINPINE, 0x2400,
5578 0, 0, pbn_b0_4_115200 },
5579 { /* RockForceF4 */
5580 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5581 PCI_VENDOR_ID_MAINPINE, 0x2500,
5582 0, 0, pbn_b0_4_115200 },
5583 { /* RockForceD8 */
5584 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5585 PCI_VENDOR_ID_MAINPINE, 0x2600,
5586 0, 0, pbn_b0_8_115200 },
5587 { /* RockForceF8 */
5588 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5589 PCI_VENDOR_ID_MAINPINE, 0x2700,
5590 0, 0, pbn_b0_8_115200 },
5591 { /* IQ Express D1 */
5592 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5593 PCI_VENDOR_ID_MAINPINE, 0x3000,
5594 0, 0, pbn_b0_1_115200 },
5595 { /* IQ Express F1 */
5596 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5597 PCI_VENDOR_ID_MAINPINE, 0x3100,
5598 0, 0, pbn_b0_1_115200 },
5599 { /* IQ Express D2 */
5600 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5601 PCI_VENDOR_ID_MAINPINE, 0x3200,
5602 0, 0, pbn_b0_2_115200 },
5603 { /* IQ Express F2 */
5604 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5605 PCI_VENDOR_ID_MAINPINE, 0x3300,
5606 0, 0, pbn_b0_2_115200 },
5607 { /* IQ Express D4 */
5608 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5609 PCI_VENDOR_ID_MAINPINE, 0x3400,
5610 0, 0, pbn_b0_4_115200 },
5611 { /* IQ Express F4 */
5612 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5613 PCI_VENDOR_ID_MAINPINE, 0x3500,
5614 0, 0, pbn_b0_4_115200 },
5615 { /* IQ Express D8 */
5616 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5617 PCI_VENDOR_ID_MAINPINE, 0x3C00,
5618 0, 0, pbn_b0_8_115200 },
5619 { /* IQ Express F8 */
5620 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5621 PCI_VENDOR_ID_MAINPINE, 0x3D00,
5622 0, 0, pbn_b0_8_115200 },
5623
5624
5625 /*
5626 * PA Semi PA6T-1682M on-chip UART
5627 */
5628 { PCI_VENDOR_ID_PASEMI, 0xa004,
5629 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5630 pbn_pasemi_1682M },
5631
5632 /*
5633 * National Instruments
5634 */
5635 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
5636 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5637 pbn_b1_16_115200 },
5638 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
5639 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5640 pbn_b1_8_115200 },
5641 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
5642 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5643 pbn_b1_bt_4_115200 },
5644 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
5645 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5646 pbn_b1_bt_2_115200 },
5647 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
5648 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5649 pbn_b1_bt_4_115200 },
5650 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
5651 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5652 pbn_b1_bt_2_115200 },
5653 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
5654 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5655 pbn_b1_16_115200 },
5656 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
5657 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5658 pbn_b1_8_115200 },
5659 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
5660 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5661 pbn_b1_bt_4_115200 },
5662 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
5663 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5664 pbn_b1_bt_2_115200 },
5665 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
5666 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5667 pbn_b1_bt_4_115200 },
5668 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
5669 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5670 pbn_b1_bt_2_115200 },
5671 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
5672 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5673 pbn_ni8430_2 },
5674 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
5675 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5676 pbn_ni8430_2 },
5677 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
5678 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5679 pbn_ni8430_4 },
5680 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5681 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5682 pbn_ni8430_4 },
5683 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5684 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5685 pbn_ni8430_8 },
5686 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5687 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5688 pbn_ni8430_8 },
5689 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5690 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5691 pbn_ni8430_16 },
5692 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5693 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5694 pbn_ni8430_16 },
5695 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5696 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5697 pbn_ni8430_2 },
5698 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5699 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5700 pbn_ni8430_2 },
5701 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5702 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5703 pbn_ni8430_4 },
5704 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5705 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5706 pbn_ni8430_4 },
5707
5708 /*
5709 * MOXA
5710 */
5711 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP102E,
5712 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5713 pbn_moxa8250_2p },
5714 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP102EL,
5715 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5716 pbn_moxa8250_2p },
5717 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP104EL_A,
5718 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5719 pbn_moxa8250_4p },
5720 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP114EL,
5721 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5722 pbn_moxa8250_4p },
5723 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP116E_A_A,
5724 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5725 pbn_moxa8250_8p },
5726 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP116E_A_B,
5727 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5728 pbn_moxa8250_8p },
5729 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP118EL_A,
5730 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5731 pbn_moxa8250_8p },
5732 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP118E_A_I,
5733 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5734 pbn_moxa8250_8p },
5735 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP132EL,
5736 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5737 pbn_moxa8250_2p },
5738 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP134EL_A,
5739 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5740 pbn_moxa8250_4p },
5741 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP138E_A,
5742 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5743 pbn_moxa8250_8p },
5744 { PCI_VENDOR_ID_MOXA, PCI_DEVICE_ID_MOXA_CP168EL_A,
5745 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5746 pbn_moxa8250_8p },
5747
5748 /*
5749 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5750 */
5751 { PCI_VENDOR_ID_ADDIDATA,
5752 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5753 PCI_ANY_ID,
5754 PCI_ANY_ID,
5755 0,
5756 0,
5757 pbn_b0_4_115200 },
5758
5759 { PCI_VENDOR_ID_ADDIDATA,
5760 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5761 PCI_ANY_ID,
5762 PCI_ANY_ID,
5763 0,
5764 0,
5765 pbn_b0_2_115200 },
5766
5767 { PCI_VENDOR_ID_ADDIDATA,
5768 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5769 PCI_ANY_ID,
5770 PCI_ANY_ID,
5771 0,
5772 0,
5773 pbn_b0_1_115200 },
5774
5775 { PCI_VENDOR_ID_AMCC,
5776 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
5777 PCI_ANY_ID,
5778 PCI_ANY_ID,
5779 0,
5780 0,
5781 pbn_b1_8_115200 },
5782
5783 { PCI_VENDOR_ID_ADDIDATA,
5784 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5785 PCI_ANY_ID,
5786 PCI_ANY_ID,
5787 0,
5788 0,
5789 pbn_b0_4_115200 },
5790
5791 { PCI_VENDOR_ID_ADDIDATA,
5792 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5793 PCI_ANY_ID,
5794 PCI_ANY_ID,
5795 0,
5796 0,
5797 pbn_b0_2_115200 },
5798
5799 { PCI_VENDOR_ID_ADDIDATA,
5800 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5801 PCI_ANY_ID,
5802 PCI_ANY_ID,
5803 0,
5804 0,
5805 pbn_b0_1_115200 },
5806
5807 { PCI_VENDOR_ID_ADDIDATA,
5808 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5809 PCI_ANY_ID,
5810 PCI_ANY_ID,
5811 0,
5812 0,
5813 pbn_b0_4_115200 },
5814
5815 { PCI_VENDOR_ID_ADDIDATA,
5816 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5817 PCI_ANY_ID,
5818 PCI_ANY_ID,
5819 0,
5820 0,
5821 pbn_b0_2_115200 },
5822
5823 { PCI_VENDOR_ID_ADDIDATA,
5824 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5825 PCI_ANY_ID,
5826 PCI_ANY_ID,
5827 0,
5828 0,
5829 pbn_b0_1_115200 },
5830
5831 { PCI_VENDOR_ID_ADDIDATA,
5832 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5833 PCI_ANY_ID,
5834 PCI_ANY_ID,
5835 0,
5836 0,
5837 pbn_b0_8_115200 },
5838
5839 { PCI_VENDOR_ID_ADDIDATA,
5840 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5841 PCI_ANY_ID,
5842 PCI_ANY_ID,
5843 0,
5844 0,
5845 pbn_ADDIDATA_PCIe_4_3906250 },
5846
5847 { PCI_VENDOR_ID_ADDIDATA,
5848 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5849 PCI_ANY_ID,
5850 PCI_ANY_ID,
5851 0,
5852 0,
5853 pbn_ADDIDATA_PCIe_2_3906250 },
5854
5855 { PCI_VENDOR_ID_ADDIDATA,
5856 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5857 PCI_ANY_ID,
5858 PCI_ANY_ID,
5859 0,
5860 0,
5861 pbn_ADDIDATA_PCIe_1_3906250 },
5862
5863 { PCI_VENDOR_ID_ADDIDATA,
5864 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5865 PCI_ANY_ID,
5866 PCI_ANY_ID,
5867 0,
5868 0,
5869 pbn_ADDIDATA_PCIe_8_3906250 },
5870
5871 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5872 PCI_VENDOR_ID_IBM, 0x0299,
5873 0, 0, pbn_b0_bt_2_115200 },
5874
5875 /*
5876 * other NetMos 9835 devices are most likely handled by the
5877 * parport_serial driver, check drivers/parport/parport_serial.c
5878 * before adding them here.
5879 */
5880
5881 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5882 0xA000, 0x1000,
5883 0, 0, pbn_b0_1_115200 },
5884
5885 /* the 9901 is a rebranded 9912 */
5886 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5887 0xA000, 0x1000,
5888 0, 0, pbn_b0_1_115200 },
5889
5890 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5891 0xA000, 0x1000,
5892 0, 0, pbn_b0_1_115200 },
5893
5894 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5895 0xA000, 0x1000,
5896 0, 0, pbn_b0_1_115200 },
5897
5898 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5899 0xA000, 0x1000,
5900 0, 0, pbn_b0_1_115200 },
5901
5902 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5903 0xA000, 0x3002,
5904 0, 0, pbn_NETMOS9900_2s_115200 },
5905
5906 /*
5907 * Best Connectivity and Rosewill PCI Multi I/O cards
5908 */
5909
5910 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5911 0xA000, 0x1000,
5912 0, 0, pbn_b0_1_115200 },
5913
5914 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5915 0xA000, 0x3002,
5916 0, 0, pbn_b0_bt_2_115200 },
5917
5918 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5919 0xA000, 0x3004,
5920 0, 0, pbn_b0_bt_4_115200 },
5921
5922 /*
5923 * ASIX AX99100 PCIe to Multi I/O Controller
5924 */
5925 { PCI_VENDOR_ID_ASIX, PCI_DEVICE_ID_ASIX_AX99100,
5926 0xA000, 0x1000,
5927 0, 0, pbn_b0_1_115200 },
5928
5929 /* Intel CE4100 */
5930 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5931 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5932 pbn_ce4100_1_115200 },
5933
5934 /*
5935 * Cronyx Omega PCI
5936 */
5937 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5938 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5939 pbn_omegapci },
5940
5941 /*
5942 * Broadcom TruManage
5943 */
5944 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5945 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5946 pbn_brcm_trumanage },
5947
5948 /*
5949 * AgeStar as-prs2-009
5950 */
5951 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5952 PCI_ANY_ID, PCI_ANY_ID,
5953 0, 0, pbn_b0_bt_2_115200 },
5954
5955 /*
5956 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5957 * so not listed here.
5958 */
5959 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5960 PCI_ANY_ID, PCI_ANY_ID,
5961 0, 0, pbn_b0_bt_4_115200 },
5962
5963 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5964 PCI_ANY_ID, PCI_ANY_ID,
5965 0, 0, pbn_b0_bt_2_115200 },
5966
5967 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH355_4S,
5968 PCI_ANY_ID, PCI_ANY_ID,
5969 0, 0, pbn_b0_bt_4_115200 },
5970
5971 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH382_2S,
5972 PCI_ANY_ID, PCI_ANY_ID,
5973 0, 0, pbn_wch382_2 },
5974
5975 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5976 PCI_ANY_ID, PCI_ANY_ID,
5977 0, 0, pbn_wch384_4 },
5978
5979 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_8S,
5980 PCI_ANY_ID, PCI_ANY_ID,
5981 0, 0, pbn_wch384_8 },
5982 /*
5983 * Realtek RealManage
5984 */
5985 { PCI_VENDOR_ID_REALTEK, 0x816a,
5986 PCI_ANY_ID, PCI_ANY_ID,
5987 0, 0, pbn_b0_1_115200 },
5988
5989 { PCI_VENDOR_ID_REALTEK, 0x816b,
5990 PCI_ANY_ID, PCI_ANY_ID,
5991 0, 0, pbn_b0_1_115200 },
5992
5993 /* Fintek PCI serial cards */
5994 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5995 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5996 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5997 { PCI_DEVICE(0x1c29, 0x1204), .driver_data = pbn_fintek_F81504A },
5998 { PCI_DEVICE(0x1c29, 0x1208), .driver_data = pbn_fintek_F81508A },
5999 { PCI_DEVICE(0x1c29, 0x1212), .driver_data = pbn_fintek_F81512A },
6000
6001 /* MKS Tenta SCOM-080x serial cards */
6002 { PCI_DEVICE(0x1601, 0x0800), .driver_data = pbn_b0_4_1250000 },
6003 { PCI_DEVICE(0x1601, 0xa801), .driver_data = pbn_b0_4_1250000 },
6004
6005 /* Amazon PCI serial device */
6006 { PCI_DEVICE(0x1d0f, 0x8250), .driver_data = pbn_b0_1_115200 },
6007
6008 /*
6009 * These entries match devices with class COMMUNICATION_SERIAL,
6010 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
6011 */
6012 { PCI_ANY_ID, PCI_ANY_ID,
6013 PCI_ANY_ID, PCI_ANY_ID,
6014 PCI_CLASS_COMMUNICATION_SERIAL << 8,
6015 0xffff00, pbn_default },
6016 { PCI_ANY_ID, PCI_ANY_ID,
6017 PCI_ANY_ID, PCI_ANY_ID,
6018 PCI_CLASS_COMMUNICATION_MODEM << 8,
6019 0xffff00, pbn_default },
6020 { PCI_ANY_ID, PCI_ANY_ID,
6021 PCI_ANY_ID, PCI_ANY_ID,
6022 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
6023 0xffff00, pbn_default },
6024 { 0, }
6025 };
6026
serial8250_io_error_detected(struct pci_dev * dev,pci_channel_state_t state)6027 static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
6028 pci_channel_state_t state)
6029 {
6030 struct serial_private *priv = pci_get_drvdata(dev);
6031
6032 if (state == pci_channel_io_perm_failure)
6033 return PCI_ERS_RESULT_DISCONNECT;
6034
6035 if (priv)
6036 pciserial_detach_ports(priv);
6037
6038 pci_disable_device(dev);
6039
6040 return PCI_ERS_RESULT_NEED_RESET;
6041 }
6042
serial8250_io_slot_reset(struct pci_dev * dev)6043 static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
6044 {
6045 int rc;
6046
6047 rc = pci_enable_device(dev);
6048
6049 if (rc)
6050 return PCI_ERS_RESULT_DISCONNECT;
6051
6052 pci_restore_state(dev);
6053 pci_save_state(dev);
6054
6055 return PCI_ERS_RESULT_RECOVERED;
6056 }
6057
serial8250_io_resume(struct pci_dev * dev)6058 static void serial8250_io_resume(struct pci_dev *dev)
6059 {
6060 struct serial_private *priv = pci_get_drvdata(dev);
6061 struct serial_private *new;
6062
6063 if (!priv)
6064 return;
6065
6066 new = pciserial_init_ports(dev, priv->board);
6067 if (!IS_ERR(new)) {
6068 pci_set_drvdata(dev, new);
6069 kfree(priv);
6070 }
6071 }
6072
6073 static const struct pci_error_handlers serial8250_err_handler = {
6074 .error_detected = serial8250_io_error_detected,
6075 .slot_reset = serial8250_io_slot_reset,
6076 .resume = serial8250_io_resume,
6077 };
6078
6079 static struct pci_driver serial_pci_driver = {
6080 .name = "serial",
6081 .probe = pciserial_init_one,
6082 .remove = pciserial_remove_one,
6083 .driver = {
6084 .pm = &pciserial_pm_ops,
6085 },
6086 .id_table = serial_pci_tbl,
6087 .err_handler = &serial8250_err_handler,
6088 };
6089
6090 module_pci_driver(serial_pci_driver);
6091
6092 MODULE_LICENSE("GPL");
6093 MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
6094 MODULE_DEVICE_TABLE(pci, serial_pci_tbl);
6095 MODULE_IMPORT_NS(SERIAL_8250_PCI);
6096