1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3 * PCA953x 4/8/16/24/40 bit I/O ports
4 *
5 * Copyright (C) 2005 Ben Gardner <bgardner@wabtec.com>
6 * Copyright (C) 2007 Marvell International Ltd.
7 *
8 * Derived from drivers/i2c/chips/pca9539.c
9 */
10
11 #include <linux/acpi.h>
12 #include <linux/bitmap.h>
13 #include <linux/cleanup.h>
14 #include <linux/gpio/consumer.h>
15 #include <linux/gpio/driver.h>
16 #include <linux/i2c.h>
17 #include <linux/init.h>
18 #include <linux/interrupt.h>
19 #include <linux/module.h>
20 #include <linux/of_platform.h>
21 #include <linux/platform_data/pca953x.h>
22 #include <linux/regmap.h>
23 #include <linux/regulator/consumer.h>
24 #include <linux/seq_file.h>
25 #include <linux/slab.h>
26
27 #include <asm/unaligned.h>
28
29 #define PCA953X_INPUT 0x00
30 #define PCA953X_OUTPUT 0x01
31 #define PCA953X_INVERT 0x02
32 #define PCA953X_DIRECTION 0x03
33
34 #define REG_ADDR_MASK GENMASK(5, 0)
35 #define REG_ADDR_EXT BIT(6)
36 #define REG_ADDR_AI BIT(7)
37
38 #define PCA957X_IN 0x00
39 #define PCA957X_INVRT 0x01
40 #define PCA957X_BKEN 0x02
41 #define PCA957X_PUPD 0x03
42 #define PCA957X_CFG 0x04
43 #define PCA957X_OUT 0x05
44 #define PCA957X_MSK 0x06
45 #define PCA957X_INTS 0x07
46
47 #define PCAL953X_OUT_STRENGTH 0x20
48 #define PCAL953X_IN_LATCH 0x22
49 #define PCAL953X_PULL_EN 0x23
50 #define PCAL953X_PULL_SEL 0x24
51 #define PCAL953X_INT_MASK 0x25
52 #define PCAL953X_INT_STAT 0x26
53 #define PCAL953X_OUT_CONF 0x27
54
55 #define PCAL6524_INT_EDGE 0x28
56 #define PCAL6524_INT_CLR 0x2a
57 #define PCAL6524_IN_STATUS 0x2b
58 #define PCAL6524_OUT_INDCONF 0x2c
59 #define PCAL6524_DEBOUNCE 0x2d
60
61 #define PCA_GPIO_MASK GENMASK(7, 0)
62
63 #define PCAL_GPIO_MASK GENMASK(4, 0)
64 #define PCAL_PINCTRL_MASK GENMASK(6, 5)
65
66 #define PCA_INT BIT(8)
67 #define PCA_PCAL BIT(9)
68 #define PCA_LATCH_INT (PCA_PCAL | PCA_INT)
69 #define PCA953X_TYPE BIT(12)
70 #define PCA957X_TYPE BIT(13)
71 #define PCAL653X_TYPE BIT(14)
72 #define PCA_TYPE_MASK GENMASK(15, 12)
73
74 #define PCA_CHIP_TYPE(x) ((x) & PCA_TYPE_MASK)
75
76 static const struct i2c_device_id pca953x_id[] = {
77 { "pca6408", 8 | PCA953X_TYPE | PCA_INT, },
78 { "pca6416", 16 | PCA953X_TYPE | PCA_INT, },
79 { "pca9505", 40 | PCA953X_TYPE | PCA_INT, },
80 { "pca9506", 40 | PCA953X_TYPE | PCA_INT, },
81 { "pca9534", 8 | PCA953X_TYPE | PCA_INT, },
82 { "pca9535", 16 | PCA953X_TYPE | PCA_INT, },
83 { "pca9536", 4 | PCA953X_TYPE, },
84 { "pca9537", 4 | PCA953X_TYPE | PCA_INT, },
85 { "pca9538", 8 | PCA953X_TYPE | PCA_INT, },
86 { "pca9539", 16 | PCA953X_TYPE | PCA_INT, },
87 { "pca9554", 8 | PCA953X_TYPE | PCA_INT, },
88 { "pca9555", 16 | PCA953X_TYPE | PCA_INT, },
89 { "pca9556", 8 | PCA953X_TYPE, },
90 { "pca9557", 8 | PCA953X_TYPE, },
91 { "pca9574", 8 | PCA957X_TYPE | PCA_INT, },
92 { "pca9575", 16 | PCA957X_TYPE | PCA_INT, },
93 { "pca9698", 40 | PCA953X_TYPE, },
94
95 { "pcal6408", 8 | PCA953X_TYPE | PCA_LATCH_INT, },
96 { "pcal6416", 16 | PCA953X_TYPE | PCA_LATCH_INT, },
97 { "pcal6524", 24 | PCA953X_TYPE | PCA_LATCH_INT, },
98 { "pcal6534", 34 | PCAL653X_TYPE | PCA_LATCH_INT, },
99 { "pcal9535", 16 | PCA953X_TYPE | PCA_LATCH_INT, },
100 { "pcal9554b", 8 | PCA953X_TYPE | PCA_LATCH_INT, },
101 { "pcal9555a", 16 | PCA953X_TYPE | PCA_LATCH_INT, },
102
103 { "max7310", 8 | PCA953X_TYPE, },
104 { "max7312", 16 | PCA953X_TYPE | PCA_INT, },
105 { "max7313", 16 | PCA953X_TYPE | PCA_INT, },
106 { "max7315", 8 | PCA953X_TYPE | PCA_INT, },
107 { "max7318", 16 | PCA953X_TYPE | PCA_INT, },
108 { "pca6107", 8 | PCA953X_TYPE | PCA_INT, },
109 { "tca6408", 8 | PCA953X_TYPE | PCA_INT, },
110 { "tca6416", 16 | PCA953X_TYPE | PCA_INT, },
111 { "tca6424", 24 | PCA953X_TYPE | PCA_INT, },
112 { "tca9538", 8 | PCA953X_TYPE | PCA_INT, },
113 { "tca9539", 16 | PCA953X_TYPE | PCA_INT, },
114 { "tca9554", 8 | PCA953X_TYPE | PCA_INT, },
115 { "xra1202", 8 | PCA953X_TYPE },
116 { }
117 };
118 MODULE_DEVICE_TABLE(i2c, pca953x_id);
119
120 #ifdef CONFIG_GPIO_PCA953X_IRQ
121
122 #include <linux/dmi.h>
123
124 static const struct acpi_gpio_params pca953x_irq_gpios = { 0, 0, true };
125
126 static const struct acpi_gpio_mapping pca953x_acpi_irq_gpios[] = {
127 { "irq-gpios", &pca953x_irq_gpios, 1, ACPI_GPIO_QUIRK_ABSOLUTE_NUMBER },
128 { }
129 };
130
pca953x_acpi_get_irq(struct device * dev)131 static int pca953x_acpi_get_irq(struct device *dev)
132 {
133 int ret;
134
135 ret = devm_acpi_dev_add_driver_gpios(dev, pca953x_acpi_irq_gpios);
136 if (ret)
137 dev_warn(dev, "can't add GPIO ACPI mapping\n");
138
139 ret = acpi_dev_gpio_irq_get_by(ACPI_COMPANION(dev), "irq-gpios", 0);
140 if (ret < 0)
141 return ret;
142
143 dev_info(dev, "ACPI interrupt quirk (IRQ %d)\n", ret);
144 return ret;
145 }
146
147 static const struct dmi_system_id pca953x_dmi_acpi_irq_info[] = {
148 {
149 /*
150 * On Intel Galileo Gen 2 board the IRQ pin of one of
151 * the I²C GPIO expanders, which has GpioInt() resource,
152 * is provided as an absolute number instead of being
153 * relative. Since first controller (gpio-sch.c) and
154 * second (gpio-dwapb.c) are at the fixed bases, we may
155 * safely refer to the number in the global space to get
156 * an IRQ out of it.
157 */
158 .matches = {
159 DMI_EXACT_MATCH(DMI_BOARD_NAME, "GalileoGen2"),
160 },
161 },
162 {}
163 };
164 #endif
165
166 static const struct acpi_device_id pca953x_acpi_ids[] = {
167 { "INT3491", 16 | PCA953X_TYPE | PCA_LATCH_INT, },
168 { }
169 };
170 MODULE_DEVICE_TABLE(acpi, pca953x_acpi_ids);
171
172 #define MAX_BANK 5
173 #define BANK_SZ 8
174 #define MAX_LINE (MAX_BANK * BANK_SZ)
175
176 #define NBANK(chip) DIV_ROUND_UP(chip->gpio_chip.ngpio, BANK_SZ)
177
178 struct pca953x_reg_config {
179 int direction;
180 int output;
181 int input;
182 int invert;
183 };
184
185 static const struct pca953x_reg_config pca953x_regs = {
186 .direction = PCA953X_DIRECTION,
187 .output = PCA953X_OUTPUT,
188 .input = PCA953X_INPUT,
189 .invert = PCA953X_INVERT,
190 };
191
192 static const struct pca953x_reg_config pca957x_regs = {
193 .direction = PCA957X_CFG,
194 .output = PCA957X_OUT,
195 .input = PCA957X_IN,
196 .invert = PCA957X_INVRT,
197 };
198
199 struct pca953x_chip {
200 unsigned gpio_start;
201 struct mutex i2c_lock;
202 struct regmap *regmap;
203
204 #ifdef CONFIG_GPIO_PCA953X_IRQ
205 struct mutex irq_lock;
206 DECLARE_BITMAP(irq_mask, MAX_LINE);
207 DECLARE_BITMAP(irq_stat, MAX_LINE);
208 DECLARE_BITMAP(irq_trig_raise, MAX_LINE);
209 DECLARE_BITMAP(irq_trig_fall, MAX_LINE);
210 #endif
211 atomic_t wakeup_path;
212
213 struct i2c_client *client;
214 struct gpio_chip gpio_chip;
215 unsigned long driver_data;
216 struct regulator *regulator;
217
218 const struct pca953x_reg_config *regs;
219
220 u8 (*recalc_addr)(struct pca953x_chip *chip, int reg, int off);
221 bool (*check_reg)(struct pca953x_chip *chip, unsigned int reg,
222 u32 checkbank);
223 };
224
pca953x_bank_shift(struct pca953x_chip * chip)225 static int pca953x_bank_shift(struct pca953x_chip *chip)
226 {
227 return fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
228 }
229
230 #define PCA953x_BANK_INPUT BIT(0)
231 #define PCA953x_BANK_OUTPUT BIT(1)
232 #define PCA953x_BANK_POLARITY BIT(2)
233 #define PCA953x_BANK_CONFIG BIT(3)
234
235 #define PCA957x_BANK_INPUT BIT(0)
236 #define PCA957x_BANK_POLARITY BIT(1)
237 #define PCA957x_BANK_BUSHOLD BIT(2)
238 #define PCA957x_BANK_CONFIG BIT(4)
239 #define PCA957x_BANK_OUTPUT BIT(5)
240
241 #define PCAL9xxx_BANK_IN_LATCH BIT(8 + 2)
242 #define PCAL9xxx_BANK_PULL_EN BIT(8 + 3)
243 #define PCAL9xxx_BANK_PULL_SEL BIT(8 + 4)
244 #define PCAL9xxx_BANK_IRQ_MASK BIT(8 + 5)
245 #define PCAL9xxx_BANK_IRQ_STAT BIT(8 + 6)
246
247 /*
248 * We care about the following registers:
249 * - Standard set, below 0x40, each port can be replicated up to 8 times
250 * - PCA953x standard
251 * Input port 0x00 + 0 * bank_size R
252 * Output port 0x00 + 1 * bank_size RW
253 * Polarity Inversion port 0x00 + 2 * bank_size RW
254 * Configuration port 0x00 + 3 * bank_size RW
255 * - PCA957x with mixed up registers
256 * Input port 0x00 + 0 * bank_size R
257 * Polarity Inversion port 0x00 + 1 * bank_size RW
258 * Bus hold port 0x00 + 2 * bank_size RW
259 * Configuration port 0x00 + 4 * bank_size RW
260 * Output port 0x00 + 5 * bank_size RW
261 *
262 * - Extended set, above 0x40, often chip specific.
263 * - PCAL6524/PCAL9555A with custom PCAL IRQ handling:
264 * Input latch register 0x40 + 2 * bank_size RW
265 * Pull-up/pull-down enable reg 0x40 + 3 * bank_size RW
266 * Pull-up/pull-down select reg 0x40 + 4 * bank_size RW
267 * Interrupt mask register 0x40 + 5 * bank_size RW
268 * Interrupt status register 0x40 + 6 * bank_size R
269 *
270 * - Registers with bit 0x80 set, the AI bit
271 * The bit is cleared and the registers fall into one of the
272 * categories above.
273 */
274
pca953x_check_register(struct pca953x_chip * chip,unsigned int reg,u32 checkbank)275 static bool pca953x_check_register(struct pca953x_chip *chip, unsigned int reg,
276 u32 checkbank)
277 {
278 int bank_shift = pca953x_bank_shift(chip);
279 int bank = (reg & REG_ADDR_MASK) >> bank_shift;
280 int offset = reg & (BIT(bank_shift) - 1);
281
282 /* Special PCAL extended register check. */
283 if (reg & REG_ADDR_EXT) {
284 if (!(chip->driver_data & PCA_PCAL))
285 return false;
286 bank += 8;
287 }
288
289 /* Register is not in the matching bank. */
290 if (!(BIT(bank) & checkbank))
291 return false;
292
293 /* Register is not within allowed range of bank. */
294 if (offset >= NBANK(chip))
295 return false;
296
297 return true;
298 }
299
300 /*
301 * Unfortunately, whilst the PCAL6534 chip (and compatibles) broadly follow the
302 * same register layout as the PCAL6524, the spacing of the registers has been
303 * fundamentally altered by compacting them and thus does not obey the same
304 * rules, including being able to use bit shifting to determine bank. These
305 * chips hence need special handling here.
306 */
pcal6534_check_register(struct pca953x_chip * chip,unsigned int reg,u32 checkbank)307 static bool pcal6534_check_register(struct pca953x_chip *chip, unsigned int reg,
308 u32 checkbank)
309 {
310 int bank_shift;
311 int bank;
312 int offset;
313
314 if (reg >= 0x54) {
315 /*
316 * Handle lack of reserved registers after output port
317 * configuration register to form a bank.
318 */
319 reg -= 0x54;
320 bank_shift = 16;
321 } else if (reg >= 0x30) {
322 /*
323 * Reserved block between 14h and 2Fh does not align on
324 * expected bank boundaries like other devices.
325 */
326 reg -= 0x30;
327 bank_shift = 8;
328 } else {
329 bank_shift = 0;
330 }
331
332 bank = bank_shift + reg / NBANK(chip);
333 offset = reg % NBANK(chip);
334
335 /* Register is not in the matching bank. */
336 if (!(BIT(bank) & checkbank))
337 return false;
338
339 /* Register is not within allowed range of bank. */
340 if (offset >= NBANK(chip))
341 return false;
342
343 return true;
344 }
345
pca953x_readable_register(struct device * dev,unsigned int reg)346 static bool pca953x_readable_register(struct device *dev, unsigned int reg)
347 {
348 struct pca953x_chip *chip = dev_get_drvdata(dev);
349 u32 bank;
350
351 if (PCA_CHIP_TYPE(chip->driver_data) == PCA957X_TYPE) {
352 bank = PCA957x_BANK_INPUT | PCA957x_BANK_OUTPUT |
353 PCA957x_BANK_POLARITY | PCA957x_BANK_CONFIG |
354 PCA957x_BANK_BUSHOLD;
355 } else {
356 bank = PCA953x_BANK_INPUT | PCA953x_BANK_OUTPUT |
357 PCA953x_BANK_POLARITY | PCA953x_BANK_CONFIG;
358 }
359
360 if (chip->driver_data & PCA_PCAL) {
361 bank |= PCAL9xxx_BANK_IN_LATCH | PCAL9xxx_BANK_PULL_EN |
362 PCAL9xxx_BANK_PULL_SEL | PCAL9xxx_BANK_IRQ_MASK |
363 PCAL9xxx_BANK_IRQ_STAT;
364 }
365
366 return chip->check_reg(chip, reg, bank);
367 }
368
pca953x_writeable_register(struct device * dev,unsigned int reg)369 static bool pca953x_writeable_register(struct device *dev, unsigned int reg)
370 {
371 struct pca953x_chip *chip = dev_get_drvdata(dev);
372 u32 bank;
373
374 if (PCA_CHIP_TYPE(chip->driver_data) == PCA957X_TYPE) {
375 bank = PCA957x_BANK_OUTPUT | PCA957x_BANK_POLARITY |
376 PCA957x_BANK_CONFIG | PCA957x_BANK_BUSHOLD;
377 } else {
378 bank = PCA953x_BANK_OUTPUT | PCA953x_BANK_POLARITY |
379 PCA953x_BANK_CONFIG;
380 }
381
382 if (chip->driver_data & PCA_PCAL)
383 bank |= PCAL9xxx_BANK_IN_LATCH | PCAL9xxx_BANK_PULL_EN |
384 PCAL9xxx_BANK_PULL_SEL | PCAL9xxx_BANK_IRQ_MASK;
385
386 return chip->check_reg(chip, reg, bank);
387 }
388
pca953x_volatile_register(struct device * dev,unsigned int reg)389 static bool pca953x_volatile_register(struct device *dev, unsigned int reg)
390 {
391 struct pca953x_chip *chip = dev_get_drvdata(dev);
392 u32 bank;
393
394 if (PCA_CHIP_TYPE(chip->driver_data) == PCA957X_TYPE)
395 bank = PCA957x_BANK_INPUT;
396 else
397 bank = PCA953x_BANK_INPUT;
398
399 if (chip->driver_data & PCA_PCAL)
400 bank |= PCAL9xxx_BANK_IRQ_STAT;
401
402 return chip->check_reg(chip, reg, bank);
403 }
404
405 static const struct regmap_config pca953x_i2c_regmap = {
406 .reg_bits = 8,
407 .val_bits = 8,
408
409 .use_single_read = true,
410 .use_single_write = true,
411
412 .readable_reg = pca953x_readable_register,
413 .writeable_reg = pca953x_writeable_register,
414 .volatile_reg = pca953x_volatile_register,
415
416 .disable_locking = true,
417 .cache_type = REGCACHE_RBTREE,
418 .max_register = 0x7f,
419 };
420
421 static const struct regmap_config pca953x_ai_i2c_regmap = {
422 .reg_bits = 8,
423 .val_bits = 8,
424
425 .read_flag_mask = REG_ADDR_AI,
426 .write_flag_mask = REG_ADDR_AI,
427
428 .readable_reg = pca953x_readable_register,
429 .writeable_reg = pca953x_writeable_register,
430 .volatile_reg = pca953x_volatile_register,
431
432 .disable_locking = true,
433 .cache_type = REGCACHE_RBTREE,
434 .max_register = 0x7f,
435 };
436
pca953x_recalc_addr(struct pca953x_chip * chip,int reg,int off)437 static u8 pca953x_recalc_addr(struct pca953x_chip *chip, int reg, int off)
438 {
439 int bank_shift = pca953x_bank_shift(chip);
440 int addr = (reg & PCAL_GPIO_MASK) << bank_shift;
441 int pinctrl = (reg & PCAL_PINCTRL_MASK) << 1;
442 u8 regaddr = pinctrl | addr | (off / BANK_SZ);
443
444 return regaddr;
445 }
446
447 /*
448 * The PCAL6534 and compatible chips have altered bank alignment that doesn't
449 * fit within the bit shifting scheme used for other devices.
450 */
pcal6534_recalc_addr(struct pca953x_chip * chip,int reg,int off)451 static u8 pcal6534_recalc_addr(struct pca953x_chip *chip, int reg, int off)
452 {
453 int addr;
454 int pinctrl;
455
456 addr = (reg & PCAL_GPIO_MASK) * NBANK(chip);
457
458 switch (reg) {
459 case PCAL953X_OUT_STRENGTH:
460 case PCAL953X_IN_LATCH:
461 case PCAL953X_PULL_EN:
462 case PCAL953X_PULL_SEL:
463 case PCAL953X_INT_MASK:
464 case PCAL953X_INT_STAT:
465 pinctrl = ((reg & PCAL_PINCTRL_MASK) >> 1) + 0x20;
466 break;
467 case PCAL6524_INT_EDGE:
468 case PCAL6524_INT_CLR:
469 case PCAL6524_IN_STATUS:
470 case PCAL6524_OUT_INDCONF:
471 case PCAL6524_DEBOUNCE:
472 pinctrl = ((reg & PCAL_PINCTRL_MASK) >> 1) + 0x1c;
473 break;
474 default:
475 pinctrl = 0;
476 break;
477 }
478
479 return pinctrl + addr + (off / BANK_SZ);
480 }
481
pca953x_write_regs(struct pca953x_chip * chip,int reg,unsigned long * val)482 static int pca953x_write_regs(struct pca953x_chip *chip, int reg, unsigned long *val)
483 {
484 u8 regaddr = chip->recalc_addr(chip, reg, 0);
485 u8 value[MAX_BANK];
486 int i, ret;
487
488 for (i = 0; i < NBANK(chip); i++)
489 value[i] = bitmap_get_value8(val, i * BANK_SZ);
490
491 ret = regmap_bulk_write(chip->regmap, regaddr, value, NBANK(chip));
492 if (ret < 0) {
493 dev_err(&chip->client->dev, "failed writing register\n");
494 return ret;
495 }
496
497 return 0;
498 }
499
pca953x_read_regs(struct pca953x_chip * chip,int reg,unsigned long * val)500 static int pca953x_read_regs(struct pca953x_chip *chip, int reg, unsigned long *val)
501 {
502 u8 regaddr = chip->recalc_addr(chip, reg, 0);
503 u8 value[MAX_BANK];
504 int i, ret;
505
506 ret = regmap_bulk_read(chip->regmap, regaddr, value, NBANK(chip));
507 if (ret < 0) {
508 dev_err(&chip->client->dev, "failed reading register\n");
509 return ret;
510 }
511
512 for (i = 0; i < NBANK(chip); i++)
513 bitmap_set_value8(val, value[i], i * BANK_SZ);
514
515 return 0;
516 }
517
pca953x_gpio_direction_input(struct gpio_chip * gc,unsigned off)518 static int pca953x_gpio_direction_input(struct gpio_chip *gc, unsigned off)
519 {
520 struct pca953x_chip *chip = gpiochip_get_data(gc);
521 u8 dirreg = chip->recalc_addr(chip, chip->regs->direction, off);
522 u8 bit = BIT(off % BANK_SZ);
523
524 guard(mutex)(&chip->i2c_lock);
525
526 return regmap_write_bits(chip->regmap, dirreg, bit, bit);
527 }
528
pca953x_gpio_direction_output(struct gpio_chip * gc,unsigned off,int val)529 static int pca953x_gpio_direction_output(struct gpio_chip *gc,
530 unsigned off, int val)
531 {
532 struct pca953x_chip *chip = gpiochip_get_data(gc);
533 u8 dirreg = chip->recalc_addr(chip, chip->regs->direction, off);
534 u8 outreg = chip->recalc_addr(chip, chip->regs->output, off);
535 u8 bit = BIT(off % BANK_SZ);
536 int ret;
537
538 guard(mutex)(&chip->i2c_lock);
539
540 /* set output level */
541 ret = regmap_write_bits(chip->regmap, outreg, bit, val ? bit : 0);
542 if (ret)
543 return ret;
544
545 /* then direction */
546 return regmap_write_bits(chip->regmap, dirreg, bit, 0);
547 }
548
pca953x_gpio_get_value(struct gpio_chip * gc,unsigned off)549 static int pca953x_gpio_get_value(struct gpio_chip *gc, unsigned off)
550 {
551 struct pca953x_chip *chip = gpiochip_get_data(gc);
552 u8 inreg = chip->recalc_addr(chip, chip->regs->input, off);
553 u8 bit = BIT(off % BANK_SZ);
554 u32 reg_val;
555 int ret;
556
557 scoped_guard(mutex, &chip->i2c_lock)
558 ret = regmap_read(chip->regmap, inreg, ®_val);
559 if (ret < 0)
560 return ret;
561
562 return !!(reg_val & bit);
563 }
564
pca953x_gpio_set_value(struct gpio_chip * gc,unsigned off,int val)565 static void pca953x_gpio_set_value(struct gpio_chip *gc, unsigned off, int val)
566 {
567 struct pca953x_chip *chip = gpiochip_get_data(gc);
568 u8 outreg = chip->recalc_addr(chip, chip->regs->output, off);
569 u8 bit = BIT(off % BANK_SZ);
570
571 guard(mutex)(&chip->i2c_lock);
572
573 regmap_write_bits(chip->regmap, outreg, bit, val ? bit : 0);
574 }
575
pca953x_gpio_get_direction(struct gpio_chip * gc,unsigned off)576 static int pca953x_gpio_get_direction(struct gpio_chip *gc, unsigned off)
577 {
578 struct pca953x_chip *chip = gpiochip_get_data(gc);
579 u8 dirreg = chip->recalc_addr(chip, chip->regs->direction, off);
580 u8 bit = BIT(off % BANK_SZ);
581 u32 reg_val;
582 int ret;
583
584 scoped_guard(mutex, &chip->i2c_lock)
585 ret = regmap_read(chip->regmap, dirreg, ®_val);
586 if (ret < 0)
587 return ret;
588
589 if (reg_val & bit)
590 return GPIO_LINE_DIRECTION_IN;
591
592 return GPIO_LINE_DIRECTION_OUT;
593 }
594
pca953x_gpio_get_multiple(struct gpio_chip * gc,unsigned long * mask,unsigned long * bits)595 static int pca953x_gpio_get_multiple(struct gpio_chip *gc,
596 unsigned long *mask, unsigned long *bits)
597 {
598 struct pca953x_chip *chip = gpiochip_get_data(gc);
599 DECLARE_BITMAP(reg_val, MAX_LINE);
600 int ret;
601
602 scoped_guard(mutex, &chip->i2c_lock)
603 ret = pca953x_read_regs(chip, chip->regs->input, reg_val);
604 if (ret)
605 return ret;
606
607 bitmap_replace(bits, bits, reg_val, mask, gc->ngpio);
608 return 0;
609 }
610
pca953x_gpio_set_multiple(struct gpio_chip * gc,unsigned long * mask,unsigned long * bits)611 static void pca953x_gpio_set_multiple(struct gpio_chip *gc,
612 unsigned long *mask, unsigned long *bits)
613 {
614 struct pca953x_chip *chip = gpiochip_get_data(gc);
615 DECLARE_BITMAP(reg_val, MAX_LINE);
616 int ret;
617
618 guard(mutex)(&chip->i2c_lock);
619
620 ret = pca953x_read_regs(chip, chip->regs->output, reg_val);
621 if (ret)
622 return;
623
624 bitmap_replace(reg_val, reg_val, bits, mask, gc->ngpio);
625
626 pca953x_write_regs(chip, chip->regs->output, reg_val);
627 }
628
pca953x_gpio_set_pull_up_down(struct pca953x_chip * chip,unsigned int offset,unsigned long config)629 static int pca953x_gpio_set_pull_up_down(struct pca953x_chip *chip,
630 unsigned int offset,
631 unsigned long config)
632 {
633 enum pin_config_param param = pinconf_to_config_param(config);
634 u8 pull_en_reg = chip->recalc_addr(chip, PCAL953X_PULL_EN, offset);
635 u8 pull_sel_reg = chip->recalc_addr(chip, PCAL953X_PULL_SEL, offset);
636 u8 bit = BIT(offset % BANK_SZ);
637 int ret;
638
639 /*
640 * pull-up/pull-down configuration requires PCAL extended
641 * registers
642 */
643 if (!(chip->driver_data & PCA_PCAL))
644 return -ENOTSUPP;
645
646 guard(mutex)(&chip->i2c_lock);
647
648 /* Configure pull-up/pull-down */
649 if (param == PIN_CONFIG_BIAS_PULL_UP)
650 ret = regmap_write_bits(chip->regmap, pull_sel_reg, bit, bit);
651 else if (param == PIN_CONFIG_BIAS_PULL_DOWN)
652 ret = regmap_write_bits(chip->regmap, pull_sel_reg, bit, 0);
653 else
654 ret = 0;
655 if (ret)
656 return ret;
657
658 /* Disable/Enable pull-up/pull-down */
659 if (param == PIN_CONFIG_BIAS_DISABLE)
660 return regmap_write_bits(chip->regmap, pull_en_reg, bit, 0);
661 else
662 return regmap_write_bits(chip->regmap, pull_en_reg, bit, bit);
663 }
664
pca953x_gpio_set_config(struct gpio_chip * gc,unsigned int offset,unsigned long config)665 static int pca953x_gpio_set_config(struct gpio_chip *gc, unsigned int offset,
666 unsigned long config)
667 {
668 struct pca953x_chip *chip = gpiochip_get_data(gc);
669
670 switch (pinconf_to_config_param(config)) {
671 case PIN_CONFIG_BIAS_PULL_UP:
672 case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
673 case PIN_CONFIG_BIAS_PULL_DOWN:
674 case PIN_CONFIG_BIAS_DISABLE:
675 return pca953x_gpio_set_pull_up_down(chip, offset, config);
676 default:
677 return -ENOTSUPP;
678 }
679 }
680
pca953x_setup_gpio(struct pca953x_chip * chip,int gpios)681 static void pca953x_setup_gpio(struct pca953x_chip *chip, int gpios)
682 {
683 struct gpio_chip *gc;
684
685 gc = &chip->gpio_chip;
686
687 gc->direction_input = pca953x_gpio_direction_input;
688 gc->direction_output = pca953x_gpio_direction_output;
689 gc->get = pca953x_gpio_get_value;
690 gc->set = pca953x_gpio_set_value;
691 gc->get_direction = pca953x_gpio_get_direction;
692 gc->get_multiple = pca953x_gpio_get_multiple;
693 gc->set_multiple = pca953x_gpio_set_multiple;
694 gc->set_config = pca953x_gpio_set_config;
695 gc->can_sleep = true;
696
697 gc->base = chip->gpio_start;
698 gc->ngpio = gpios;
699 gc->label = dev_name(&chip->client->dev);
700 gc->parent = &chip->client->dev;
701 gc->owner = THIS_MODULE;
702 }
703
704 #ifdef CONFIG_GPIO_PCA953X_IRQ
pca953x_irq_mask(struct irq_data * d)705 static void pca953x_irq_mask(struct irq_data *d)
706 {
707 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
708 struct pca953x_chip *chip = gpiochip_get_data(gc);
709 irq_hw_number_t hwirq = irqd_to_hwirq(d);
710
711 clear_bit(hwirq, chip->irq_mask);
712 gpiochip_disable_irq(gc, hwirq);
713 }
714
pca953x_irq_unmask(struct irq_data * d)715 static void pca953x_irq_unmask(struct irq_data *d)
716 {
717 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
718 struct pca953x_chip *chip = gpiochip_get_data(gc);
719 irq_hw_number_t hwirq = irqd_to_hwirq(d);
720
721 gpiochip_enable_irq(gc, hwirq);
722 set_bit(hwirq, chip->irq_mask);
723 }
724
pca953x_irq_set_wake(struct irq_data * d,unsigned int on)725 static int pca953x_irq_set_wake(struct irq_data *d, unsigned int on)
726 {
727 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
728 struct pca953x_chip *chip = gpiochip_get_data(gc);
729
730 if (on)
731 atomic_inc(&chip->wakeup_path);
732 else
733 atomic_dec(&chip->wakeup_path);
734
735 return irq_set_irq_wake(chip->client->irq, on);
736 }
737
pca953x_irq_bus_lock(struct irq_data * d)738 static void pca953x_irq_bus_lock(struct irq_data *d)
739 {
740 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
741 struct pca953x_chip *chip = gpiochip_get_data(gc);
742
743 mutex_lock(&chip->irq_lock);
744 }
745
pca953x_irq_bus_sync_unlock(struct irq_data * d)746 static void pca953x_irq_bus_sync_unlock(struct irq_data *d)
747 {
748 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
749 struct pca953x_chip *chip = gpiochip_get_data(gc);
750 DECLARE_BITMAP(irq_mask, MAX_LINE);
751 DECLARE_BITMAP(reg_direction, MAX_LINE);
752 int level;
753
754 if (chip->driver_data & PCA_PCAL) {
755 guard(mutex)(&chip->i2c_lock);
756
757 /* Enable latch on interrupt-enabled inputs */
758 pca953x_write_regs(chip, PCAL953X_IN_LATCH, chip->irq_mask);
759
760 bitmap_complement(irq_mask, chip->irq_mask, gc->ngpio);
761
762 /* Unmask enabled interrupts */
763 pca953x_write_regs(chip, PCAL953X_INT_MASK, irq_mask);
764 }
765
766 /* Switch direction to input if needed */
767 pca953x_read_regs(chip, chip->regs->direction, reg_direction);
768
769 bitmap_or(irq_mask, chip->irq_trig_fall, chip->irq_trig_raise, gc->ngpio);
770 bitmap_complement(reg_direction, reg_direction, gc->ngpio);
771 bitmap_and(irq_mask, irq_mask, reg_direction, gc->ngpio);
772
773 /* Look for any newly setup interrupt */
774 for_each_set_bit(level, irq_mask, gc->ngpio)
775 pca953x_gpio_direction_input(&chip->gpio_chip, level);
776
777 mutex_unlock(&chip->irq_lock);
778 }
779
pca953x_irq_set_type(struct irq_data * d,unsigned int type)780 static int pca953x_irq_set_type(struct irq_data *d, unsigned int type)
781 {
782 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
783 struct pca953x_chip *chip = gpiochip_get_data(gc);
784 irq_hw_number_t hwirq = irqd_to_hwirq(d);
785
786 if (!(type & IRQ_TYPE_EDGE_BOTH)) {
787 dev_err(&chip->client->dev, "irq %d: unsupported type %d\n",
788 d->irq, type);
789 return -EINVAL;
790 }
791
792 assign_bit(hwirq, chip->irq_trig_fall, type & IRQ_TYPE_EDGE_FALLING);
793 assign_bit(hwirq, chip->irq_trig_raise, type & IRQ_TYPE_EDGE_RISING);
794
795 return 0;
796 }
797
pca953x_irq_shutdown(struct irq_data * d)798 static void pca953x_irq_shutdown(struct irq_data *d)
799 {
800 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
801 struct pca953x_chip *chip = gpiochip_get_data(gc);
802 irq_hw_number_t hwirq = irqd_to_hwirq(d);
803
804 clear_bit(hwirq, chip->irq_trig_raise);
805 clear_bit(hwirq, chip->irq_trig_fall);
806 }
807
pca953x_irq_print_chip(struct irq_data * data,struct seq_file * p)808 static void pca953x_irq_print_chip(struct irq_data *data, struct seq_file *p)
809 {
810 struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
811
812 seq_printf(p, dev_name(gc->parent));
813 }
814
815 static const struct irq_chip pca953x_irq_chip = {
816 .irq_mask = pca953x_irq_mask,
817 .irq_unmask = pca953x_irq_unmask,
818 .irq_set_wake = pca953x_irq_set_wake,
819 .irq_bus_lock = pca953x_irq_bus_lock,
820 .irq_bus_sync_unlock = pca953x_irq_bus_sync_unlock,
821 .irq_set_type = pca953x_irq_set_type,
822 .irq_shutdown = pca953x_irq_shutdown,
823 .irq_print_chip = pca953x_irq_print_chip,
824 .flags = IRQCHIP_IMMUTABLE,
825 GPIOCHIP_IRQ_RESOURCE_HELPERS,
826 };
827
pca953x_irq_pending(struct pca953x_chip * chip,unsigned long * pending)828 static bool pca953x_irq_pending(struct pca953x_chip *chip, unsigned long *pending)
829 {
830 struct gpio_chip *gc = &chip->gpio_chip;
831 DECLARE_BITMAP(reg_direction, MAX_LINE);
832 DECLARE_BITMAP(old_stat, MAX_LINE);
833 DECLARE_BITMAP(cur_stat, MAX_LINE);
834 DECLARE_BITMAP(new_stat, MAX_LINE);
835 DECLARE_BITMAP(trigger, MAX_LINE);
836 int ret;
837
838 ret = pca953x_read_regs(chip, chip->regs->input, cur_stat);
839 if (ret)
840 return false;
841
842 /* Remove output pins from the equation */
843 pca953x_read_regs(chip, chip->regs->direction, reg_direction);
844
845 bitmap_copy(old_stat, chip->irq_stat, gc->ngpio);
846
847 bitmap_and(new_stat, cur_stat, reg_direction, gc->ngpio);
848 bitmap_xor(cur_stat, new_stat, old_stat, gc->ngpio);
849 bitmap_and(trigger, cur_stat, chip->irq_mask, gc->ngpio);
850
851 bitmap_copy(chip->irq_stat, new_stat, gc->ngpio);
852
853 if (bitmap_empty(trigger, gc->ngpio))
854 return false;
855
856 bitmap_and(cur_stat, chip->irq_trig_fall, old_stat, gc->ngpio);
857 bitmap_and(old_stat, chip->irq_trig_raise, new_stat, gc->ngpio);
858 bitmap_or(new_stat, old_stat, cur_stat, gc->ngpio);
859 bitmap_and(pending, new_stat, trigger, gc->ngpio);
860
861 return !bitmap_empty(pending, gc->ngpio);
862 }
863
pca953x_irq_handler(int irq,void * devid)864 static irqreturn_t pca953x_irq_handler(int irq, void *devid)
865 {
866 struct pca953x_chip *chip = devid;
867 struct gpio_chip *gc = &chip->gpio_chip;
868 DECLARE_BITMAP(pending, MAX_LINE);
869 int level;
870 bool ret;
871
872 bitmap_zero(pending, MAX_LINE);
873
874 scoped_guard(mutex, &chip->i2c_lock)
875 ret = pca953x_irq_pending(chip, pending);
876 if (ret) {
877 ret = 0;
878
879 for_each_set_bit(level, pending, gc->ngpio) {
880 int nested_irq = irq_find_mapping(gc->irq.domain, level);
881
882 if (unlikely(nested_irq <= 0)) {
883 dev_warn_ratelimited(gc->parent, "unmapped interrupt %d\n", level);
884 continue;
885 }
886
887 handle_nested_irq(nested_irq);
888 ret = 1;
889 }
890 }
891
892 return IRQ_RETVAL(ret);
893 }
894
pca953x_irq_setup(struct pca953x_chip * chip,int irq_base)895 static int pca953x_irq_setup(struct pca953x_chip *chip, int irq_base)
896 {
897 struct i2c_client *client = chip->client;
898 DECLARE_BITMAP(reg_direction, MAX_LINE);
899 DECLARE_BITMAP(irq_stat, MAX_LINE);
900 struct gpio_irq_chip *girq;
901 int ret;
902
903 if (dmi_first_match(pca953x_dmi_acpi_irq_info)) {
904 ret = pca953x_acpi_get_irq(&client->dev);
905 if (ret > 0)
906 client->irq = ret;
907 }
908
909 if (!client->irq)
910 return 0;
911
912 if (irq_base == -1)
913 return 0;
914
915 if (!(chip->driver_data & PCA_INT))
916 return 0;
917
918 ret = pca953x_read_regs(chip, chip->regs->input, irq_stat);
919 if (ret)
920 return ret;
921
922 /*
923 * There is no way to know which GPIO line generated the
924 * interrupt. We have to rely on the previous read for
925 * this purpose.
926 */
927 pca953x_read_regs(chip, chip->regs->direction, reg_direction);
928 bitmap_and(chip->irq_stat, irq_stat, reg_direction, chip->gpio_chip.ngpio);
929 mutex_init(&chip->irq_lock);
930
931 girq = &chip->gpio_chip.irq;
932 gpio_irq_chip_set_chip(girq, &pca953x_irq_chip);
933 /* This will let us handle the parent IRQ in the driver */
934 girq->parent_handler = NULL;
935 girq->num_parents = 0;
936 girq->parents = NULL;
937 girq->default_type = IRQ_TYPE_NONE;
938 girq->handler = handle_simple_irq;
939 girq->threaded = true;
940 girq->first = irq_base; /* FIXME: get rid of this */
941
942 ret = devm_request_threaded_irq(&client->dev, client->irq,
943 NULL, pca953x_irq_handler,
944 IRQF_ONESHOT | IRQF_SHARED,
945 dev_name(&client->dev), chip);
946 if (ret) {
947 dev_err(&client->dev, "failed to request irq %d\n",
948 client->irq);
949 return ret;
950 }
951
952 return 0;
953 }
954
955 #else /* CONFIG_GPIO_PCA953X_IRQ */
pca953x_irq_setup(struct pca953x_chip * chip,int irq_base)956 static int pca953x_irq_setup(struct pca953x_chip *chip,
957 int irq_base)
958 {
959 struct i2c_client *client = chip->client;
960
961 if (client->irq && irq_base != -1 && (chip->driver_data & PCA_INT))
962 dev_warn(&client->dev, "interrupt support not compiled in\n");
963
964 return 0;
965 }
966 #endif
967
device_pca95xx_init(struct pca953x_chip * chip)968 static int device_pca95xx_init(struct pca953x_chip *chip)
969 {
970 DECLARE_BITMAP(val, MAX_LINE);
971 u8 regaddr;
972 int ret;
973
974 regaddr = chip->recalc_addr(chip, chip->regs->output, 0);
975 ret = regcache_sync_region(chip->regmap, regaddr,
976 regaddr + NBANK(chip) - 1);
977 if (ret)
978 goto out;
979
980 regaddr = chip->recalc_addr(chip, chip->regs->direction, 0);
981 ret = regcache_sync_region(chip->regmap, regaddr,
982 regaddr + NBANK(chip) - 1);
983 if (ret)
984 goto out;
985
986 /* clear polarity inversion */
987 bitmap_zero(val, MAX_LINE);
988
989 ret = pca953x_write_regs(chip, chip->regs->invert, val);
990 out:
991 return ret;
992 }
993
device_pca957x_init(struct pca953x_chip * chip)994 static int device_pca957x_init(struct pca953x_chip *chip)
995 {
996 DECLARE_BITMAP(val, MAX_LINE);
997 unsigned int i;
998 int ret;
999
1000 ret = device_pca95xx_init(chip);
1001 if (ret)
1002 goto out;
1003
1004 /* To enable register 6, 7 to control pull up and pull down */
1005 for (i = 0; i < NBANK(chip); i++)
1006 bitmap_set_value8(val, 0x02, i * BANK_SZ);
1007
1008 ret = pca953x_write_regs(chip, PCA957X_BKEN, val);
1009 if (ret)
1010 goto out;
1011
1012 return 0;
1013 out:
1014 return ret;
1015 }
1016
pca953x_disable_regulator(void * reg)1017 static void pca953x_disable_regulator(void *reg)
1018 {
1019 regulator_disable(reg);
1020 }
1021
pca953x_get_and_enable_regulator(struct pca953x_chip * chip)1022 static int pca953x_get_and_enable_regulator(struct pca953x_chip *chip)
1023 {
1024 struct device *dev = &chip->client->dev;
1025 struct regulator *reg = chip->regulator;
1026 int ret;
1027
1028 reg = devm_regulator_get(dev, "vcc");
1029 if (IS_ERR(reg))
1030 return dev_err_probe(dev, PTR_ERR(reg), "reg get err\n");
1031
1032 ret = regulator_enable(reg);
1033 if (ret)
1034 return dev_err_probe(dev, ret, "reg en err\n");
1035
1036 ret = devm_add_action_or_reset(dev, pca953x_disable_regulator, reg);
1037 if (ret)
1038 return ret;
1039
1040 chip->regulator = reg;
1041 return 0;
1042 }
1043
pca953x_probe(struct i2c_client * client)1044 static int pca953x_probe(struct i2c_client *client)
1045 {
1046 struct device *dev = &client->dev;
1047 struct pca953x_platform_data *pdata;
1048 struct pca953x_chip *chip;
1049 int irq_base;
1050 int ret;
1051 const struct regmap_config *regmap_config;
1052
1053 chip = devm_kzalloc(&client->dev, sizeof(*chip), GFP_KERNEL);
1054 if (chip == NULL)
1055 return -ENOMEM;
1056
1057 pdata = dev_get_platdata(&client->dev);
1058 if (pdata) {
1059 irq_base = pdata->irq_base;
1060 chip->gpio_start = pdata->gpio_base;
1061 } else {
1062 struct gpio_desc *reset_gpio;
1063
1064 chip->gpio_start = -1;
1065 irq_base = 0;
1066
1067 /*
1068 * See if we need to de-assert a reset pin.
1069 *
1070 * There is no known ACPI-enabled platforms that are
1071 * using "reset" GPIO. Otherwise any of those platform
1072 * must use _DSD method with corresponding property.
1073 */
1074 reset_gpio = devm_gpiod_get_optional(&client->dev, "reset",
1075 GPIOD_OUT_LOW);
1076 if (IS_ERR(reset_gpio))
1077 return dev_err_probe(dev, PTR_ERR(reset_gpio),
1078 "Failed to get reset gpio\n");
1079 }
1080
1081 chip->client = client;
1082 chip->driver_data = (uintptr_t)i2c_get_match_data(client);
1083 if (!chip->driver_data)
1084 return -ENODEV;
1085
1086 ret = pca953x_get_and_enable_regulator(chip);
1087 if (ret)
1088 return ret;
1089
1090 i2c_set_clientdata(client, chip);
1091
1092 pca953x_setup_gpio(chip, chip->driver_data & PCA_GPIO_MASK);
1093
1094 if (NBANK(chip) > 2 || PCA_CHIP_TYPE(chip->driver_data) == PCA957X_TYPE) {
1095 dev_info(&client->dev, "using AI\n");
1096 regmap_config = &pca953x_ai_i2c_regmap;
1097 } else {
1098 dev_info(&client->dev, "using no AI\n");
1099 regmap_config = &pca953x_i2c_regmap;
1100 }
1101
1102 if (PCA_CHIP_TYPE(chip->driver_data) == PCAL653X_TYPE) {
1103 chip->recalc_addr = pcal6534_recalc_addr;
1104 chip->check_reg = pcal6534_check_register;
1105 } else {
1106 chip->recalc_addr = pca953x_recalc_addr;
1107 chip->check_reg = pca953x_check_register;
1108 }
1109
1110 chip->regmap = devm_regmap_init_i2c(client, regmap_config);
1111 if (IS_ERR(chip->regmap))
1112 return PTR_ERR(chip->regmap);
1113
1114 regcache_mark_dirty(chip->regmap);
1115
1116 mutex_init(&chip->i2c_lock);
1117 /*
1118 * In case we have an i2c-mux controlled by a GPIO provided by an
1119 * expander using the same driver higher on the device tree, read the
1120 * i2c adapter nesting depth and use the retrieved value as lockdep
1121 * subclass for chip->i2c_lock.
1122 *
1123 * REVISIT: This solution is not complete. It protects us from lockdep
1124 * false positives when the expander controlling the i2c-mux is on
1125 * a different level on the device tree, but not when it's on the same
1126 * level on a different branch (in which case the subclass number
1127 * would be the same).
1128 *
1129 * TODO: Once a correct solution is developed, a similar fix should be
1130 * applied to all other i2c-controlled GPIO expanders (and potentially
1131 * regmap-i2c).
1132 */
1133 lockdep_set_subclass(&chip->i2c_lock,
1134 i2c_adapter_depth(client->adapter));
1135
1136 /* initialize cached registers from their original values.
1137 * we can't share this chip with another i2c master.
1138 */
1139 if (PCA_CHIP_TYPE(chip->driver_data) == PCA957X_TYPE) {
1140 chip->regs = &pca957x_regs;
1141 ret = device_pca957x_init(chip);
1142 } else {
1143 chip->regs = &pca953x_regs;
1144 ret = device_pca95xx_init(chip);
1145 }
1146 if (ret)
1147 return ret;
1148
1149 ret = pca953x_irq_setup(chip, irq_base);
1150 if (ret)
1151 return ret;
1152
1153 return devm_gpiochip_add_data(dev, &chip->gpio_chip, chip);
1154 }
1155
1156 #ifdef CONFIG_PM_SLEEP
pca953x_regcache_sync(struct pca953x_chip * chip)1157 static int pca953x_regcache_sync(struct pca953x_chip *chip)
1158 {
1159 struct device *dev = &chip->client->dev;
1160 int ret;
1161 u8 regaddr;
1162
1163 /*
1164 * The ordering between direction and output is important,
1165 * sync these registers first and only then sync the rest.
1166 */
1167 regaddr = chip->recalc_addr(chip, chip->regs->direction, 0);
1168 ret = regcache_sync_region(chip->regmap, regaddr, regaddr + NBANK(chip) - 1);
1169 if (ret) {
1170 dev_err(dev, "Failed to sync GPIO dir registers: %d\n", ret);
1171 return ret;
1172 }
1173
1174 regaddr = chip->recalc_addr(chip, chip->regs->output, 0);
1175 ret = regcache_sync_region(chip->regmap, regaddr, regaddr + NBANK(chip) - 1);
1176 if (ret) {
1177 dev_err(dev, "Failed to sync GPIO out registers: %d\n", ret);
1178 return ret;
1179 }
1180
1181 #ifdef CONFIG_GPIO_PCA953X_IRQ
1182 if (chip->driver_data & PCA_PCAL) {
1183 regaddr = chip->recalc_addr(chip, PCAL953X_IN_LATCH, 0);
1184 ret = regcache_sync_region(chip->regmap, regaddr,
1185 regaddr + NBANK(chip) - 1);
1186 if (ret) {
1187 dev_err(dev, "Failed to sync INT latch registers: %d\n",
1188 ret);
1189 return ret;
1190 }
1191
1192 regaddr = chip->recalc_addr(chip, PCAL953X_INT_MASK, 0);
1193 ret = regcache_sync_region(chip->regmap, regaddr,
1194 regaddr + NBANK(chip) - 1);
1195 if (ret) {
1196 dev_err(dev, "Failed to sync INT mask registers: %d\n",
1197 ret);
1198 return ret;
1199 }
1200 }
1201 #endif
1202
1203 return 0;
1204 }
1205
pca953x_restore_context(struct pca953x_chip * chip)1206 static int pca953x_restore_context(struct pca953x_chip *chip)
1207 {
1208 int ret;
1209
1210 guard(mutex)(&chip->i2c_lock);
1211
1212 if (chip->client->irq > 0)
1213 enable_irq(chip->client->irq);
1214 regcache_cache_only(chip->regmap, false);
1215 regcache_mark_dirty(chip->regmap);
1216 ret = pca953x_regcache_sync(chip);
1217 if (ret)
1218 return ret;
1219
1220 return regcache_sync(chip->regmap);
1221 }
1222
pca953x_save_context(struct pca953x_chip * chip)1223 static void pca953x_save_context(struct pca953x_chip *chip)
1224 {
1225 guard(mutex)(&chip->i2c_lock);
1226
1227 /* Disable IRQ to prevent early triggering while regmap "cache only" is on */
1228 if (chip->client->irq > 0)
1229 disable_irq(chip->client->irq);
1230 regcache_cache_only(chip->regmap, true);
1231 }
1232
pca953x_suspend(struct device * dev)1233 static int pca953x_suspend(struct device *dev)
1234 {
1235 struct pca953x_chip *chip = dev_get_drvdata(dev);
1236
1237 pca953x_save_context(chip);
1238
1239 if (atomic_read(&chip->wakeup_path))
1240 device_set_wakeup_path(dev);
1241 else
1242 regulator_disable(chip->regulator);
1243
1244 return 0;
1245 }
1246
pca953x_resume(struct device * dev)1247 static int pca953x_resume(struct device *dev)
1248 {
1249 struct pca953x_chip *chip = dev_get_drvdata(dev);
1250 int ret;
1251
1252 if (!atomic_read(&chip->wakeup_path)) {
1253 ret = regulator_enable(chip->regulator);
1254 if (ret) {
1255 dev_err(dev, "Failed to enable regulator: %d\n", ret);
1256 return 0;
1257 }
1258 }
1259
1260 ret = pca953x_restore_context(chip);
1261 if (ret) {
1262 dev_err(dev, "Failed to restore register map: %d\n", ret);
1263 return ret;
1264 }
1265
1266 return 0;
1267 }
1268 #endif
1269
1270 /* convenience to stop overlong match-table lines */
1271 #define OF_653X(__nrgpio, __int) ((void *)(__nrgpio | PCAL653X_TYPE | __int))
1272 #define OF_953X(__nrgpio, __int) (void *)(__nrgpio | PCA953X_TYPE | __int)
1273 #define OF_957X(__nrgpio, __int) (void *)(__nrgpio | PCA957X_TYPE | __int)
1274
1275 static const struct of_device_id pca953x_dt_ids[] = {
1276 { .compatible = "nxp,pca6408", .data = OF_953X(8, PCA_INT), },
1277 { .compatible = "nxp,pca6416", .data = OF_953X(16, PCA_INT), },
1278 { .compatible = "nxp,pca9505", .data = OF_953X(40, PCA_INT), },
1279 { .compatible = "nxp,pca9506", .data = OF_953X(40, PCA_INT), },
1280 { .compatible = "nxp,pca9534", .data = OF_953X( 8, PCA_INT), },
1281 { .compatible = "nxp,pca9535", .data = OF_953X(16, PCA_INT), },
1282 { .compatible = "nxp,pca9536", .data = OF_953X( 4, 0), },
1283 { .compatible = "nxp,pca9537", .data = OF_953X( 4, PCA_INT), },
1284 { .compatible = "nxp,pca9538", .data = OF_953X( 8, PCA_INT), },
1285 { .compatible = "nxp,pca9539", .data = OF_953X(16, PCA_INT), },
1286 { .compatible = "nxp,pca9554", .data = OF_953X( 8, PCA_INT), },
1287 { .compatible = "nxp,pca9555", .data = OF_953X(16, PCA_INT), },
1288 { .compatible = "nxp,pca9556", .data = OF_953X( 8, 0), },
1289 { .compatible = "nxp,pca9557", .data = OF_953X( 8, 0), },
1290 { .compatible = "nxp,pca9574", .data = OF_957X( 8, PCA_INT), },
1291 { .compatible = "nxp,pca9575", .data = OF_957X(16, PCA_INT), },
1292 { .compatible = "nxp,pca9698", .data = OF_953X(40, 0), },
1293
1294 { .compatible = "nxp,pcal6408", .data = OF_953X(8, PCA_LATCH_INT), },
1295 { .compatible = "nxp,pcal6416", .data = OF_953X(16, PCA_LATCH_INT), },
1296 { .compatible = "nxp,pcal6524", .data = OF_953X(24, PCA_LATCH_INT), },
1297 { .compatible = "nxp,pcal6534", .data = OF_653X(34, PCA_LATCH_INT), },
1298 { .compatible = "nxp,pcal9535", .data = OF_953X(16, PCA_LATCH_INT), },
1299 { .compatible = "nxp,pcal9554b", .data = OF_953X( 8, PCA_LATCH_INT), },
1300 { .compatible = "nxp,pcal9555a", .data = OF_953X(16, PCA_LATCH_INT), },
1301
1302 { .compatible = "maxim,max7310", .data = OF_953X( 8, 0), },
1303 { .compatible = "maxim,max7312", .data = OF_953X(16, PCA_INT), },
1304 { .compatible = "maxim,max7313", .data = OF_953X(16, PCA_INT), },
1305 { .compatible = "maxim,max7315", .data = OF_953X( 8, PCA_INT), },
1306 { .compatible = "maxim,max7318", .data = OF_953X(16, PCA_INT), },
1307
1308 { .compatible = "ti,pca6107", .data = OF_953X( 8, PCA_INT), },
1309 { .compatible = "ti,pca9536", .data = OF_953X( 4, 0), },
1310 { .compatible = "ti,tca6408", .data = OF_953X( 8, PCA_INT), },
1311 { .compatible = "ti,tca6416", .data = OF_953X(16, PCA_INT), },
1312 { .compatible = "ti,tca6424", .data = OF_953X(24, PCA_INT), },
1313 { .compatible = "ti,tca9538", .data = OF_953X( 8, PCA_INT), },
1314 { .compatible = "ti,tca9539", .data = OF_953X(16, PCA_INT), },
1315
1316 { .compatible = "onnn,cat9554", .data = OF_953X( 8, PCA_INT), },
1317 { .compatible = "onnn,pca9654", .data = OF_953X( 8, PCA_INT), },
1318 { .compatible = "onnn,pca9655", .data = OF_953X(16, PCA_INT), },
1319
1320 { .compatible = "exar,xra1202", .data = OF_953X( 8, 0), },
1321 { }
1322 };
1323
1324 MODULE_DEVICE_TABLE(of, pca953x_dt_ids);
1325
1326 static SIMPLE_DEV_PM_OPS(pca953x_pm_ops, pca953x_suspend, pca953x_resume);
1327
1328 static struct i2c_driver pca953x_driver = {
1329 .driver = {
1330 .name = "pca953x",
1331 .pm = &pca953x_pm_ops,
1332 .of_match_table = pca953x_dt_ids,
1333 .acpi_match_table = pca953x_acpi_ids,
1334 },
1335 .probe = pca953x_probe,
1336 .id_table = pca953x_id,
1337 };
1338
pca953x_init(void)1339 static int __init pca953x_init(void)
1340 {
1341 return i2c_add_driver(&pca953x_driver);
1342 }
1343 /* register after i2c postcore initcall and before
1344 * subsys initcalls that may rely on these GPIOs
1345 */
1346 subsys_initcall(pca953x_init);
1347
pca953x_exit(void)1348 static void __exit pca953x_exit(void)
1349 {
1350 i2c_del_driver(&pca953x_driver);
1351 }
1352 module_exit(pca953x_exit);
1353
1354 MODULE_AUTHOR("eric miao <eric.miao@marvell.com>");
1355 MODULE_DESCRIPTION("GPIO expander driver for PCA953x");
1356 MODULE_LICENSE("GPL");
1357