1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3 * Freescale FlexTimer Module (FTM) PWM Driver
4 *
5 * Copyright 2012-2013 Freescale Semiconductor, Inc.
6 */
7
8 #include <linux/clk.h>
9 #include <linux/err.h>
10 #include <linux/io.h>
11 #include <linux/kernel.h>
12 #include <linux/module.h>
13 #include <linux/mutex.h>
14 #include <linux/of.h>
15 #include <linux/platform_device.h>
16 #include <linux/pm.h>
17 #include <linux/pwm.h>
18 #include <linux/regmap.h>
19 #include <linux/slab.h>
20 #include <linux/fsl/ftm.h>
21
22 #define FTM_SC_CLK(c) (((c) + 1) << FTM_SC_CLK_MASK_SHIFT)
23
24 enum fsl_pwm_clk {
25 FSL_PWM_CLK_SYS,
26 FSL_PWM_CLK_FIX,
27 FSL_PWM_CLK_EXT,
28 FSL_PWM_CLK_CNTEN,
29 FSL_PWM_CLK_MAX
30 };
31
32 struct fsl_ftm_soc {
33 bool has_enable_bits;
34 };
35
36 struct fsl_pwm_periodcfg {
37 enum fsl_pwm_clk clk_select;
38 unsigned int clk_ps;
39 unsigned int mod_period;
40 };
41
42 struct fsl_pwm_chip {
43 struct pwm_chip chip;
44 struct mutex lock;
45 struct regmap *regmap;
46
47 /* This value is valid iff a pwm is running */
48 struct fsl_pwm_periodcfg period;
49
50 struct clk *ipg_clk;
51 struct clk *clk[FSL_PWM_CLK_MAX];
52
53 const struct fsl_ftm_soc *soc;
54 };
55
to_fsl_chip(struct pwm_chip * chip)56 static inline struct fsl_pwm_chip *to_fsl_chip(struct pwm_chip *chip)
57 {
58 return container_of(chip, struct fsl_pwm_chip, chip);
59 }
60
ftm_clear_write_protection(struct fsl_pwm_chip * fpc)61 static void ftm_clear_write_protection(struct fsl_pwm_chip *fpc)
62 {
63 u32 val;
64
65 regmap_read(fpc->regmap, FTM_FMS, &val);
66 if (val & FTM_FMS_WPEN)
67 regmap_set_bits(fpc->regmap, FTM_MODE, FTM_MODE_WPDIS);
68 }
69
ftm_set_write_protection(struct fsl_pwm_chip * fpc)70 static void ftm_set_write_protection(struct fsl_pwm_chip *fpc)
71 {
72 regmap_set_bits(fpc->regmap, FTM_FMS, FTM_FMS_WPEN);
73 }
74
fsl_pwm_periodcfg_are_equal(const struct fsl_pwm_periodcfg * a,const struct fsl_pwm_periodcfg * b)75 static bool fsl_pwm_periodcfg_are_equal(const struct fsl_pwm_periodcfg *a,
76 const struct fsl_pwm_periodcfg *b)
77 {
78 if (a->clk_select != b->clk_select)
79 return false;
80 if (a->clk_ps != b->clk_ps)
81 return false;
82 if (a->mod_period != b->mod_period)
83 return false;
84 return true;
85 }
86
fsl_pwm_request(struct pwm_chip * chip,struct pwm_device * pwm)87 static int fsl_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
88 {
89 int ret;
90 struct fsl_pwm_chip *fpc = to_fsl_chip(chip);
91
92 ret = clk_prepare_enable(fpc->ipg_clk);
93 if (!ret && fpc->soc->has_enable_bits) {
94 mutex_lock(&fpc->lock);
95 regmap_set_bits(fpc->regmap, FTM_SC, BIT(pwm->hwpwm + 16));
96 mutex_unlock(&fpc->lock);
97 }
98
99 return ret;
100 }
101
fsl_pwm_free(struct pwm_chip * chip,struct pwm_device * pwm)102 static void fsl_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
103 {
104 struct fsl_pwm_chip *fpc = to_fsl_chip(chip);
105
106 if (fpc->soc->has_enable_bits) {
107 mutex_lock(&fpc->lock);
108 regmap_clear_bits(fpc->regmap, FTM_SC, BIT(pwm->hwpwm + 16));
109 mutex_unlock(&fpc->lock);
110 }
111
112 clk_disable_unprepare(fpc->ipg_clk);
113 }
114
fsl_pwm_ticks_to_ns(struct fsl_pwm_chip * fpc,unsigned int ticks)115 static unsigned int fsl_pwm_ticks_to_ns(struct fsl_pwm_chip *fpc,
116 unsigned int ticks)
117 {
118 unsigned long rate;
119 unsigned long long exval;
120
121 rate = clk_get_rate(fpc->clk[fpc->period.clk_select]);
122 if (rate >> fpc->period.clk_ps == 0)
123 return 0;
124
125 exval = ticks;
126 exval *= 1000000000UL;
127 do_div(exval, rate >> fpc->period.clk_ps);
128 return exval;
129 }
130
fsl_pwm_calculate_period_clk(struct fsl_pwm_chip * fpc,unsigned int period_ns,enum fsl_pwm_clk index,struct fsl_pwm_periodcfg * periodcfg)131 static bool fsl_pwm_calculate_period_clk(struct fsl_pwm_chip *fpc,
132 unsigned int period_ns,
133 enum fsl_pwm_clk index,
134 struct fsl_pwm_periodcfg *periodcfg
135 )
136 {
137 unsigned long long c;
138 unsigned int ps;
139
140 c = clk_get_rate(fpc->clk[index]);
141 c = c * period_ns;
142 do_div(c, 1000000000UL);
143
144 if (c == 0)
145 return false;
146
147 for (ps = 0; ps < 8 ; ++ps, c >>= 1) {
148 if (c <= 0x10000) {
149 periodcfg->clk_select = index;
150 periodcfg->clk_ps = ps;
151 periodcfg->mod_period = c - 1;
152 return true;
153 }
154 }
155 return false;
156 }
157
fsl_pwm_calculate_period(struct fsl_pwm_chip * fpc,unsigned int period_ns,struct fsl_pwm_periodcfg * periodcfg)158 static bool fsl_pwm_calculate_period(struct fsl_pwm_chip *fpc,
159 unsigned int period_ns,
160 struct fsl_pwm_periodcfg *periodcfg)
161 {
162 enum fsl_pwm_clk m0, m1;
163 unsigned long fix_rate, ext_rate;
164 bool ret;
165
166 ret = fsl_pwm_calculate_period_clk(fpc, period_ns, FSL_PWM_CLK_SYS,
167 periodcfg);
168 if (ret)
169 return true;
170
171 fix_rate = clk_get_rate(fpc->clk[FSL_PWM_CLK_FIX]);
172 ext_rate = clk_get_rate(fpc->clk[FSL_PWM_CLK_EXT]);
173
174 if (fix_rate > ext_rate) {
175 m0 = FSL_PWM_CLK_FIX;
176 m1 = FSL_PWM_CLK_EXT;
177 } else {
178 m0 = FSL_PWM_CLK_EXT;
179 m1 = FSL_PWM_CLK_FIX;
180 }
181
182 ret = fsl_pwm_calculate_period_clk(fpc, period_ns, m0, periodcfg);
183 if (ret)
184 return true;
185
186 return fsl_pwm_calculate_period_clk(fpc, period_ns, m1, periodcfg);
187 }
188
fsl_pwm_calculate_duty(struct fsl_pwm_chip * fpc,unsigned int duty_ns)189 static unsigned int fsl_pwm_calculate_duty(struct fsl_pwm_chip *fpc,
190 unsigned int duty_ns)
191 {
192 unsigned long long duty;
193
194 unsigned int period = fpc->period.mod_period + 1;
195 unsigned int period_ns = fsl_pwm_ticks_to_ns(fpc, period);
196
197 if (!period_ns)
198 return 0;
199
200 duty = (unsigned long long)duty_ns * period;
201 do_div(duty, period_ns);
202
203 return (unsigned int)duty;
204 }
205
fsl_pwm_is_any_pwm_enabled(struct fsl_pwm_chip * fpc,struct pwm_device * pwm)206 static bool fsl_pwm_is_any_pwm_enabled(struct fsl_pwm_chip *fpc,
207 struct pwm_device *pwm)
208 {
209 u32 val;
210
211 regmap_read(fpc->regmap, FTM_OUTMASK, &val);
212 if (~val & 0xFF)
213 return true;
214 else
215 return false;
216 }
217
fsl_pwm_is_other_pwm_enabled(struct fsl_pwm_chip * fpc,struct pwm_device * pwm)218 static bool fsl_pwm_is_other_pwm_enabled(struct fsl_pwm_chip *fpc,
219 struct pwm_device *pwm)
220 {
221 u32 val;
222
223 regmap_read(fpc->regmap, FTM_OUTMASK, &val);
224 if (~(val | BIT(pwm->hwpwm)) & 0xFF)
225 return true;
226 else
227 return false;
228 }
229
fsl_pwm_apply_config(struct fsl_pwm_chip * fpc,struct pwm_device * pwm,const struct pwm_state * newstate)230 static int fsl_pwm_apply_config(struct fsl_pwm_chip *fpc,
231 struct pwm_device *pwm,
232 const struct pwm_state *newstate)
233 {
234 unsigned int duty;
235 u32 reg_polarity;
236
237 struct fsl_pwm_periodcfg periodcfg;
238 bool do_write_period = false;
239
240 if (!fsl_pwm_calculate_period(fpc, newstate->period, &periodcfg)) {
241 dev_err(fpc->chip.dev, "failed to calculate new period\n");
242 return -EINVAL;
243 }
244
245 if (!fsl_pwm_is_any_pwm_enabled(fpc, pwm))
246 do_write_period = true;
247 /*
248 * The Freescale FTM controller supports only a single period for
249 * all PWM channels, therefore verify if the newly computed period
250 * is different than the current period being used. In such case
251 * we allow to change the period only if no other pwm is running.
252 */
253 else if (!fsl_pwm_periodcfg_are_equal(&fpc->period, &periodcfg)) {
254 if (fsl_pwm_is_other_pwm_enabled(fpc, pwm)) {
255 dev_err(fpc->chip.dev,
256 "Cannot change period for PWM %u, disable other PWMs first\n",
257 pwm->hwpwm);
258 return -EBUSY;
259 }
260 if (fpc->period.clk_select != periodcfg.clk_select) {
261 int ret;
262 enum fsl_pwm_clk oldclk = fpc->period.clk_select;
263 enum fsl_pwm_clk newclk = periodcfg.clk_select;
264
265 ret = clk_prepare_enable(fpc->clk[newclk]);
266 if (ret)
267 return ret;
268 clk_disable_unprepare(fpc->clk[oldclk]);
269 }
270 do_write_period = true;
271 }
272
273 ftm_clear_write_protection(fpc);
274
275 if (do_write_period) {
276 regmap_update_bits(fpc->regmap, FTM_SC, FTM_SC_CLK_MASK,
277 FTM_SC_CLK(periodcfg.clk_select));
278 regmap_update_bits(fpc->regmap, FTM_SC, FTM_SC_PS_MASK,
279 periodcfg.clk_ps);
280 regmap_write(fpc->regmap, FTM_MOD, periodcfg.mod_period);
281
282 fpc->period = periodcfg;
283 }
284
285 duty = fsl_pwm_calculate_duty(fpc, newstate->duty_cycle);
286
287 regmap_write(fpc->regmap, FTM_CSC(pwm->hwpwm),
288 FTM_CSC_MSB | FTM_CSC_ELSB);
289 regmap_write(fpc->regmap, FTM_CV(pwm->hwpwm), duty);
290
291 reg_polarity = 0;
292 if (newstate->polarity == PWM_POLARITY_INVERSED)
293 reg_polarity = BIT(pwm->hwpwm);
294
295 regmap_update_bits(fpc->regmap, FTM_POL, BIT(pwm->hwpwm), reg_polarity);
296
297 ftm_set_write_protection(fpc);
298
299 return 0;
300 }
301
fsl_pwm_apply(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * newstate)302 static int fsl_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
303 const struct pwm_state *newstate)
304 {
305 struct fsl_pwm_chip *fpc = to_fsl_chip(chip);
306 struct pwm_state *oldstate = &pwm->state;
307 int ret = 0;
308
309 /*
310 * oldstate to newstate : action
311 *
312 * disabled to disabled : ignore
313 * enabled to disabled : disable
314 * enabled to enabled : update settings
315 * disabled to enabled : update settings + enable
316 */
317
318 mutex_lock(&fpc->lock);
319
320 if (!newstate->enabled) {
321 if (oldstate->enabled) {
322 regmap_set_bits(fpc->regmap, FTM_OUTMASK,
323 BIT(pwm->hwpwm));
324 clk_disable_unprepare(fpc->clk[FSL_PWM_CLK_CNTEN]);
325 clk_disable_unprepare(fpc->clk[fpc->period.clk_select]);
326 }
327
328 goto end_mutex;
329 }
330
331 ret = fsl_pwm_apply_config(fpc, pwm, newstate);
332 if (ret)
333 goto end_mutex;
334
335 /* check if need to enable */
336 if (!oldstate->enabled) {
337 ret = clk_prepare_enable(fpc->clk[fpc->period.clk_select]);
338 if (ret)
339 goto end_mutex;
340
341 ret = clk_prepare_enable(fpc->clk[FSL_PWM_CLK_CNTEN]);
342 if (ret) {
343 clk_disable_unprepare(fpc->clk[fpc->period.clk_select]);
344 goto end_mutex;
345 }
346
347 regmap_clear_bits(fpc->regmap, FTM_OUTMASK, BIT(pwm->hwpwm));
348 }
349
350 end_mutex:
351 mutex_unlock(&fpc->lock);
352 return ret;
353 }
354
355 static const struct pwm_ops fsl_pwm_ops = {
356 .request = fsl_pwm_request,
357 .free = fsl_pwm_free,
358 .apply = fsl_pwm_apply,
359 .owner = THIS_MODULE,
360 };
361
fsl_pwm_init(struct fsl_pwm_chip * fpc)362 static int fsl_pwm_init(struct fsl_pwm_chip *fpc)
363 {
364 int ret;
365
366 ret = clk_prepare_enable(fpc->ipg_clk);
367 if (ret)
368 return ret;
369
370 regmap_write(fpc->regmap, FTM_CNTIN, 0x00);
371 regmap_write(fpc->regmap, FTM_OUTINIT, 0x00);
372 regmap_write(fpc->regmap, FTM_OUTMASK, 0xFF);
373
374 clk_disable_unprepare(fpc->ipg_clk);
375
376 return 0;
377 }
378
fsl_pwm_volatile_reg(struct device * dev,unsigned int reg)379 static bool fsl_pwm_volatile_reg(struct device *dev, unsigned int reg)
380 {
381 switch (reg) {
382 case FTM_FMS:
383 case FTM_MODE:
384 case FTM_CNT:
385 return true;
386 }
387 return false;
388 }
389
390 static const struct regmap_config fsl_pwm_regmap_config = {
391 .reg_bits = 32,
392 .reg_stride = 4,
393 .val_bits = 32,
394
395 .max_register = FTM_PWMLOAD,
396 .volatile_reg = fsl_pwm_volatile_reg,
397 .cache_type = REGCACHE_FLAT,
398 };
399
fsl_pwm_probe(struct platform_device * pdev)400 static int fsl_pwm_probe(struct platform_device *pdev)
401 {
402 struct fsl_pwm_chip *fpc;
403 void __iomem *base;
404 int ret;
405
406 fpc = devm_kzalloc(&pdev->dev, sizeof(*fpc), GFP_KERNEL);
407 if (!fpc)
408 return -ENOMEM;
409
410 mutex_init(&fpc->lock);
411
412 fpc->soc = of_device_get_match_data(&pdev->dev);
413 fpc->chip.dev = &pdev->dev;
414
415 base = devm_platform_ioremap_resource(pdev, 0);
416 if (IS_ERR(base))
417 return PTR_ERR(base);
418
419 fpc->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "ftm_sys", base,
420 &fsl_pwm_regmap_config);
421 if (IS_ERR(fpc->regmap)) {
422 dev_err(&pdev->dev, "regmap init failed\n");
423 return PTR_ERR(fpc->regmap);
424 }
425
426 fpc->clk[FSL_PWM_CLK_SYS] = devm_clk_get(&pdev->dev, "ftm_sys");
427 if (IS_ERR(fpc->clk[FSL_PWM_CLK_SYS])) {
428 dev_err(&pdev->dev, "failed to get \"ftm_sys\" clock\n");
429 return PTR_ERR(fpc->clk[FSL_PWM_CLK_SYS]);
430 }
431
432 fpc->clk[FSL_PWM_CLK_FIX] = devm_clk_get(fpc->chip.dev, "ftm_fix");
433 if (IS_ERR(fpc->clk[FSL_PWM_CLK_FIX]))
434 return PTR_ERR(fpc->clk[FSL_PWM_CLK_FIX]);
435
436 fpc->clk[FSL_PWM_CLK_EXT] = devm_clk_get(fpc->chip.dev, "ftm_ext");
437 if (IS_ERR(fpc->clk[FSL_PWM_CLK_EXT]))
438 return PTR_ERR(fpc->clk[FSL_PWM_CLK_EXT]);
439
440 fpc->clk[FSL_PWM_CLK_CNTEN] =
441 devm_clk_get(fpc->chip.dev, "ftm_cnt_clk_en");
442 if (IS_ERR(fpc->clk[FSL_PWM_CLK_CNTEN]))
443 return PTR_ERR(fpc->clk[FSL_PWM_CLK_CNTEN]);
444
445 /*
446 * ipg_clk is the interface clock for the IP. If not provided, use the
447 * ftm_sys clock as the default.
448 */
449 fpc->ipg_clk = devm_clk_get(&pdev->dev, "ipg");
450 if (IS_ERR(fpc->ipg_clk))
451 fpc->ipg_clk = fpc->clk[FSL_PWM_CLK_SYS];
452
453
454 fpc->chip.ops = &fsl_pwm_ops;
455 fpc->chip.npwm = 8;
456
457 ret = devm_pwmchip_add(&pdev->dev, &fpc->chip);
458 if (ret < 0) {
459 dev_err(&pdev->dev, "failed to add PWM chip: %d\n", ret);
460 return ret;
461 }
462
463 platform_set_drvdata(pdev, fpc);
464
465 return fsl_pwm_init(fpc);
466 }
467
468 #ifdef CONFIG_PM_SLEEP
fsl_pwm_suspend(struct device * dev)469 static int fsl_pwm_suspend(struct device *dev)
470 {
471 struct fsl_pwm_chip *fpc = dev_get_drvdata(dev);
472 int i;
473
474 regcache_cache_only(fpc->regmap, true);
475 regcache_mark_dirty(fpc->regmap);
476
477 for (i = 0; i < fpc->chip.npwm; i++) {
478 struct pwm_device *pwm = &fpc->chip.pwms[i];
479
480 if (!test_bit(PWMF_REQUESTED, &pwm->flags))
481 continue;
482
483 clk_disable_unprepare(fpc->ipg_clk);
484
485 if (!pwm_is_enabled(pwm))
486 continue;
487
488 clk_disable_unprepare(fpc->clk[FSL_PWM_CLK_CNTEN]);
489 clk_disable_unprepare(fpc->clk[fpc->period.clk_select]);
490 }
491
492 return 0;
493 }
494
fsl_pwm_resume(struct device * dev)495 static int fsl_pwm_resume(struct device *dev)
496 {
497 struct fsl_pwm_chip *fpc = dev_get_drvdata(dev);
498 int i;
499
500 for (i = 0; i < fpc->chip.npwm; i++) {
501 struct pwm_device *pwm = &fpc->chip.pwms[i];
502
503 if (!test_bit(PWMF_REQUESTED, &pwm->flags))
504 continue;
505
506 clk_prepare_enable(fpc->ipg_clk);
507
508 if (!pwm_is_enabled(pwm))
509 continue;
510
511 clk_prepare_enable(fpc->clk[fpc->period.clk_select]);
512 clk_prepare_enable(fpc->clk[FSL_PWM_CLK_CNTEN]);
513 }
514
515 /* restore all registers from cache */
516 regcache_cache_only(fpc->regmap, false);
517 regcache_sync(fpc->regmap);
518
519 return 0;
520 }
521 #endif
522
523 static const struct dev_pm_ops fsl_pwm_pm_ops = {
524 SET_SYSTEM_SLEEP_PM_OPS(fsl_pwm_suspend, fsl_pwm_resume)
525 };
526
527 static const struct fsl_ftm_soc vf610_ftm_pwm = {
528 .has_enable_bits = false,
529 };
530
531 static const struct fsl_ftm_soc imx8qm_ftm_pwm = {
532 .has_enable_bits = true,
533 };
534
535 static const struct of_device_id fsl_pwm_dt_ids[] = {
536 { .compatible = "fsl,vf610-ftm-pwm", .data = &vf610_ftm_pwm },
537 { .compatible = "fsl,imx8qm-ftm-pwm", .data = &imx8qm_ftm_pwm },
538 { /* sentinel */ }
539 };
540 MODULE_DEVICE_TABLE(of, fsl_pwm_dt_ids);
541
542 static struct platform_driver fsl_pwm_driver = {
543 .driver = {
544 .name = "fsl-ftm-pwm",
545 .of_match_table = fsl_pwm_dt_ids,
546 .pm = &fsl_pwm_pm_ops,
547 },
548 .probe = fsl_pwm_probe,
549 };
550 module_platform_driver(fsl_pwm_driver);
551
552 MODULE_DESCRIPTION("Freescale FlexTimer Module PWM Driver");
553 MODULE_AUTHOR("Xiubo Li <Li.Xiubo@freescale.com>");
554 MODULE_ALIAS("platform:fsl-ftm-pwm");
555 MODULE_LICENSE("GPL");
556