xref: /openbmc/linux/arch/riscv/include/asm/cacheflush.h (revision d32fd6bb9f2bc8178cdd65ebec1ad670a8bfa241)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Copyright (C) 2015 Regents of the University of California
4  */
5 
6 #ifndef _ASM_RISCV_CACHEFLUSH_H
7 #define _ASM_RISCV_CACHEFLUSH_H
8 
9 #include <linux/mm.h>
10 
local_flush_icache_all(void)11 static inline void local_flush_icache_all(void)
12 {
13 	asm volatile ("fence.i" ::: "memory");
14 }
15 
local_flush_icache_range(unsigned long start,unsigned long end)16 static inline void local_flush_icache_range(unsigned long start,
17 					    unsigned long end)
18 {
19 	local_flush_icache_all();
20 }
21 
22 #define PG_dcache_clean PG_arch_1
23 
flush_dcache_folio(struct folio * folio)24 static inline void flush_dcache_folio(struct folio *folio)
25 {
26 	if (test_bit(PG_dcache_clean, &folio->flags))
27 		clear_bit(PG_dcache_clean, &folio->flags);
28 }
29 #define flush_dcache_folio flush_dcache_folio
30 #define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 1
31 
flush_dcache_page(struct page * page)32 static inline void flush_dcache_page(struct page *page)
33 {
34 	flush_dcache_folio(page_folio(page));
35 }
36 
37 /*
38  * RISC-V doesn't have an instruction to flush parts of the instruction cache,
39  * so instead we just flush the whole thing.
40  */
41 #define flush_icache_range(start, end) flush_icache_all()
42 #define flush_icache_user_page(vma, pg, addr, len) \
43 	flush_icache_mm(vma->vm_mm, 0)
44 
45 #ifdef CONFIG_64BIT
46 #define flush_cache_vmap(start, end)		flush_tlb_kernel_range(start, end)
47 #define flush_cache_vmap_early(start, end)	local_flush_tlb_kernel_range(start, end)
48 #endif
49 
50 #ifndef CONFIG_SMP
51 
52 #define flush_icache_all() local_flush_icache_all()
53 #define flush_icache_mm(mm, local) flush_icache_all()
54 
55 #else /* CONFIG_SMP */
56 
57 void flush_icache_all(void);
58 void flush_icache_mm(struct mm_struct *mm, bool local);
59 
60 #endif /* CONFIG_SMP */
61 
62 extern unsigned int riscv_cbom_block_size;
63 extern unsigned int riscv_cboz_block_size;
64 void riscv_init_cbo_blocksizes(void);
65 
66 #ifdef CONFIG_RISCV_DMA_NONCOHERENT
67 void riscv_noncoherent_supported(void);
68 void __init riscv_set_dma_cache_alignment(void);
69 #else
riscv_noncoherent_supported(void)70 static inline void riscv_noncoherent_supported(void) {}
riscv_set_dma_cache_alignment(void)71 static inline void riscv_set_dma_cache_alignment(void) {}
72 #endif
73 
74 /*
75  * Bits in sys_riscv_flush_icache()'s flags argument.
76  */
77 #define SYS_RISCV_FLUSH_ICACHE_LOCAL 1UL
78 #define SYS_RISCV_FLUSH_ICACHE_ALL   (SYS_RISCV_FLUSH_ICACHE_LOCAL)
79 
80 #include <asm-generic/cacheflush.h>
81 
82 #endif /* _ASM_RISCV_CACHEFLUSH_H */
83