1 /* 2 * i386 virtual CPU header 3 * 4 * Copyright (c) 2003 Fabrice Bellard 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2.1 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef I386_CPU_H 21 #define I386_CPU_H 22 23 #include "system/tcg.h" 24 #include "cpu-qom.h" 25 #include "kvm/hyperv-proto.h" 26 #include "exec/cpu-common.h" 27 #include "exec/cpu-defs.h" 28 #include "exec/cpu-interrupt.h" 29 #include "exec/memop.h" 30 #include "hw/i386/apic.h" 31 #include "hw/i386/topology.h" 32 #include "qapi/qapi-types-common.h" 33 #include "qemu/cpu-float.h" 34 #include "qemu/timer.h" 35 #include "standard-headers/asm-x86/kvm_para.h" 36 37 #define XEN_NR_VIRQS 24 38 39 #ifdef TARGET_X86_64 40 #define I386_ELF_MACHINE EM_X86_64 41 #define ELF_MACHINE_UNAME "x86_64" 42 #else 43 #define I386_ELF_MACHINE EM_386 44 #define ELF_MACHINE_UNAME "i686" 45 #endif 46 47 enum { 48 R_EAX = 0, 49 R_ECX = 1, 50 R_EDX = 2, 51 R_EBX = 3, 52 R_ESP = 4, 53 R_EBP = 5, 54 R_ESI = 6, 55 R_EDI = 7, 56 R_R8 = 8, 57 R_R9 = 9, 58 R_R10 = 10, 59 R_R11 = 11, 60 R_R12 = 12, 61 R_R13 = 13, 62 R_R14 = 14, 63 R_R15 = 15, 64 65 R_AL = 0, 66 R_CL = 1, 67 R_DL = 2, 68 R_BL = 3, 69 R_AH = 4, 70 R_CH = 5, 71 R_DH = 6, 72 R_BH = 7, 73 }; 74 75 typedef enum X86Seg { 76 R_ES = 0, 77 R_CS = 1, 78 R_SS = 2, 79 R_DS = 3, 80 R_FS = 4, 81 R_GS = 5, 82 R_LDTR = 6, 83 R_TR = 7, 84 } X86Seg; 85 86 /* segment descriptor fields */ 87 #define DESC_G_SHIFT 23 88 #define DESC_G_MASK (1 << DESC_G_SHIFT) 89 #define DESC_B_SHIFT 22 90 #define DESC_B_MASK (1 << DESC_B_SHIFT) 91 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */ 92 #define DESC_L_MASK (1 << DESC_L_SHIFT) 93 #define DESC_AVL_SHIFT 20 94 #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT) 95 #define DESC_P_SHIFT 15 96 #define DESC_P_MASK (1 << DESC_P_SHIFT) 97 #define DESC_DPL_SHIFT 13 98 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT) 99 #define DESC_S_SHIFT 12 100 #define DESC_S_MASK (1 << DESC_S_SHIFT) 101 #define DESC_TYPE_SHIFT 8 102 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT) 103 #define DESC_A_MASK (1 << 8) 104 105 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */ 106 #define DESC_C_MASK (1 << 10) /* code: conforming */ 107 #define DESC_R_MASK (1 << 9) /* code: readable */ 108 109 #define DESC_E_MASK (1 << 10) /* data: expansion direction */ 110 #define DESC_W_MASK (1 << 9) /* data: writable */ 111 112 #define DESC_TSS_BUSY_MASK (1 << 9) 113 114 /* eflags masks */ 115 #define CC_C 0x0001 116 #define CC_P 0x0004 117 #define CC_A 0x0010 118 #define CC_Z 0x0040 119 #define CC_S 0x0080 120 #define CC_O 0x0800 121 122 #define TF_SHIFT 8 123 #define IOPL_SHIFT 12 124 #define VM_SHIFT 17 125 126 #define TF_MASK 0x00000100 127 #define IF_MASK 0x00000200 128 #define DF_MASK 0x00000400 129 #define IOPL_MASK 0x00003000 130 #define NT_MASK 0x00004000 131 #define RF_MASK 0x00010000 132 #define VM_MASK 0x00020000 133 #define AC_MASK 0x00040000 134 #define VIF_MASK 0x00080000 135 #define VIP_MASK 0x00100000 136 #define ID_MASK 0x00200000 137 138 /* hidden flags - used internally by qemu to represent additional cpu 139 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We 140 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit 141 positions to ease oring with eflags. */ 142 /* current cpl */ 143 #define HF_CPL_SHIFT 0 144 /* true if hardware interrupts must be disabled for next instruction */ 145 #define HF_INHIBIT_IRQ_SHIFT 3 146 /* 16 or 32 segments */ 147 #define HF_CS32_SHIFT 4 148 #define HF_SS32_SHIFT 5 149 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */ 150 #define HF_ADDSEG_SHIFT 6 151 /* copy of CR0.PE (protected mode) */ 152 #define HF_PE_SHIFT 7 153 #define HF_TF_SHIFT 8 /* must be same as eflags */ 154 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */ 155 #define HF_EM_SHIFT 10 156 #define HF_TS_SHIFT 11 157 #define HF_IOPL_SHIFT 12 /* must be same as eflags */ 158 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */ 159 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */ 160 #define HF_RF_SHIFT 16 /* must be same as eflags */ 161 #define HF_VM_SHIFT 17 /* must be same as eflags */ 162 #define HF_AC_SHIFT 18 /* must be same as eflags */ 163 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */ 164 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */ 165 #define HF_GUEST_SHIFT 21 /* SVM intercepts are active */ 166 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */ 167 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */ 168 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */ 169 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */ 170 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */ 171 #define HF_UMIP_SHIFT 27 /* CR4.UMIP */ 172 #define HF_AVX_EN_SHIFT 28 /* AVX Enabled (CR4+XCR0) */ 173 174 #define HF_CPL_MASK (3 << HF_CPL_SHIFT) 175 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT) 176 #define HF_CS32_MASK (1 << HF_CS32_SHIFT) 177 #define HF_SS32_MASK (1 << HF_SS32_SHIFT) 178 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT) 179 #define HF_PE_MASK (1 << HF_PE_SHIFT) 180 #define HF_TF_MASK (1 << HF_TF_SHIFT) 181 #define HF_MP_MASK (1 << HF_MP_SHIFT) 182 #define HF_EM_MASK (1 << HF_EM_SHIFT) 183 #define HF_TS_MASK (1 << HF_TS_SHIFT) 184 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT) 185 #define HF_LMA_MASK (1 << HF_LMA_SHIFT) 186 #define HF_CS64_MASK (1 << HF_CS64_SHIFT) 187 #define HF_RF_MASK (1 << HF_RF_SHIFT) 188 #define HF_VM_MASK (1 << HF_VM_SHIFT) 189 #define HF_AC_MASK (1 << HF_AC_SHIFT) 190 #define HF_SMM_MASK (1 << HF_SMM_SHIFT) 191 #define HF_SVME_MASK (1 << HF_SVME_SHIFT) 192 #define HF_GUEST_MASK (1 << HF_GUEST_SHIFT) 193 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT) 194 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT) 195 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT) 196 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT) 197 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT) 198 #define HF_UMIP_MASK (1 << HF_UMIP_SHIFT) 199 #define HF_AVX_EN_MASK (1 << HF_AVX_EN_SHIFT) 200 201 /* hflags2 */ 202 203 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */ 204 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */ 205 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */ 206 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */ 207 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */ 208 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */ 209 #define HF2_NPT_SHIFT 6 /* Nested Paging enabled */ 210 #define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */ 211 #define HF2_VGIF_SHIFT 8 /* Can take VIRQ*/ 212 213 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT) 214 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT) 215 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT) 216 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT) 217 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT) 218 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT) 219 #define HF2_NPT_MASK (1 << HF2_NPT_SHIFT) 220 #define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT) 221 #define HF2_VGIF_MASK (1 << HF2_VGIF_SHIFT) 222 223 #define CR0_PE_SHIFT 0 224 #define CR0_MP_SHIFT 1 225 226 #define CR0_PE_MASK (1U << 0) 227 #define CR0_MP_MASK (1U << 1) 228 #define CR0_EM_MASK (1U << 2) 229 #define CR0_TS_MASK (1U << 3) 230 #define CR0_ET_MASK (1U << 4) 231 #define CR0_NE_MASK (1U << 5) 232 #define CR0_WP_MASK (1U << 16) 233 #define CR0_AM_MASK (1U << 18) 234 #define CR0_NW_MASK (1U << 29) 235 #define CR0_CD_MASK (1U << 30) 236 #define CR0_PG_MASK (1U << 31) 237 238 #define CR4_VME_MASK (1U << 0) 239 #define CR4_PVI_MASK (1U << 1) 240 #define CR4_TSD_MASK (1U << 2) 241 #define CR4_DE_MASK (1U << 3) 242 #define CR4_PSE_MASK (1U << 4) 243 #define CR4_PAE_MASK (1U << 5) 244 #define CR4_MCE_MASK (1U << 6) 245 #define CR4_PGE_MASK (1U << 7) 246 #define CR4_PCE_MASK (1U << 8) 247 #define CR4_OSFXSR_SHIFT 9 248 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT) 249 #define CR4_OSXMMEXCPT_MASK (1U << 10) 250 #define CR4_UMIP_MASK (1U << 11) 251 #define CR4_LA57_MASK (1U << 12) 252 #define CR4_VMXE_MASK (1U << 13) 253 #define CR4_SMXE_MASK (1U << 14) 254 #define CR4_FSGSBASE_MASK (1U << 16) 255 #define CR4_PCIDE_MASK (1U << 17) 256 #define CR4_OSXSAVE_MASK (1U << 18) 257 #define CR4_SMEP_MASK (1U << 20) 258 #define CR4_SMAP_MASK (1U << 21) 259 #define CR4_PKE_MASK (1U << 22) 260 #define CR4_PKS_MASK (1U << 24) 261 #define CR4_LAM_SUP_MASK (1U << 28) 262 263 #ifdef TARGET_X86_64 264 #define CR4_FRED_MASK (1ULL << 32) 265 #else 266 #define CR4_FRED_MASK 0 267 #endif 268 269 #define CR4_RESERVED_MASK \ 270 (~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \ 271 | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \ 272 | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \ 273 | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \ 274 | CR4_LA57_MASK \ 275 | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \ 276 | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK \ 277 | CR4_LAM_SUP_MASK | CR4_FRED_MASK)) 278 279 #define DR6_BD (1 << 13) 280 #define DR6_BS (1 << 14) 281 #define DR6_BT (1 << 15) 282 #define DR6_FIXED_1 0xffff0ff0 283 284 #define DR7_GD (1 << 13) 285 #define DR7_TYPE_SHIFT 16 286 #define DR7_LEN_SHIFT 18 287 #define DR7_FIXED_1 0x00000400 288 #define DR7_GLOBAL_BP_MASK 0xaa 289 #define DR7_LOCAL_BP_MASK 0x55 290 #define DR7_MAX_BP 4 291 #define DR7_TYPE_BP_INST 0x0 292 #define DR7_TYPE_DATA_WR 0x1 293 #define DR7_TYPE_IO_RW 0x2 294 #define DR7_TYPE_DATA_RW 0x3 295 296 #define DR_RESERVED_MASK 0xffffffff00000000ULL 297 298 #define PG_PRESENT_BIT 0 299 #define PG_RW_BIT 1 300 #define PG_USER_BIT 2 301 #define PG_PWT_BIT 3 302 #define PG_PCD_BIT 4 303 #define PG_ACCESSED_BIT 5 304 #define PG_DIRTY_BIT 6 305 #define PG_PSE_BIT 7 306 #define PG_GLOBAL_BIT 8 307 #define PG_PSE_PAT_BIT 12 308 #define PG_PKRU_BIT 59 309 #define PG_NX_BIT 63 310 311 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT) 312 #define PG_RW_MASK (1 << PG_RW_BIT) 313 #define PG_USER_MASK (1 << PG_USER_BIT) 314 #define PG_PWT_MASK (1 << PG_PWT_BIT) 315 #define PG_PCD_MASK (1 << PG_PCD_BIT) 316 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) 317 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT) 318 #define PG_PSE_MASK (1 << PG_PSE_BIT) 319 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT) 320 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT) 321 #define PG_ADDRESS_MASK 0x000ffffffffff000LL 322 #define PG_HI_USER_MASK 0x7ff0000000000000LL 323 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT) 324 #define PG_NX_MASK (1ULL << PG_NX_BIT) 325 326 #define PG_ERROR_W_BIT 1 327 328 #define PG_ERROR_P_MASK 0x01 329 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT) 330 #define PG_ERROR_U_MASK 0x04 331 #define PG_ERROR_RSVD_MASK 0x08 332 #define PG_ERROR_I_D_MASK 0x10 333 #define PG_ERROR_PK_MASK 0x20 334 335 #define PG_MODE_PAE (1 << 0) 336 #define PG_MODE_LMA (1 << 1) 337 #define PG_MODE_NXE (1 << 2) 338 #define PG_MODE_PSE (1 << 3) 339 #define PG_MODE_LA57 (1 << 4) 340 #define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15) 341 342 /* Bits of CR4 that do not affect the NPT page format. */ 343 #define PG_MODE_WP (1 << 16) 344 #define PG_MODE_PKE (1 << 17) 345 #define PG_MODE_PKS (1 << 18) 346 #define PG_MODE_SMEP (1 << 19) 347 #define PG_MODE_PG (1 << 20) 348 349 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */ 350 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ 351 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */ 352 353 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P) 354 #define MCE_BANKS_DEF 10 355 356 #define MCG_CAP_BANKS_MASK 0xff 357 358 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ 359 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ 360 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ 361 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */ 362 363 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */ 364 365 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ 366 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ 367 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ 368 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ 369 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ 370 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ 371 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ 372 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ 373 #define MCI_STATUS_AR (1ULL<<55) /* Action required */ 374 #define MCI_STATUS_DEFERRED (1ULL<<44) /* Deferred error */ 375 #define MCI_STATUS_POISON (1ULL<<43) /* Poisoned data consumed */ 376 377 /* MISC register defines */ 378 #define MCM_ADDR_SEGOFF 0 /* segment offset */ 379 #define MCM_ADDR_LINEAR 1 /* linear address */ 380 #define MCM_ADDR_PHYS 2 /* physical address */ 381 #define MCM_ADDR_MEM 3 /* memory address */ 382 #define MCM_ADDR_GENERIC 7 /* generic */ 383 384 #define MSR_IA32_TSC 0x10 385 #define MSR_IA32_APICBASE 0x1b 386 #define MSR_IA32_APICBASE_BSP (1<<8) 387 #define MSR_IA32_APICBASE_ENABLE (1<<11) 388 #define MSR_IA32_APICBASE_EXTD (1 << 10) 389 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12) 390 #define MSR_IA32_APICBASE_RESERVED \ 391 (~(uint64_t)(MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE \ 392 | MSR_IA32_APICBASE_EXTD | MSR_IA32_APICBASE_BASE)) 393 394 #define MSR_IA32_FEATURE_CONTROL 0x0000003a 395 #define MSR_TSC_ADJUST 0x0000003b 396 #define MSR_IA32_SPEC_CTRL 0x48 397 #define MSR_VIRT_SSBD 0xc001011f 398 #define MSR_IA32_PRED_CMD 0x49 399 #define MSR_IA32_UCODE_REV 0x8b 400 #define MSR_IA32_CORE_CAPABILITY 0xcf 401 402 #define MSR_IA32_ARCH_CAPABILITIES 0x10a 403 #define ARCH_CAP_TSX_CTRL_MSR (1<<7) 404 405 #define MSR_IA32_PERF_CAPABILITIES 0x345 406 #define PERF_CAP_LBR_FMT 0x3f 407 408 #define MSR_IA32_TSX_CTRL 0x122 409 #define MSR_IA32_TSCDEADLINE 0x6e0 410 #define MSR_IA32_PKRS 0x6e1 411 #define MSR_RAPL_POWER_UNIT 0x00000606 412 #define MSR_PKG_POWER_LIMIT 0x00000610 413 #define MSR_PKG_ENERGY_STATUS 0x00000611 414 #define MSR_PKG_POWER_INFO 0x00000614 415 #define MSR_ARCH_LBR_CTL 0x000014ce 416 #define MSR_ARCH_LBR_DEPTH 0x000014cf 417 #define MSR_ARCH_LBR_FROM_0 0x00001500 418 #define MSR_ARCH_LBR_TO_0 0x00001600 419 #define MSR_ARCH_LBR_INFO_0 0x00001200 420 421 #define FEATURE_CONTROL_LOCKED (1<<0) 422 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1ULL << 1) 423 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 424 #define FEATURE_CONTROL_SGX_LC (1ULL << 17) 425 #define FEATURE_CONTROL_SGX (1ULL << 18) 426 #define FEATURE_CONTROL_LMCE (1<<20) 427 428 #define MSR_IA32_SGXLEPUBKEYHASH0 0x8c 429 #define MSR_IA32_SGXLEPUBKEYHASH1 0x8d 430 #define MSR_IA32_SGXLEPUBKEYHASH2 0x8e 431 #define MSR_IA32_SGXLEPUBKEYHASH3 0x8f 432 433 #define MSR_P6_PERFCTR0 0xc1 434 435 #define MSR_IA32_SMBASE 0x9e 436 #define MSR_SMI_COUNT 0x34 437 #define MSR_CORE_THREAD_COUNT 0x35 438 #define MSR_MTRRcap 0xfe 439 #define MSR_MTRR_MEM_TYPE_WB 0x06 440 #define MSR_MTRRcap_VCNT 8 441 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8) 442 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10) 443 #define MSR_MTRR_ENABLE (1 << 11) 444 445 #define MSR_IA32_SYSENTER_CS 0x174 446 #define MSR_IA32_SYSENTER_ESP 0x175 447 #define MSR_IA32_SYSENTER_EIP 0x176 448 449 #define MSR_MCG_CAP 0x179 450 #define MSR_MCG_STATUS 0x17a 451 #define MSR_MCG_CTL 0x17b 452 #define MSR_MCG_EXT_CTL 0x4d0 453 454 #define MSR_P6_EVNTSEL0 0x186 455 456 #define MSR_IA32_PERF_STATUS 0x198 457 458 #define MSR_IA32_MISC_ENABLE 0x1a0 459 /* Indicates good rep/movs microcode on some processors: */ 460 #define MSR_IA32_MISC_ENABLE_DEFAULT 1 461 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18) 462 463 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg)) 464 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1) 465 466 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2) 467 468 #define MSR_MTRRfix64K_00000 0x250 469 #define MSR_MTRRfix16K_80000 0x258 470 #define MSR_MTRRfix16K_A0000 0x259 471 #define MSR_MTRRfix4K_C0000 0x268 472 #define MSR_MTRRfix4K_C8000 0x269 473 #define MSR_MTRRfix4K_D0000 0x26a 474 #define MSR_MTRRfix4K_D8000 0x26b 475 #define MSR_MTRRfix4K_E0000 0x26c 476 #define MSR_MTRRfix4K_E8000 0x26d 477 #define MSR_MTRRfix4K_F0000 0x26e 478 #define MSR_MTRRfix4K_F8000 0x26f 479 480 #define MSR_PAT 0x277 481 482 #define MSR_MTRRdefType 0x2ff 483 484 #define MSR_CORE_PERF_FIXED_CTR0 0x309 485 #define MSR_CORE_PERF_FIXED_CTR1 0x30a 486 #define MSR_CORE_PERF_FIXED_CTR2 0x30b 487 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d 488 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e 489 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f 490 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390 491 492 #define MSR_MC0_CTL 0x400 493 #define MSR_MC0_STATUS 0x401 494 #define MSR_MC0_ADDR 0x402 495 #define MSR_MC0_MISC 0x403 496 497 #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 498 #define MSR_IA32_RTIT_OUTPUT_MASK 0x561 499 #define MSR_IA32_RTIT_CTL 0x570 500 #define MSR_IA32_RTIT_STATUS 0x571 501 #define MSR_IA32_RTIT_CR3_MATCH 0x572 502 #define MSR_IA32_RTIT_ADDR0_A 0x580 503 #define MSR_IA32_RTIT_ADDR0_B 0x581 504 #define MSR_IA32_RTIT_ADDR1_A 0x582 505 #define MSR_IA32_RTIT_ADDR1_B 0x583 506 #define MSR_IA32_RTIT_ADDR2_A 0x584 507 #define MSR_IA32_RTIT_ADDR2_B 0x585 508 #define MSR_IA32_RTIT_ADDR3_A 0x586 509 #define MSR_IA32_RTIT_ADDR3_B 0x587 510 #define MAX_RTIT_ADDRS 8 511 512 #define MSR_EFER 0xc0000080 513 514 #define MSR_EFER_SCE (1 << 0) 515 #define MSR_EFER_LME (1 << 8) 516 #define MSR_EFER_LMA (1 << 10) 517 #define MSR_EFER_NXE (1 << 11) 518 #define MSR_EFER_SVME (1 << 12) 519 #define MSR_EFER_FFXSR (1 << 14) 520 521 #define MSR_EFER_RESERVED\ 522 (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\ 523 | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\ 524 | MSR_EFER_FFXSR)) 525 526 #define MSR_STAR 0xc0000081 527 #define MSR_LSTAR 0xc0000082 528 #define MSR_CSTAR 0xc0000083 529 #define MSR_FMASK 0xc0000084 530 #define MSR_FSBASE 0xc0000100 531 #define MSR_GSBASE 0xc0000101 532 #define MSR_KERNELGSBASE 0xc0000102 533 #define MSR_TSC_AUX 0xc0000103 534 #define MSR_AMD64_TSC_RATIO 0xc0000104 535 536 #define MSR_AMD64_TSC_RATIO_DEFAULT 0x100000000ULL 537 538 #define MSR_K7_HWCR 0xc0010015 539 540 #define MSR_VM_HSAVE_PA 0xc0010117 541 542 #define MSR_IA32_XFD 0x000001c4 543 #define MSR_IA32_XFD_ERR 0x000001c5 544 545 /* FRED MSRs */ 546 #define MSR_IA32_FRED_RSP0 0x000001cc /* Stack level 0 regular stack pointer */ 547 #define MSR_IA32_FRED_RSP1 0x000001cd /* Stack level 1 regular stack pointer */ 548 #define MSR_IA32_FRED_RSP2 0x000001ce /* Stack level 2 regular stack pointer */ 549 #define MSR_IA32_FRED_RSP3 0x000001cf /* Stack level 3 regular stack pointer */ 550 #define MSR_IA32_FRED_STKLVLS 0x000001d0 /* FRED exception stack levels */ 551 #define MSR_IA32_FRED_SSP1 0x000001d1 /* Stack level 1 shadow stack pointer in ring 0 */ 552 #define MSR_IA32_FRED_SSP2 0x000001d2 /* Stack level 2 shadow stack pointer in ring 0 */ 553 #define MSR_IA32_FRED_SSP3 0x000001d3 /* Stack level 3 shadow stack pointer in ring 0 */ 554 #define MSR_IA32_FRED_CONFIG 0x000001d4 /* FRED Entrypoint and interrupt stack level */ 555 556 #define MSR_IA32_BNDCFGS 0x00000d90 557 #define MSR_IA32_XSS 0x00000da0 558 #define MSR_IA32_UMWAIT_CONTROL 0xe1 559 560 #define MSR_IA32_VMX_BASIC 0x00000480 561 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 562 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 563 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 564 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 565 #define MSR_IA32_VMX_MISC 0x00000485 566 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 567 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 568 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 569 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 570 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 571 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 572 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 573 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 574 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 575 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 576 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 577 #define MSR_IA32_VMX_VMFUNC 0x00000491 578 579 #define MSR_APIC_START 0x00000800 580 #define MSR_APIC_END 0x000008ff 581 582 #define XSTATE_FP_BIT 0 583 #define XSTATE_SSE_BIT 1 584 #define XSTATE_YMM_BIT 2 585 #define XSTATE_BNDREGS_BIT 3 586 #define XSTATE_BNDCSR_BIT 4 587 #define XSTATE_OPMASK_BIT 5 588 #define XSTATE_ZMM_Hi256_BIT 6 589 #define XSTATE_Hi16_ZMM_BIT 7 590 #define XSTATE_PT_BIT 8 591 #define XSTATE_PKRU_BIT 9 592 #define XSTATE_ARCH_LBR_BIT 15 593 #define XSTATE_XTILE_CFG_BIT 17 594 #define XSTATE_XTILE_DATA_BIT 18 595 596 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT) 597 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT) 598 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT) 599 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT) 600 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT) 601 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT) 602 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT) 603 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT) 604 #define XSTATE_PT_MASK (1ULL << XSTATE_PT_BIT) 605 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT) 606 #define XSTATE_ARCH_LBR_MASK (1ULL << XSTATE_ARCH_LBR_BIT) 607 #define XSTATE_XTILE_CFG_MASK (1ULL << XSTATE_XTILE_CFG_BIT) 608 #define XSTATE_XTILE_DATA_MASK (1ULL << XSTATE_XTILE_DATA_BIT) 609 610 #define XSTATE_DYNAMIC_MASK (XSTATE_XTILE_DATA_MASK) 611 612 #define ESA_FEATURE_ALIGN64_BIT 1 613 #define ESA_FEATURE_XFD_BIT 2 614 615 #define ESA_FEATURE_ALIGN64_MASK (1U << ESA_FEATURE_ALIGN64_BIT) 616 #define ESA_FEATURE_XFD_MASK (1U << ESA_FEATURE_XFD_BIT) 617 618 619 /* CPUID feature bits available in XCR0 */ 620 #define CPUID_XSTATE_XCR0_MASK (XSTATE_FP_MASK | XSTATE_SSE_MASK | \ 621 XSTATE_YMM_MASK | XSTATE_BNDREGS_MASK | \ 622 XSTATE_BNDCSR_MASK | XSTATE_OPMASK_MASK | \ 623 XSTATE_ZMM_Hi256_MASK | \ 624 XSTATE_Hi16_ZMM_MASK | XSTATE_PKRU_MASK | \ 625 XSTATE_XTILE_CFG_MASK | XSTATE_XTILE_DATA_MASK) 626 627 /* CPUID feature bits available in XSS */ 628 #define CPUID_XSTATE_XSS_MASK (XSTATE_ARCH_LBR_MASK) 629 630 #define CPUID_XSTATE_MASK (CPUID_XSTATE_XCR0_MASK | CPUID_XSTATE_XSS_MASK) 631 632 /* CPUID feature words */ 633 typedef enum FeatureWord { 634 FEAT_1_EDX, /* CPUID[1].EDX */ 635 FEAT_1_ECX, /* CPUID[1].ECX */ 636 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */ 637 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */ 638 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */ 639 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */ 640 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */ 641 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */ 642 FEAT_8000_0007_EBX, /* CPUID[8000_0007].EBX */ 643 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */ 644 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */ 645 FEAT_8000_0021_EAX, /* CPUID[8000_0021].EAX */ 646 FEAT_8000_0021_EBX, /* CPUID[8000_0021].EBX */ 647 FEAT_8000_0021_ECX, /* CPUID[8000_0021].ECX */ 648 FEAT_8000_0022_EAX, /* CPUID[8000_0022].EAX */ 649 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */ 650 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */ 651 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */ 652 FEAT_SVM, /* CPUID[8000_000A].EDX */ 653 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */ 654 FEAT_6_EAX, /* CPUID[6].EAX */ 655 FEAT_XSAVE_XCR0_LO, /* CPUID[EAX=0xd,ECX=0].EAX */ 656 FEAT_XSAVE_XCR0_HI, /* CPUID[EAX=0xd,ECX=0].EDX */ 657 FEAT_ARCH_CAPABILITIES, 658 FEAT_CORE_CAPABILITY, 659 FEAT_PERF_CAPABILITIES, 660 FEAT_VMX_PROCBASED_CTLS, 661 FEAT_VMX_SECONDARY_CTLS, 662 FEAT_VMX_PINBASED_CTLS, 663 FEAT_VMX_EXIT_CTLS, 664 FEAT_VMX_ENTRY_CTLS, 665 FEAT_VMX_MISC, 666 FEAT_VMX_EPT_VPID_CAPS, 667 FEAT_VMX_BASIC, 668 FEAT_VMX_VMFUNC, 669 FEAT_14_0_ECX, 670 FEAT_SGX_12_0_EAX, /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */ 671 FEAT_SGX_12_0_EBX, /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */ 672 FEAT_SGX_12_1_EAX, /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */ 673 FEAT_XSAVE_XSS_LO, /* CPUID[EAX=0xd,ECX=1].ECX */ 674 FEAT_XSAVE_XSS_HI, /* CPUID[EAX=0xd,ECX=1].EDX */ 675 FEAT_7_1_ECX, /* CPUID[EAX=7,ECX=1].ECX */ 676 FEAT_7_1_EDX, /* CPUID[EAX=7,ECX=1].EDX */ 677 FEAT_7_2_EDX, /* CPUID[EAX=7,ECX=2].EDX */ 678 FEAT_24_0_EBX, /* CPUID[EAX=0x24,ECX=0].EBX */ 679 FEATURE_WORDS, 680 } FeatureWord; 681 682 typedef struct FeatureMask { 683 FeatureWord index; 684 uint64_t mask; 685 } FeatureMask; 686 687 typedef struct FeatureDep { 688 FeatureMask from, to; 689 } FeatureDep; 690 691 typedef uint64_t FeatureWordArray[FEATURE_WORDS]; 692 uint64_t x86_cpu_get_supported_feature_word(X86CPU *cpu, FeatureWord w); 693 694 /* cpuid_features bits */ 695 #define CPUID_FP87 (1U << 0) 696 #define CPUID_VME (1U << 1) 697 #define CPUID_DE (1U << 2) 698 #define CPUID_PSE (1U << 3) 699 #define CPUID_TSC (1U << 4) 700 #define CPUID_MSR (1U << 5) 701 #define CPUID_PAE (1U << 6) 702 #define CPUID_MCE (1U << 7) 703 #define CPUID_CX8 (1U << 8) 704 #define CPUID_APIC (1U << 9) 705 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */ 706 #define CPUID_MTRR (1U << 12) 707 #define CPUID_PGE (1U << 13) 708 #define CPUID_MCA (1U << 14) 709 #define CPUID_CMOV (1U << 15) 710 #define CPUID_PAT (1U << 16) 711 #define CPUID_PSE36 (1U << 17) 712 #define CPUID_PN (1U << 18) 713 #define CPUID_CLFLUSH (1U << 19) 714 #define CPUID_DTS (1U << 21) 715 #define CPUID_ACPI (1U << 22) 716 #define CPUID_MMX (1U << 23) 717 #define CPUID_FXSR (1U << 24) 718 #define CPUID_SSE (1U << 25) 719 #define CPUID_SSE2 (1U << 26) 720 #define CPUID_SS (1U << 27) 721 #define CPUID_HT (1U << 28) 722 #define CPUID_TM (1U << 29) 723 #define CPUID_IA64 (1U << 30) 724 #define CPUID_PBE (1U << 31) 725 726 #define CPUID_EXT_SSE3 (1U << 0) 727 #define CPUID_EXT_PCLMULQDQ (1U << 1) 728 #define CPUID_EXT_DTES64 (1U << 2) 729 #define CPUID_EXT_MONITOR (1U << 3) 730 #define CPUID_EXT_DSCPL (1U << 4) 731 #define CPUID_EXT_VMX (1U << 5) 732 #define CPUID_EXT_SMX (1U << 6) 733 #define CPUID_EXT_EST (1U << 7) 734 #define CPUID_EXT_TM2 (1U << 8) 735 #define CPUID_EXT_SSSE3 (1U << 9) 736 #define CPUID_EXT_CID (1U << 10) 737 #define CPUID_EXT_FMA (1U << 12) 738 #define CPUID_EXT_CX16 (1U << 13) 739 #define CPUID_EXT_XTPR (1U << 14) 740 #define CPUID_EXT_PDCM (1U << 15) 741 #define CPUID_EXT_PCID (1U << 17) 742 #define CPUID_EXT_DCA (1U << 18) 743 #define CPUID_EXT_SSE41 (1U << 19) 744 #define CPUID_EXT_SSE42 (1U << 20) 745 #define CPUID_EXT_X2APIC (1U << 21) 746 #define CPUID_EXT_MOVBE (1U << 22) 747 #define CPUID_EXT_POPCNT (1U << 23) 748 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24) 749 #define CPUID_EXT_AES (1U << 25) 750 #define CPUID_EXT_XSAVE (1U << 26) 751 #define CPUID_EXT_OSXSAVE (1U << 27) 752 #define CPUID_EXT_AVX (1U << 28) 753 #define CPUID_EXT_F16C (1U << 29) 754 #define CPUID_EXT_RDRAND (1U << 30) 755 #define CPUID_EXT_HYPERVISOR (1U << 31) 756 757 #define CPUID_EXT2_FPU (1U << 0) 758 #define CPUID_EXT2_VME (1U << 1) 759 #define CPUID_EXT2_DE (1U << 2) 760 #define CPUID_EXT2_PSE (1U << 3) 761 #define CPUID_EXT2_TSC (1U << 4) 762 #define CPUID_EXT2_MSR (1U << 5) 763 #define CPUID_EXT2_PAE (1U << 6) 764 #define CPUID_EXT2_MCE (1U << 7) 765 #define CPUID_EXT2_CX8 (1U << 8) 766 #define CPUID_EXT2_APIC (1U << 9) 767 #define CPUID_EXT2_SYSCALL (1U << 11) 768 #define CPUID_EXT2_MTRR (1U << 12) 769 #define CPUID_EXT2_PGE (1U << 13) 770 #define CPUID_EXT2_MCA (1U << 14) 771 #define CPUID_EXT2_CMOV (1U << 15) 772 #define CPUID_EXT2_PAT (1U << 16) 773 #define CPUID_EXT2_PSE36 (1U << 17) 774 #define CPUID_EXT2_MP (1U << 19) 775 #define CPUID_EXT2_NX (1U << 20) 776 #define CPUID_EXT2_MMXEXT (1U << 22) 777 #define CPUID_EXT2_MMX (1U << 23) 778 #define CPUID_EXT2_FXSR (1U << 24) 779 #define CPUID_EXT2_FFXSR (1U << 25) 780 #define CPUID_EXT2_PDPE1GB (1U << 26) 781 #define CPUID_EXT2_RDTSCP (1U << 27) 782 #define CPUID_EXT2_LM (1U << 29) 783 #define CPUID_EXT2_3DNOWEXT (1U << 30) 784 #define CPUID_EXT2_3DNOW (1U << 31) 785 786 /* CPUID[8000_0001].EDX bits that are aliases of CPUID[1].EDX bits on AMD CPUs */ 787 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \ 788 CPUID_EXT2_DE | CPUID_EXT2_PSE | \ 789 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \ 790 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \ 791 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \ 792 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \ 793 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \ 794 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \ 795 CPUID_EXT2_MMX | CPUID_EXT2_FXSR) 796 797 #define CPUID_EXT3_LAHF_LM (1U << 0) 798 #define CPUID_EXT3_CMP_LEG (1U << 1) 799 #define CPUID_EXT3_SVM (1U << 2) 800 #define CPUID_EXT3_EXTAPIC (1U << 3) 801 #define CPUID_EXT3_CR8LEG (1U << 4) 802 #define CPUID_EXT3_ABM (1U << 5) 803 #define CPUID_EXT3_SSE4A (1U << 6) 804 #define CPUID_EXT3_MISALIGNSSE (1U << 7) 805 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8) 806 #define CPUID_EXT3_OSVW (1U << 9) 807 #define CPUID_EXT3_IBS (1U << 10) 808 #define CPUID_EXT3_XOP (1U << 11) 809 #define CPUID_EXT3_SKINIT (1U << 12) 810 #define CPUID_EXT3_WDT (1U << 13) 811 #define CPUID_EXT3_LWP (1U << 15) 812 #define CPUID_EXT3_FMA4 (1U << 16) 813 #define CPUID_EXT3_TCE (1U << 17) 814 #define CPUID_EXT3_NODEID (1U << 19) 815 #define CPUID_EXT3_TBM (1U << 21) 816 #define CPUID_EXT3_TOPOEXT (1U << 22) 817 #define CPUID_EXT3_PERFCORE (1U << 23) 818 #define CPUID_EXT3_PERFNB (1U << 24) 819 820 #define CPUID_SVM_NPT (1U << 0) 821 #define CPUID_SVM_LBRV (1U << 1) 822 #define CPUID_SVM_SVMLOCK (1U << 2) 823 #define CPUID_SVM_NRIPSAVE (1U << 3) 824 #define CPUID_SVM_TSCSCALE (1U << 4) 825 #define CPUID_SVM_VMCBCLEAN (1U << 5) 826 #define CPUID_SVM_FLUSHASID (1U << 6) 827 #define CPUID_SVM_DECODEASSIST (1U << 7) 828 #define CPUID_SVM_PAUSEFILTER (1U << 10) 829 #define CPUID_SVM_PFTHRESHOLD (1U << 12) 830 #define CPUID_SVM_AVIC (1U << 13) 831 #define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15) 832 #define CPUID_SVM_VGIF (1U << 16) 833 #define CPUID_SVM_VNMI (1U << 25) 834 #define CPUID_SVM_SVME_ADDR_CHK (1U << 28) 835 836 /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */ 837 #define CPUID_7_0_EBX_FSGSBASE (1U << 0) 838 /* Support TSC adjust MSR */ 839 #define CPUID_7_0_EBX_TSC_ADJUST (1U << 1) 840 /* Support SGX */ 841 #define CPUID_7_0_EBX_SGX (1U << 2) 842 /* 1st Group of Advanced Bit Manipulation Extensions */ 843 #define CPUID_7_0_EBX_BMI1 (1U << 3) 844 /* Hardware Lock Elision */ 845 #define CPUID_7_0_EBX_HLE (1U << 4) 846 /* Intel Advanced Vector Extensions 2 */ 847 #define CPUID_7_0_EBX_AVX2 (1U << 5) 848 /* FPU data pointer updated only on x87 exceptions */ 849 #define CPUID_7_0_EBX_FDP_EXCPTN_ONLY (1u << 6) 850 /* Supervisor-mode Execution Prevention */ 851 #define CPUID_7_0_EBX_SMEP (1U << 7) 852 /* 2nd Group of Advanced Bit Manipulation Extensions */ 853 #define CPUID_7_0_EBX_BMI2 (1U << 8) 854 /* Enhanced REP MOVSB/STOSB */ 855 #define CPUID_7_0_EBX_ERMS (1U << 9) 856 /* Invalidate Process-Context Identifier */ 857 #define CPUID_7_0_EBX_INVPCID (1U << 10) 858 /* Restricted Transactional Memory */ 859 #define CPUID_7_0_EBX_RTM (1U << 11) 860 /* Zero out FPU CS and FPU DS */ 861 #define CPUID_7_0_EBX_ZERO_FCS_FDS (1U << 13) 862 /* Memory Protection Extension */ 863 #define CPUID_7_0_EBX_MPX (1U << 14) 864 /* AVX-512 Foundation */ 865 #define CPUID_7_0_EBX_AVX512F (1U << 16) 866 /* AVX-512 Doubleword & Quadword Instruction */ 867 #define CPUID_7_0_EBX_AVX512DQ (1U << 17) 868 /* Read Random SEED */ 869 #define CPUID_7_0_EBX_RDSEED (1U << 18) 870 /* ADCX and ADOX instructions */ 871 #define CPUID_7_0_EBX_ADX (1U << 19) 872 /* Supervisor Mode Access Prevention */ 873 #define CPUID_7_0_EBX_SMAP (1U << 20) 874 /* AVX-512 Integer Fused Multiply Add */ 875 #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) 876 /* Flush a Cache Line Optimized */ 877 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) 878 /* Cache Line Write Back */ 879 #define CPUID_7_0_EBX_CLWB (1U << 24) 880 /* Intel Processor Trace */ 881 #define CPUID_7_0_EBX_INTEL_PT (1U << 25) 882 /* AVX-512 Prefetch */ 883 #define CPUID_7_0_EBX_AVX512PF (1U << 26) 884 /* AVX-512 Exponential and Reciprocal */ 885 #define CPUID_7_0_EBX_AVX512ER (1U << 27) 886 /* AVX-512 Conflict Detection */ 887 #define CPUID_7_0_EBX_AVX512CD (1U << 28) 888 /* SHA1/SHA256 Instruction Extensions */ 889 #define CPUID_7_0_EBX_SHA_NI (1U << 29) 890 /* AVX-512 Byte and Word Instructions */ 891 #define CPUID_7_0_EBX_AVX512BW (1U << 30) 892 /* AVX-512 Vector Length Extensions */ 893 #define CPUID_7_0_EBX_AVX512VL (1U << 31) 894 895 /* AVX-512 Vector Byte Manipulation Instruction */ 896 #define CPUID_7_0_ECX_AVX512_VBMI (1U << 1) 897 /* User-Mode Instruction Prevention */ 898 #define CPUID_7_0_ECX_UMIP (1U << 2) 899 /* Protection Keys for User-mode Pages */ 900 #define CPUID_7_0_ECX_PKU (1U << 3) 901 /* OS Enable Protection Keys */ 902 #define CPUID_7_0_ECX_OSPKE (1U << 4) 903 /* UMONITOR/UMWAIT/TPAUSE Instructions */ 904 #define CPUID_7_0_ECX_WAITPKG (1U << 5) 905 /* Additional AVX-512 Vector Byte Manipulation Instruction */ 906 #define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6) 907 /* Galois Field New Instructions */ 908 #define CPUID_7_0_ECX_GFNI (1U << 8) 909 /* Vector AES Instructions */ 910 #define CPUID_7_0_ECX_VAES (1U << 9) 911 /* Carry-Less Multiplication Quadword */ 912 #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10) 913 /* Vector Neural Network Instructions */ 914 #define CPUID_7_0_ECX_AVX512VNNI (1U << 11) 915 /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */ 916 #define CPUID_7_0_ECX_AVX512BITALG (1U << 12) 917 /* POPCNT for vectors of DW/QW */ 918 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) 919 /* 5-level Page Tables */ 920 #define CPUID_7_0_ECX_LA57 (1U << 16) 921 /* Read Processor ID */ 922 #define CPUID_7_0_ECX_RDPID (1U << 22) 923 /* KeyLocker */ 924 #define CPUID_7_0_ECX_KeyLocker (1U << 23) 925 /* Bus Lock Debug Exception */ 926 #define CPUID_7_0_ECX_BUS_LOCK_DETECT (1U << 24) 927 /* Cache Line Demote Instruction */ 928 #define CPUID_7_0_ECX_CLDEMOTE (1U << 25) 929 /* Move Doubleword as Direct Store Instruction */ 930 #define CPUID_7_0_ECX_MOVDIRI (1U << 27) 931 /* Move 64 Bytes as Direct Store Instruction */ 932 #define CPUID_7_0_ECX_MOVDIR64B (1U << 28) 933 /* Support SGX Launch Control */ 934 #define CPUID_7_0_ECX_SGX_LC (1U << 30) 935 /* Protection Keys for Supervisor-mode Pages */ 936 #define CPUID_7_0_ECX_PKS (1U << 31) 937 938 /* AVX512 Neural Network Instructions */ 939 #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) 940 /* AVX512 Multiply Accumulation Single Precision */ 941 #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) 942 /* Fast Short Rep Mov */ 943 #define CPUID_7_0_EDX_FSRM (1U << 4) 944 /* AVX512 Vector Pair Intersection to a Pair of Mask Registers */ 945 #define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8) 946 /* "md_clear" VERW clears CPU buffers */ 947 #define CPUID_7_0_EDX_MD_CLEAR (1U << 10) 948 /* SERIALIZE instruction */ 949 #define CPUID_7_0_EDX_SERIALIZE (1U << 14) 950 /* TSX Suspend Load Address Tracking instruction */ 951 #define CPUID_7_0_EDX_TSX_LDTRK (1U << 16) 952 /* Architectural LBRs */ 953 #define CPUID_7_0_EDX_ARCH_LBR (1U << 19) 954 /* AMX_BF16 instruction */ 955 #define CPUID_7_0_EDX_AMX_BF16 (1U << 22) 956 /* AVX512_FP16 instruction */ 957 #define CPUID_7_0_EDX_AVX512_FP16 (1U << 23) 958 /* AMX tile (two-dimensional register) */ 959 #define CPUID_7_0_EDX_AMX_TILE (1U << 24) 960 /* AMX_INT8 instruction */ 961 #define CPUID_7_0_EDX_AMX_INT8 (1U << 25) 962 /* Speculation Control */ 963 #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26) 964 /* Single Thread Indirect Branch Predictors */ 965 #define CPUID_7_0_EDX_STIBP (1U << 27) 966 /* Flush L1D cache */ 967 #define CPUID_7_0_EDX_FLUSH_L1D (1U << 28) 968 /* Arch Capabilities */ 969 #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29) 970 /* Core Capability */ 971 #define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30) 972 /* Speculative Store Bypass Disable */ 973 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31) 974 975 /* SHA512 Instruction */ 976 #define CPUID_7_1_EAX_SHA512 (1U << 0) 977 /* SM3 Instruction */ 978 #define CPUID_7_1_EAX_SM3 (1U << 1) 979 /* SM4 Instruction */ 980 #define CPUID_7_1_EAX_SM4 (1U << 2) 981 /* AVX VNNI Instruction */ 982 #define CPUID_7_1_EAX_AVX_VNNI (1U << 4) 983 /* AVX512 BFloat16 Instruction */ 984 #define CPUID_7_1_EAX_AVX512_BF16 (1U << 5) 985 /* Linear address space separation */ 986 #define CPUID_7_1_EAX_LASS (1U << 6) 987 /* CMPCCXADD Instructions */ 988 #define CPUID_7_1_EAX_CMPCCXADD (1U << 7) 989 /* Fast Zero REP MOVS */ 990 #define CPUID_7_1_EAX_FZRM (1U << 10) 991 /* Fast Short REP STOS */ 992 #define CPUID_7_1_EAX_FSRS (1U << 11) 993 /* Fast Short REP CMPS/SCAS */ 994 #define CPUID_7_1_EAX_FSRC (1U << 12) 995 /* Flexible return and event delivery (FRED) */ 996 #define CPUID_7_1_EAX_FRED (1U << 17) 997 /* Load into IA32_KERNEL_GS_BASE (LKGS) */ 998 #define CPUID_7_1_EAX_LKGS (1U << 18) 999 /* Non-Serializing Write to Model Specific Register (WRMSRNS) */ 1000 #define CPUID_7_1_EAX_WRMSRNS (1U << 19) 1001 /* Support Tile Computational Operations on FP16 Numbers */ 1002 #define CPUID_7_1_EAX_AMX_FP16 (1U << 21) 1003 /* Support for VPMADD52[H,L]UQ */ 1004 #define CPUID_7_1_EAX_AVX_IFMA (1U << 23) 1005 /* Linear Address Masking */ 1006 #define CPUID_7_1_EAX_LAM (1U << 26) 1007 1008 /* The immediate form of MSR access instructions */ 1009 #define CPUID_7_1_ECX_MSR_IMM (1U << 5) 1010 1011 /* Support for VPDPB[SU,UU,SS]D[,S] */ 1012 #define CPUID_7_1_EDX_AVX_VNNI_INT8 (1U << 4) 1013 /* AVX NE CONVERT Instructions */ 1014 #define CPUID_7_1_EDX_AVX_NE_CONVERT (1U << 5) 1015 /* AMX COMPLEX Instructions */ 1016 #define CPUID_7_1_EDX_AMX_COMPLEX (1U << 8) 1017 /* AVX-VNNI-INT16 Instructions */ 1018 #define CPUID_7_1_EDX_AVX_VNNI_INT16 (1U << 10) 1019 /* PREFETCHIT0/1 Instructions */ 1020 #define CPUID_7_1_EDX_PREFETCHITI (1U << 14) 1021 /* Support for Advanced Vector Extensions 10 */ 1022 #define CPUID_7_1_EDX_AVX10 (1U << 19) 1023 1024 /* Indicate bit 7 of the IA32_SPEC_CTRL MSR is supported */ 1025 #define CPUID_7_2_EDX_PSFD (1U << 0) 1026 /* Indicate bits 3 and 4 of the IA32_SPEC_CTRL MSR are supported */ 1027 #define CPUID_7_2_EDX_IPRED_CTRL (1U << 1) 1028 /* Indicate bits 5 and 6 of the IA32_SPEC_CTRL MSR are supported */ 1029 #define CPUID_7_2_EDX_RRSBA_CTRL (1U << 2) 1030 /* Indicate bit 8 of the IA32_SPEC_CTRL MSR is supported */ 1031 #define CPUID_7_2_EDX_DDPD_U (1U << 3) 1032 /* Indicate bit 10 of the IA32_SPEC_CTRL MSR is supported */ 1033 #define CPUID_7_2_EDX_BHI_CTRL (1U << 4) 1034 1035 /* Do not exhibit MXCSR Configuration Dependent Timing (MCDT) behavior */ 1036 #define CPUID_7_2_EDX_MCDT_NO (1U << 5) 1037 1038 /* XFD Extend Feature Disabled */ 1039 #define CPUID_D_1_EAX_XFD (1U << 4) 1040 1041 /* Packets which contain IP payload have LIP values */ 1042 #define CPUID_14_0_ECX_LIP (1U << 31) 1043 1044 /* AVX10 128-bit vector support is present */ 1045 #define CPUID_24_0_EBX_AVX10_128 (1U << 16) 1046 /* AVX10 256-bit vector support is present */ 1047 #define CPUID_24_0_EBX_AVX10_256 (1U << 17) 1048 /* AVX10 512-bit vector support is present */ 1049 #define CPUID_24_0_EBX_AVX10_512 (1U << 18) 1050 /* AVX10 vector length support mask */ 1051 #define CPUID_24_0_EBX_AVX10_VL_MASK (CPUID_24_0_EBX_AVX10_128 | \ 1052 CPUID_24_0_EBX_AVX10_256 | \ 1053 CPUID_24_0_EBX_AVX10_512) 1054 1055 /* RAS Features */ 1056 #define CPUID_8000_0007_EBX_OVERFLOW_RECOV (1U << 0) 1057 #define CPUID_8000_0007_EBX_SUCCOR (1U << 1) 1058 1059 /* (Old) KVM paravirtualized clocksource */ 1060 #define CPUID_KVM_CLOCK (1U << KVM_FEATURE_CLOCKSOURCE) 1061 /* (New) KVM specific paravirtualized clocksource */ 1062 #define CPUID_KVM_CLOCK2 (1U << KVM_FEATURE_CLOCKSOURCE2) 1063 /* KVM asynchronous page fault */ 1064 #define CPUID_KVM_ASYNCPF (1U << KVM_FEATURE_ASYNC_PF) 1065 /* KVM stolen (when guest vCPU is not running) time accounting */ 1066 #define CPUID_KVM_STEAL_TIME (1U << KVM_FEATURE_STEAL_TIME) 1067 /* KVM paravirtualized end-of-interrupt signaling */ 1068 #define CPUID_KVM_PV_EOI (1U << KVM_FEATURE_PV_EOI) 1069 /* KVM paravirtualized spinlocks support */ 1070 #define CPUID_KVM_PV_UNHALT (1U << KVM_FEATURE_PV_UNHALT) 1071 /* KVM host-side polling on HLT control from the guest */ 1072 #define CPUID_KVM_POLL_CONTROL (1U << KVM_FEATURE_POLL_CONTROL) 1073 /* KVM interrupt based asynchronous page fault*/ 1074 #define CPUID_KVM_ASYNCPF_INT (1U << KVM_FEATURE_ASYNC_PF_INT) 1075 /* KVM 'Extended Destination ID' support for external interrupts */ 1076 #define CPUID_KVM_MSI_EXT_DEST_ID (1U << KVM_FEATURE_MSI_EXT_DEST_ID) 1077 1078 /* Hint to KVM that vCPUs expect never preempted for an unlimited time */ 1079 #define CPUID_KVM_HINTS_REALTIME (1U << KVM_HINTS_REALTIME) 1080 1081 /* CLZERO instruction */ 1082 #define CPUID_8000_0008_EBX_CLZERO (1U << 0) 1083 /* Always save/restore FP error pointers */ 1084 #define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2) 1085 /* Write back and do not invalidate cache */ 1086 #define CPUID_8000_0008_EBX_WBNOINVD (1U << 9) 1087 /* Indirect Branch Prediction Barrier */ 1088 #define CPUID_8000_0008_EBX_IBPB (1U << 12) 1089 /* Indirect Branch Restricted Speculation */ 1090 #define CPUID_8000_0008_EBX_IBRS (1U << 14) 1091 /* Single Thread Indirect Branch Predictors */ 1092 #define CPUID_8000_0008_EBX_STIBP (1U << 15) 1093 /* STIBP mode has enhanced performance and may be left always on */ 1094 #define CPUID_8000_0008_EBX_STIBP_ALWAYS_ON (1U << 17) 1095 /* Speculative Store Bypass Disable */ 1096 #define CPUID_8000_0008_EBX_AMD_SSBD (1U << 24) 1097 /* Paravirtualized Speculative Store Bypass Disable MSR */ 1098 #define CPUID_8000_0008_EBX_VIRT_SSBD (1U << 25) 1099 /* Predictive Store Forwarding Disable */ 1100 #define CPUID_8000_0008_EBX_AMD_PSFD (1U << 28) 1101 1102 /* Processor ignores nested data breakpoints */ 1103 #define CPUID_8000_0021_EAX_NO_NESTED_DATA_BP (1U << 0) 1104 /* WRMSR to FS_BASE, GS_BASE, or KERNEL_GS_BASE is non-serializing */ 1105 #define CPUID_8000_0021_EAX_FS_GS_BASE_NS (1U << 1) 1106 /* LFENCE is always serializing */ 1107 #define CPUID_8000_0021_EAX_LFENCE_ALWAYS_SERIALIZING (1U << 2) 1108 /* Memory form of VERW mitigates TSA */ 1109 #define CPUID_8000_0021_EAX_VERW_CLEAR (1U << 5) 1110 /* Null Selector Clears Base */ 1111 #define CPUID_8000_0021_EAX_NULL_SEL_CLR_BASE (1U << 6) 1112 /* Automatic IBRS */ 1113 #define CPUID_8000_0021_EAX_AUTO_IBRS (1U << 8) 1114 /* Indicates support for IC prefetch */ 1115 #define CPUID_8000_0021_EAX_PREFETCHI (1U << 20) 1116 /* Enhanced Return Address Predictor Scurity */ 1117 #define CPUID_8000_0021_EAX_ERAPS (1U << 24) 1118 /* Selective Branch Predictor Barrier */ 1119 #define CPUID_8000_0021_EAX_SBPB (1U << 27) 1120 /* IBPB includes branch type prediction flushing */ 1121 #define CPUID_8000_0021_EAX_IBPB_BRTYPE (1U << 28) 1122 /* Not vulnerable to Speculative Return Stack Overflow */ 1123 #define CPUID_8000_0021_EAX_SRSO_NO (1U << 29) 1124 /* Not vulnerable to SRSO at the user-kernel boundary */ 1125 #define CPUID_8000_0021_EAX_SRSO_USER_KERNEL_NO (1U << 30) 1126 1127 /* 1128 * Return Address Predictor size. RapSize x 8 is the minimum number of 1129 * CALL instructions software needs to execute to flush the RAP. 1130 */ 1131 #define CPUID_8000_0021_EBX_RAPSIZE (8U << 16) 1132 1133 /* CPU is not vulnerable TSA SA-SQ attack */ 1134 #define CPUID_8000_0021_ECX_TSA_SQ_NO (1U << 1) 1135 /* CPU is not vulnerable TSA SA-L1 attack */ 1136 #define CPUID_8000_0021_ECX_TSA_L1_NO (1U << 2) 1137 1138 /* Performance Monitoring Version 2 */ 1139 #define CPUID_8000_0022_EAX_PERFMON_V2 (1U << 0) 1140 1141 #define CPUID_XSAVE_XSAVEOPT (1U << 0) 1142 #define CPUID_XSAVE_XSAVEC (1U << 1) 1143 #define CPUID_XSAVE_XGETBV1 (1U << 2) 1144 #define CPUID_XSAVE_XSAVES (1U << 3) 1145 #define CPUID_XSAVE_XFD (1U << 4) 1146 1147 #define CPUID_6_EAX_ARAT (1U << 2) 1148 1149 /* CPUID[0x80000007].EDX flags: */ 1150 #define CPUID_APM_INVTSC (1U << 8) 1151 1152 /* "rng" RNG present (xstore) */ 1153 #define CPUID_C000_0001_EDX_XSTORE (1U << 2) 1154 /* "rng_en" RNG enabled */ 1155 #define CPUID_C000_0001_EDX_XSTORE_EN (1U << 3) 1156 /* "ace" on-CPU crypto (xcrypt) */ 1157 #define CPUID_C000_0001_EDX_XCRYPT (1U << 6) 1158 /* "ace_en" on-CPU crypto enabled */ 1159 #define CPUID_C000_0001_EDX_XCRYPT_EN (1U << 7) 1160 /* Advanced Cryptography Engine v2 */ 1161 #define CPUID_C000_0001_EDX_ACE2 (1U << 8) 1162 /* ACE v2 enabled */ 1163 #define CPUID_C000_0001_EDX_ACE2_EN (1U << 9) 1164 /* PadLock Hash Engine */ 1165 #define CPUID_C000_0001_EDX_PHE (1U << 10) 1166 /* PHE enabled */ 1167 #define CPUID_C000_0001_EDX_PHE_EN (1U << 11) 1168 /* PadLock Montgomery Multiplier */ 1169 #define CPUID_C000_0001_EDX_PMM (1U << 12) 1170 /* PMM enabled */ 1171 #define CPUID_C000_0001_EDX_PMM_EN (1U << 13) 1172 1173 #define CPUID_VENDOR_SZ 12 1174 #define CPUID_MODEL_ID_SZ 48 1175 1176 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */ 1177 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */ 1178 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */ 1179 #define CPUID_VENDOR_INTEL "GenuineIntel" 1180 1181 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */ 1182 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */ 1183 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */ 1184 #define CPUID_VENDOR_AMD "AuthenticAMD" 1185 1186 #define CPUID_VENDOR_ZHAOXIN1_1 0x746E6543 /* "Cent" */ 1187 #define CPUID_VENDOR_ZHAOXIN1_2 0x48727561 /* "aurH" */ 1188 #define CPUID_VENDOR_ZHAOXIN1_3 0x736C7561 /* "auls" */ 1189 1190 #define CPUID_VENDOR_ZHAOXIN2_1 0x68532020 /* " Sh" */ 1191 #define CPUID_VENDOR_ZHAOXIN2_2 0x68676E61 /* "angh" */ 1192 #define CPUID_VENDOR_ZHAOXIN2_3 0x20206961 /* "ai " */ 1193 1194 #define CPUID_VENDOR_ZHAOXIN1 "CentaurHauls" 1195 #define CPUID_VENDOR_ZHAOXIN2 " Shanghai " 1196 1197 #define CPUID_VENDOR_HYGON "HygonGenuine" 1198 1199 #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \ 1200 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \ 1201 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3) 1202 #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \ 1203 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \ 1204 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3) 1205 #define IS_ZHAOXIN1_CPU(env) \ 1206 ((env)->cpuid_vendor1 == CPUID_VENDOR_ZHAOXIN1_1 && \ 1207 (env)->cpuid_vendor2 == CPUID_VENDOR_ZHAOXIN1_2 && \ 1208 (env)->cpuid_vendor3 == CPUID_VENDOR_ZHAOXIN1_3) 1209 #define IS_ZHAOXIN2_CPU(env) \ 1210 ((env)->cpuid_vendor1 == CPUID_VENDOR_ZHAOXIN2_1 && \ 1211 (env)->cpuid_vendor2 == CPUID_VENDOR_ZHAOXIN2_2 && \ 1212 (env)->cpuid_vendor3 == CPUID_VENDOR_ZHAOXIN2_3) 1213 #define IS_ZHAOXIN_CPU(env) (IS_ZHAOXIN1_CPU(env) || IS_ZHAOXIN2_CPU(env)) 1214 1215 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */ 1216 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */ 1217 1218 /* CPUID[0xB].ECX level types */ 1219 #define CPUID_B_ECX_TOPO_LEVEL_INVALID 0 1220 #define CPUID_B_ECX_TOPO_LEVEL_SMT 1 1221 #define CPUID_B_ECX_TOPO_LEVEL_CORE 2 1222 1223 /* COUID[0x1F].ECX level types */ 1224 #define CPUID_1F_ECX_TOPO_LEVEL_INVALID CPUID_B_ECX_TOPO_LEVEL_INVALID 1225 #define CPUID_1F_ECX_TOPO_LEVEL_SMT CPUID_B_ECX_TOPO_LEVEL_SMT 1226 #define CPUID_1F_ECX_TOPO_LEVEL_CORE CPUID_B_ECX_TOPO_LEVEL_CORE 1227 #define CPUID_1F_ECX_TOPO_LEVEL_MODULE 3 1228 #define CPUID_1F_ECX_TOPO_LEVEL_DIE 5 1229 1230 /* MSR Feature Bits */ 1231 #define MSR_ARCH_CAP_RDCL_NO (1U << 0) 1232 #define MSR_ARCH_CAP_IBRS_ALL (1U << 1) 1233 #define MSR_ARCH_CAP_RSBA (1U << 2) 1234 #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3) 1235 #define MSR_ARCH_CAP_SSB_NO (1U << 4) 1236 #define MSR_ARCH_CAP_MDS_NO (1U << 5) 1237 #define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6) 1238 #define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7) 1239 #define MSR_ARCH_CAP_TAA_NO (1U << 8) 1240 #define MSR_ARCH_CAP_SBDR_SSDP_NO (1U << 13) 1241 #define MSR_ARCH_CAP_FBSDP_NO (1U << 14) 1242 #define MSR_ARCH_CAP_PSDP_NO (1U << 15) 1243 #define MSR_ARCH_CAP_FB_CLEAR (1U << 17) 1244 #define MSR_ARCH_CAP_BHI_NO (1U << 20) 1245 #define MSR_ARCH_CAP_PBRSB_NO (1U << 24) 1246 #define MSR_ARCH_CAP_GDS_NO (1U << 26) 1247 #define MSR_ARCH_CAP_RFDS_NO (1U << 27) 1248 1249 #define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5) 1250 1251 /* VMX MSR features */ 1252 #define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull 1253 #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32) 1254 #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32) 1255 #define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49) 1256 #define MSR_VMX_BASIC_INS_OUTS (1ULL << 54) 1257 #define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55) 1258 #define MSR_VMX_BASIC_ANY_ERRCODE (1ULL << 56) 1259 #define MSR_VMX_BASIC_NESTED_EXCEPTION (1ULL << 58) 1260 1261 #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full 1262 #define MSR_VMX_MISC_STORE_LMA (1ULL << 5) 1263 #define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6) 1264 #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7) 1265 #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8) 1266 #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull 1267 #define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29) 1268 #define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30) 1269 1270 #define MSR_VMX_EPT_EXECONLY (1ULL << 0) 1271 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6) 1272 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7) 1273 #define MSR_VMX_EPT_UC (1ULL << 8) 1274 #define MSR_VMX_EPT_WB (1ULL << 14) 1275 #define MSR_VMX_EPT_2MB (1ULL << 16) 1276 #define MSR_VMX_EPT_1GB (1ULL << 17) 1277 #define MSR_VMX_EPT_INVEPT (1ULL << 20) 1278 #define MSR_VMX_EPT_AD_BITS (1ULL << 21) 1279 #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22) 1280 #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25) 1281 #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26) 1282 #define MSR_VMX_EPT_INVVPID (1ULL << 32) 1283 #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40) 1284 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41) 1285 #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42) 1286 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43) 1287 1288 #define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0) 1289 1290 1291 /* VMX controls */ 1292 #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004 1293 #define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008 1294 #define VMX_CPU_BASED_HLT_EXITING 0x00000080 1295 #define VMX_CPU_BASED_INVLPG_EXITING 0x00000200 1296 #define VMX_CPU_BASED_MWAIT_EXITING 0x00000400 1297 #define VMX_CPU_BASED_RDPMC_EXITING 0x00000800 1298 #define VMX_CPU_BASED_RDTSC_EXITING 0x00001000 1299 #define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000 1300 #define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000 1301 #define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000 1302 #define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000 1303 #define VMX_CPU_BASED_TPR_SHADOW 0x00200000 1304 #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000 1305 #define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000 1306 #define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000 1307 #define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000 1308 #define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000 1309 #define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000 1310 #define VMX_CPU_BASED_MONITOR_EXITING 0x20000000 1311 #define VMX_CPU_BASED_PAUSE_EXITING 0x40000000 1312 #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000 1313 1314 #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001 1315 #define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002 1316 #define VMX_SECONDARY_EXEC_DESC 0x00000004 1317 #define VMX_SECONDARY_EXEC_RDTSCP 0x00000008 1318 #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010 1319 #define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020 1320 #define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040 1321 #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080 1322 #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100 1323 #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200 1324 #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400 1325 #define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800 1326 #define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000 1327 #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000 1328 #define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000 1329 #define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000 1330 #define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000 1331 #define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000 1332 #define VMX_SECONDARY_EXEC_XSAVES 0x00100000 1333 #define VMX_SECONDARY_EXEC_TSC_SCALING 0x02000000 1334 #define VMX_SECONDARY_EXEC_ENABLE_USER_WAIT_PAUSE 0x04000000 1335 1336 #define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001 1337 #define VMX_PIN_BASED_NMI_EXITING 0x00000008 1338 #define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020 1339 #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040 1340 #define VMX_PIN_BASED_POSTED_INTR 0x00000080 1341 1342 #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004 1343 #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200 1344 #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000 1345 #define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000 1346 #define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000 1347 #define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000 1348 #define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000 1349 #define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000 1350 #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000 1351 #define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000 1352 #define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000 1353 #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000 1354 #define VMX_VM_EXIT_LOAD_IA32_PKRS 0x20000000 1355 #define VMX_VM_EXIT_ACTIVATE_SECONDARY_CONTROLS 0x80000000 1356 1357 #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004 1358 #define VMX_VM_ENTRY_IA32E_MODE 0x00000200 1359 #define VMX_VM_ENTRY_SMM 0x00000400 1360 #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800 1361 #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000 1362 #define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000 1363 #define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000 1364 #define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000 1365 #define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000 1366 #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000 1367 #define VMX_VM_ENTRY_LOAD_IA32_PKRS 0x00400000 1368 1369 /* Supported Hyper-V Enlightenments */ 1370 #define HYPERV_FEAT_RELAXED 0 1371 #define HYPERV_FEAT_VAPIC 1 1372 #define HYPERV_FEAT_TIME 2 1373 #define HYPERV_FEAT_CRASH 3 1374 #define HYPERV_FEAT_RESET 4 1375 #define HYPERV_FEAT_VPINDEX 5 1376 #define HYPERV_FEAT_RUNTIME 6 1377 #define HYPERV_FEAT_SYNIC 7 1378 #define HYPERV_FEAT_STIMER 8 1379 #define HYPERV_FEAT_FREQUENCIES 9 1380 #define HYPERV_FEAT_REENLIGHTENMENT 10 1381 #define HYPERV_FEAT_TLBFLUSH 11 1382 #define HYPERV_FEAT_EVMCS 12 1383 #define HYPERV_FEAT_IPI 13 1384 #define HYPERV_FEAT_STIMER_DIRECT 14 1385 #define HYPERV_FEAT_AVIC 15 1386 #define HYPERV_FEAT_SYNDBG 16 1387 #define HYPERV_FEAT_MSR_BITMAP 17 1388 #define HYPERV_FEAT_XMM_INPUT 18 1389 #define HYPERV_FEAT_TLBFLUSH_EXT 19 1390 #define HYPERV_FEAT_TLBFLUSH_DIRECT 20 1391 1392 #ifndef HYPERV_SPINLOCK_NEVER_NOTIFY 1393 #define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF 1394 #endif 1395 1396 #define EXCP00_DIVZ 0 1397 #define EXCP01_DB 1 1398 #define EXCP02_NMI 2 1399 #define EXCP03_INT3 3 1400 #define EXCP04_INTO 4 1401 #define EXCP05_BOUND 5 1402 #define EXCP06_ILLOP 6 1403 #define EXCP07_PREX 7 1404 #define EXCP08_DBLE 8 1405 #define EXCP09_XERR 9 1406 #define EXCP0A_TSS 10 1407 #define EXCP0B_NOSEG 11 1408 #define EXCP0C_STACK 12 1409 #define EXCP0D_GPF 13 1410 #define EXCP0E_PAGE 14 1411 #define EXCP10_COPR 16 1412 #define EXCP11_ALGN 17 1413 #define EXCP12_MCHK 18 1414 1415 #define EXCP_VMEXIT 0x100 /* only for system emulation */ 1416 #define EXCP_SYSCALL 0x101 /* only for user emulation */ 1417 #define EXCP_VSYSCALL 0x102 /* only for user emulation */ 1418 1419 /* i386-specific interrupt pending bits. */ 1420 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1 1421 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2 1422 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3 1423 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4 1424 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0 1425 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1 1426 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2 1427 1428 /* Use a clearer name for this. */ 1429 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET 1430 1431 #define CC_OP_HAS_EFLAGS(op) ((op) >= CC_OP_EFLAGS && (op) <= CC_OP_ADCOX) 1432 1433 /* Instead of computing the condition codes after each x86 instruction, 1434 * QEMU just stores one operand (called CC_SRC), the result 1435 * (called CC_DST) and the type of operation (called CC_OP). When the 1436 * condition codes are needed, the condition codes can be calculated 1437 * using this information. Condition codes are not generated if they 1438 * are only needed for conditional branches. 1439 */ 1440 typedef enum { 1441 CC_OP_EFLAGS = 0, /* all cc are explicitly computed, CC_SRC = flags */ 1442 CC_OP_ADCX = 1, /* CC_DST = C, CC_SRC = rest. */ 1443 CC_OP_ADOX = 2, /* CC_SRC2 = O, CC_SRC = rest. */ 1444 CC_OP_ADCOX = 3, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */ 1445 1446 /* Low 2 bits = MemOp constant for the size */ 1447 #define CC_OP_FIRST_BWLQ CC_OP_MULB 1448 CC_OP_MULB = 4, /* modify all flags, C, O = (CC_SRC != 0) */ 1449 CC_OP_MULW, 1450 CC_OP_MULL, 1451 CC_OP_MULQ, 1452 1453 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1454 CC_OP_ADDW, 1455 CC_OP_ADDL, 1456 CC_OP_ADDQ, 1457 1458 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1459 CC_OP_ADCW, 1460 CC_OP_ADCL, 1461 CC_OP_ADCQ, 1462 1463 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1464 CC_OP_SUBW, 1465 CC_OP_SUBL, 1466 CC_OP_SUBQ, 1467 1468 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1469 CC_OP_SBBW, 1470 CC_OP_SBBL, 1471 CC_OP_SBBQ, 1472 1473 CC_OP_LOGICB, /* modify all flags, CC_DST = res */ 1474 CC_OP_LOGICW, 1475 CC_OP_LOGICL, 1476 CC_OP_LOGICQ, 1477 1478 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1479 CC_OP_INCW, 1480 CC_OP_INCL, 1481 CC_OP_INCQ, 1482 1483 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1484 CC_OP_DECW, 1485 CC_OP_DECL, 1486 CC_OP_DECQ, 1487 1488 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */ 1489 CC_OP_SHLW, 1490 CC_OP_SHLL, 1491 CC_OP_SHLQ, 1492 1493 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */ 1494 CC_OP_SARW, 1495 CC_OP_SARL, 1496 CC_OP_SARQ, 1497 1498 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */ 1499 CC_OP_BMILGW, 1500 CC_OP_BMILGL, 1501 CC_OP_BMILGQ, 1502 1503 CC_OP_BLSIB, /* Z,S via CC_DST, C = SRC!=0; O=0; P,A undefined */ 1504 CC_OP_BLSIW, 1505 CC_OP_BLSIL, 1506 CC_OP_BLSIQ, 1507 1508 /* 1509 * Note that only CC_OP_POPCNT (i.e. the one with MO_TL size) 1510 * is used or implemented, because the translation needs 1511 * to zero-extend CC_DST anyway. 1512 */ 1513 CC_OP_POPCNTB__, /* Z via CC_DST, all other flags clear. */ 1514 CC_OP_POPCNTW__, 1515 CC_OP_POPCNTL__, 1516 CC_OP_POPCNTQ__, 1517 CC_OP_POPCNT = sizeof(target_ulong) == 8 ? CC_OP_POPCNTQ__ : CC_OP_POPCNTL__, 1518 #define CC_OP_LAST_BWLQ CC_OP_POPCNTQ__ 1519 1520 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */ 1521 } CCOp; 1522 1523 /* See X86DecodedInsn.cc_op, using int8_t. */ 1524 QEMU_BUILD_BUG_ON(CC_OP_DYNAMIC > INT8_MAX); 1525 1526 static inline MemOp cc_op_size(CCOp op) 1527 { 1528 MemOp size = op & 3; 1529 1530 QEMU_BUILD_BUG_ON(CC_OP_FIRST_BWLQ & 3); 1531 assert(op >= CC_OP_FIRST_BWLQ && op <= CC_OP_LAST_BWLQ); 1532 assert(size <= MO_TL); 1533 1534 return size; 1535 } 1536 1537 typedef struct SegmentCache { 1538 uint32_t selector; 1539 target_ulong base; 1540 uint32_t limit; 1541 uint32_t flags; 1542 } SegmentCache; 1543 1544 typedef union MMXReg { 1545 uint8_t _b_MMXReg[64 / 8]; 1546 uint16_t _w_MMXReg[64 / 16]; 1547 uint32_t _l_MMXReg[64 / 32]; 1548 uint64_t _q_MMXReg[64 / 64]; 1549 float32 _s_MMXReg[64 / 32]; 1550 float64 _d_MMXReg[64 / 64]; 1551 } MMXReg; 1552 1553 typedef union XMMReg { 1554 uint64_t _q_XMMReg[128 / 64]; 1555 } XMMReg; 1556 1557 typedef union YMMReg { 1558 uint64_t _q_YMMReg[256 / 64]; 1559 XMMReg _x_YMMReg[256 / 128]; 1560 } YMMReg; 1561 1562 typedef union ZMMReg { 1563 uint8_t _b_ZMMReg[512 / 8]; 1564 uint16_t _w_ZMMReg[512 / 16]; 1565 uint32_t _l_ZMMReg[512 / 32]; 1566 uint64_t _q_ZMMReg[512 / 64]; 1567 float16 _h_ZMMReg[512 / 16]; 1568 float32 _s_ZMMReg[512 / 32]; 1569 float64 _d_ZMMReg[512 / 64]; 1570 XMMReg _x_ZMMReg[512 / 128]; 1571 YMMReg _y_ZMMReg[512 / 256]; 1572 } ZMMReg; 1573 1574 typedef struct BNDReg { 1575 uint64_t lb; 1576 uint64_t ub; 1577 } BNDReg; 1578 1579 typedef struct BNDCSReg { 1580 uint64_t cfgu; 1581 uint64_t sts; 1582 } BNDCSReg; 1583 1584 #define BNDCFG_ENABLE 1ULL 1585 #define BNDCFG_BNDPRESERVE 2ULL 1586 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK 1587 1588 #if HOST_BIG_ENDIAN 1589 #define ZMM_B(n) _b_ZMMReg[63 - (n)] 1590 #define ZMM_W(n) _w_ZMMReg[31 - (n)] 1591 #define ZMM_L(n) _l_ZMMReg[15 - (n)] 1592 #define ZMM_H(n) _h_ZMMReg[31 - (n)] 1593 #define ZMM_S(n) _s_ZMMReg[15 - (n)] 1594 #define ZMM_Q(n) _q_ZMMReg[7 - (n)] 1595 #define ZMM_D(n) _d_ZMMReg[7 - (n)] 1596 #define ZMM_X(n) _x_ZMMReg[3 - (n)] 1597 #define ZMM_Y(n) _y_ZMMReg[1 - (n)] 1598 1599 #define XMM_Q(n) _q_XMMReg[1 - (n)] 1600 1601 #define YMM_Q(n) _q_YMMReg[3 - (n)] 1602 #define YMM_X(n) _x_YMMReg[1 - (n)] 1603 1604 #define MMX_B(n) _b_MMXReg[7 - (n)] 1605 #define MMX_W(n) _w_MMXReg[3 - (n)] 1606 #define MMX_L(n) _l_MMXReg[1 - (n)] 1607 #define MMX_S(n) _s_MMXReg[1 - (n)] 1608 #else 1609 #define ZMM_B(n) _b_ZMMReg[n] 1610 #define ZMM_W(n) _w_ZMMReg[n] 1611 #define ZMM_L(n) _l_ZMMReg[n] 1612 #define ZMM_H(n) _h_ZMMReg[n] 1613 #define ZMM_S(n) _s_ZMMReg[n] 1614 #define ZMM_Q(n) _q_ZMMReg[n] 1615 #define ZMM_D(n) _d_ZMMReg[n] 1616 #define ZMM_X(n) _x_ZMMReg[n] 1617 #define ZMM_Y(n) _y_ZMMReg[n] 1618 1619 #define XMM_Q(n) _q_XMMReg[n] 1620 1621 #define YMM_Q(n) _q_YMMReg[n] 1622 #define YMM_X(n) _x_YMMReg[n] 1623 1624 #define MMX_B(n) _b_MMXReg[n] 1625 #define MMX_W(n) _w_MMXReg[n] 1626 #define MMX_L(n) _l_MMXReg[n] 1627 #define MMX_S(n) _s_MMXReg[n] 1628 #endif 1629 #define MMX_Q(n) _q_MMXReg[n] 1630 1631 typedef union { 1632 floatx80 d __attribute__((aligned(16))); 1633 MMXReg mmx; 1634 } FPReg; 1635 1636 typedef struct { 1637 uint64_t base; 1638 uint64_t mask; 1639 } MTRRVar; 1640 1641 #define CPU_NB_REGS64 16 1642 #define CPU_NB_REGS32 8 1643 1644 #ifdef TARGET_X86_64 1645 #define CPU_NB_REGS CPU_NB_REGS64 1646 #else 1647 #define CPU_NB_REGS CPU_NB_REGS32 1648 #endif 1649 1650 #define MAX_FIXED_COUNTERS 3 1651 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0) 1652 1653 #define NB_OPMASK_REGS 8 1654 1655 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish 1656 * that APIC ID hasn't been set yet 1657 */ 1658 #define UNASSIGNED_APIC_ID 0xFFFFFFFF 1659 1660 typedef struct X86LegacyXSaveArea { 1661 uint16_t fcw; 1662 uint16_t fsw; 1663 uint8_t ftw; 1664 uint8_t reserved; 1665 uint16_t fpop; 1666 union { 1667 struct { 1668 uint64_t fpip; 1669 uint64_t fpdp; 1670 }; 1671 struct { 1672 uint32_t fip; 1673 uint32_t fcs; 1674 uint32_t foo; 1675 uint32_t fos; 1676 }; 1677 }; 1678 uint32_t mxcsr; 1679 uint32_t mxcsr_mask; 1680 FPReg fpregs[8]; 1681 uint8_t xmm_regs[16][16]; 1682 uint32_t hw_reserved[12]; 1683 uint32_t sw_reserved[12]; 1684 } X86LegacyXSaveArea; 1685 1686 QEMU_BUILD_BUG_ON(sizeof(X86LegacyXSaveArea) != 512); 1687 1688 typedef struct X86XSaveHeader { 1689 uint64_t xstate_bv; 1690 uint64_t xcomp_bv; 1691 uint64_t reserve0; 1692 uint8_t reserved[40]; 1693 } X86XSaveHeader; 1694 1695 /* Ext. save area 2: AVX State */ 1696 typedef struct XSaveAVX { 1697 uint8_t ymmh[16][16]; 1698 } XSaveAVX; 1699 1700 /* Ext. save area 3: BNDREG */ 1701 typedef struct XSaveBNDREG { 1702 BNDReg bnd_regs[4]; 1703 } XSaveBNDREG; 1704 1705 /* Ext. save area 4: BNDCSR */ 1706 typedef union XSaveBNDCSR { 1707 BNDCSReg bndcsr; 1708 uint8_t data[64]; 1709 } XSaveBNDCSR; 1710 1711 /* Ext. save area 5: Opmask */ 1712 typedef struct XSaveOpmask { 1713 uint64_t opmask_regs[NB_OPMASK_REGS]; 1714 } XSaveOpmask; 1715 1716 /* Ext. save area 6: ZMM_Hi256 */ 1717 typedef struct XSaveZMM_Hi256 { 1718 uint8_t zmm_hi256[16][32]; 1719 } XSaveZMM_Hi256; 1720 1721 /* Ext. save area 7: Hi16_ZMM */ 1722 typedef struct XSaveHi16_ZMM { 1723 uint8_t hi16_zmm[16][64]; 1724 } XSaveHi16_ZMM; 1725 1726 /* Ext. save area 9: PKRU state */ 1727 typedef struct XSavePKRU { 1728 uint32_t pkru; 1729 uint32_t padding; 1730 } XSavePKRU; 1731 1732 /* Ext. save area 17: AMX XTILECFG state */ 1733 typedef struct XSaveXTILECFG { 1734 uint8_t xtilecfg[64]; 1735 } XSaveXTILECFG; 1736 1737 /* Ext. save area 18: AMX XTILEDATA state */ 1738 typedef struct XSaveXTILEDATA { 1739 uint8_t xtiledata[8][1024]; 1740 } XSaveXTILEDATA; 1741 1742 typedef struct { 1743 uint64_t from; 1744 uint64_t to; 1745 uint64_t info; 1746 } LBREntry; 1747 1748 #define ARCH_LBR_NR_ENTRIES 32 1749 1750 /* Ext. save area 19: Supervisor mode Arch LBR state */ 1751 typedef struct XSavesArchLBR { 1752 uint64_t lbr_ctl; 1753 uint64_t lbr_depth; 1754 uint64_t ler_from; 1755 uint64_t ler_to; 1756 uint64_t ler_info; 1757 LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 1758 } XSavesArchLBR; 1759 1760 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100); 1761 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40); 1762 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40); 1763 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40); 1764 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200); 1765 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400); 1766 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8); 1767 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40); 1768 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000); 1769 QEMU_BUILD_BUG_ON(sizeof(XSavesArchLBR) != 0x328); 1770 1771 typedef struct ExtSaveArea { 1772 uint32_t feature, bits; 1773 uint32_t offset, size; 1774 uint32_t ecx; 1775 } ExtSaveArea; 1776 1777 #define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1) 1778 1779 extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT]; 1780 1781 typedef enum TPRAccess { 1782 TPR_ACCESS_READ, 1783 TPR_ACCESS_WRITE, 1784 } TPRAccess; 1785 1786 /* Cache information data structures: */ 1787 1788 typedef struct CPUCacheInfo { 1789 enum CacheType type; 1790 uint8_t level; 1791 /* Size in bytes */ 1792 uint32_t size; 1793 /* Line size, in bytes */ 1794 uint16_t line_size; 1795 /* 1796 * Associativity. 1797 * Note: representation of fully-associative caches is not implemented 1798 */ 1799 uint8_t associativity; 1800 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */ 1801 uint8_t partitions; 1802 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */ 1803 uint32_t sets; 1804 /* 1805 * Lines per tag. 1806 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006]. 1807 * (Is this synonym to @partitions?) 1808 */ 1809 uint8_t lines_per_tag; 1810 1811 /* Self-initializing cache */ 1812 bool self_init; 1813 /* 1814 * WBINVD/INVD is not guaranteed to act upon lower level caches of 1815 * non-originating threads sharing this cache. 1816 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0] 1817 */ 1818 bool no_invd_sharing; 1819 /* 1820 * Cache is inclusive of lower cache levels. 1821 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1]. 1822 */ 1823 bool inclusive; 1824 /* 1825 * A complex function is used to index the cache, potentially using all 1826 * address bits. CPUID[4].EDX[bit 2]. 1827 */ 1828 bool complex_indexing; 1829 1830 /* 1831 * Cache Topology. The level that cache is shared in. 1832 * Used to encode CPUID[4].EAX[bits 25:14] or 1833 * CPUID[0x8000001D].EAX[bits 25:14]. 1834 */ 1835 CpuTopologyLevel share_level; 1836 } CPUCacheInfo; 1837 1838 1839 typedef struct CPUCaches { 1840 CPUCacheInfo *l1d_cache; 1841 CPUCacheInfo *l1i_cache; 1842 CPUCacheInfo *l2_cache; 1843 CPUCacheInfo *l3_cache; 1844 } CPUCaches; 1845 1846 typedef struct CPUArchState { 1847 /* standard registers */ 1848 target_ulong regs[CPU_NB_REGS]; 1849 target_ulong eip; 1850 target_ulong eflags; /* eflags register. During CPU emulation, CC 1851 flags and DF are set to zero because they are 1852 stored elsewhere */ 1853 1854 /* emulator internal eflags handling */ 1855 target_ulong cc_dst; 1856 target_ulong cc_src; 1857 target_ulong cc_src2; 1858 uint32_t cc_op; 1859 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */ 1860 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags 1861 are known at translation time. */ 1862 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */ 1863 1864 /* segments */ 1865 SegmentCache segs[6]; /* selector values */ 1866 SegmentCache ldt; 1867 SegmentCache tr; 1868 SegmentCache gdt; /* only base and limit are used */ 1869 SegmentCache idt; /* only base and limit are used */ 1870 1871 target_ulong cr[5]; /* NOTE: cr1 is unused */ 1872 1873 bool pdptrs_valid; 1874 uint64_t pdptrs[4]; 1875 int32_t a20_mask; 1876 1877 BNDReg bnd_regs[4]; 1878 BNDCSReg bndcs_regs; 1879 uint64_t msr_bndcfgs; 1880 uint64_t efer; 1881 1882 /* Beginning of state preserved by INIT (dummy marker). */ 1883 struct {} start_init_save; 1884 1885 /* FPU state */ 1886 unsigned int fpstt; /* top of stack index */ 1887 uint16_t fpus; 1888 uint16_t fpuc; 1889 uint8_t fptags[8]; /* 0 = valid, 1 = empty */ 1890 FPReg fpregs[8]; 1891 /* KVM-only so far */ 1892 uint16_t fpop; 1893 uint16_t fpcs; 1894 uint16_t fpds; 1895 uint64_t fpip; 1896 uint64_t fpdp; 1897 1898 /* emulator internal variables */ 1899 float_status fp_status; 1900 floatx80 ft0; 1901 1902 float_status mmx_status; /* for 3DNow! float ops */ 1903 float_status sse_status; 1904 uint32_t mxcsr; 1905 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32] QEMU_ALIGNED(16); 1906 ZMMReg xmm_t0 QEMU_ALIGNED(16); 1907 MMXReg mmx_t0; 1908 1909 uint64_t opmask_regs[NB_OPMASK_REGS]; 1910 #ifdef TARGET_X86_64 1911 uint8_t xtilecfg[64]; 1912 uint8_t xtiledata[8192]; 1913 #endif 1914 1915 /* sysenter registers */ 1916 uint32_t sysenter_cs; 1917 target_ulong sysenter_esp; 1918 target_ulong sysenter_eip; 1919 uint64_t star; 1920 1921 uint64_t vm_hsave; 1922 1923 #ifdef TARGET_X86_64 1924 target_ulong lstar; 1925 target_ulong cstar; 1926 target_ulong fmask; 1927 target_ulong kernelgsbase; 1928 1929 /* FRED MSRs */ 1930 uint64_t fred_rsp0; 1931 uint64_t fred_rsp1; 1932 uint64_t fred_rsp2; 1933 uint64_t fred_rsp3; 1934 uint64_t fred_stklvls; 1935 uint64_t fred_ssp1; 1936 uint64_t fred_ssp2; 1937 uint64_t fred_ssp3; 1938 uint64_t fred_config; 1939 #endif 1940 1941 uint64_t tsc_adjust; 1942 uint64_t tsc_deadline; 1943 uint64_t tsc_aux; 1944 1945 uint64_t xcr0; 1946 1947 uint64_t mcg_status; 1948 uint64_t msr_ia32_misc_enable; 1949 uint64_t msr_ia32_feature_control; 1950 uint64_t msr_ia32_sgxlepubkeyhash[4]; 1951 1952 uint64_t msr_fixed_ctr_ctrl; 1953 uint64_t msr_global_ctrl; 1954 uint64_t msr_global_status; 1955 uint64_t msr_global_ovf_ctrl; 1956 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS]; 1957 uint64_t msr_gp_counters[MAX_GP_COUNTERS]; 1958 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS]; 1959 1960 uint64_t pat; 1961 uint32_t smbase; 1962 uint64_t msr_smi_count; 1963 1964 uint32_t pkru; 1965 uint32_t pkrs; 1966 uint32_t tsx_ctrl; 1967 1968 uint64_t spec_ctrl; 1969 uint64_t amd_tsc_scale_msr; 1970 uint64_t virt_ssbd; 1971 1972 /* End of state preserved by INIT (dummy marker). */ 1973 struct {} end_init_save; 1974 1975 uint64_t system_time_msr; 1976 uint64_t wall_clock_msr; 1977 uint64_t steal_time_msr; 1978 uint64_t async_pf_en_msr; 1979 uint64_t async_pf_int_msr; 1980 uint64_t pv_eoi_en_msr; 1981 uint64_t poll_control_msr; 1982 1983 /* Partition-wide HV MSRs, will be updated only on the first vcpu */ 1984 uint64_t msr_hv_hypercall; 1985 uint64_t msr_hv_guest_os_id; 1986 uint64_t msr_hv_tsc; 1987 uint64_t msr_hv_syndbg_control; 1988 uint64_t msr_hv_syndbg_status; 1989 uint64_t msr_hv_syndbg_send_page; 1990 uint64_t msr_hv_syndbg_recv_page; 1991 uint64_t msr_hv_syndbg_pending_page; 1992 uint64_t msr_hv_syndbg_options; 1993 1994 /* Per-VCPU HV MSRs */ 1995 uint64_t msr_hv_vapic; 1996 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS]; 1997 uint64_t msr_hv_runtime; 1998 uint64_t msr_hv_synic_control; 1999 uint64_t msr_hv_synic_evt_page; 2000 uint64_t msr_hv_synic_msg_page; 2001 uint64_t msr_hv_synic_sint[HV_SINT_COUNT]; 2002 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT]; 2003 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT]; 2004 uint64_t msr_hv_reenlightenment_control; 2005 uint64_t msr_hv_tsc_emulation_control; 2006 uint64_t msr_hv_tsc_emulation_status; 2007 2008 uint64_t msr_rtit_ctrl; 2009 uint64_t msr_rtit_status; 2010 uint64_t msr_rtit_output_base; 2011 uint64_t msr_rtit_output_mask; 2012 uint64_t msr_rtit_cr3_match; 2013 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS]; 2014 2015 /* Per-VCPU XFD MSRs */ 2016 uint64_t msr_xfd; 2017 uint64_t msr_xfd_err; 2018 2019 /* Per-VCPU Arch LBR MSRs */ 2020 uint64_t msr_lbr_ctl; 2021 uint64_t msr_lbr_depth; 2022 LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 2023 2024 /* AMD MSRC001_0015 Hardware Configuration */ 2025 uint64_t msr_hwcr; 2026 2027 /* exception/interrupt handling */ 2028 int error_code; 2029 int exception_is_int; 2030 target_ulong exception_next_eip; 2031 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */ 2032 union { 2033 struct CPUBreakpoint *cpu_breakpoint[4]; 2034 struct CPUWatchpoint *cpu_watchpoint[4]; 2035 }; /* break/watchpoints for dr[0..3] */ 2036 int old_exception; /* exception in flight */ 2037 2038 uint64_t vm_vmcb; 2039 uint64_t tsc_offset; 2040 uint64_t intercept; 2041 uint16_t intercept_cr_read; 2042 uint16_t intercept_cr_write; 2043 uint16_t intercept_dr_read; 2044 uint16_t intercept_dr_write; 2045 uint32_t intercept_exceptions; 2046 uint64_t nested_cr3; 2047 uint32_t nested_pg_mode; 2048 uint8_t v_tpr; 2049 uint32_t int_ctl; 2050 2051 /* KVM states, automatically cleared on reset */ 2052 uint8_t nmi_injected; 2053 uint8_t nmi_pending; 2054 2055 uintptr_t retaddr; 2056 2057 /* RAPL MSR */ 2058 uint64_t msr_rapl_power_unit; 2059 uint64_t msr_pkg_energy_status; 2060 2061 /* Fields up to this point are cleared by a CPU reset */ 2062 struct {} end_reset_fields; 2063 2064 /* Fields after this point are preserved across CPU reset. */ 2065 2066 /* processor features (e.g. for CPUID insn) */ 2067 /* Minimum cpuid leaf 7 value */ 2068 uint32_t cpuid_level_func7; 2069 /* Actual cpuid leaf 7 value */ 2070 uint32_t cpuid_min_level_func7; 2071 /* Minimum level/xlevel/xlevel2, based on CPU model + features */ 2072 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2; 2073 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */ 2074 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2; 2075 /* Actual level/xlevel/xlevel2 value: */ 2076 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2; 2077 uint32_t cpuid_vendor1; 2078 uint32_t cpuid_vendor2; 2079 uint32_t cpuid_vendor3; 2080 uint32_t cpuid_version; 2081 FeatureWordArray features; 2082 /* AVX10 version */ 2083 uint8_t avx10_version; 2084 /* Features that were explicitly enabled/disabled */ 2085 FeatureWordArray user_features; 2086 uint32_t cpuid_model[12]; 2087 /* 2088 * Cache information for CPUID. When legacy-cache=on, the cache data 2089 * on each CPUID leaf will be different, because we keep compatibility 2090 * with old QEMU versions. 2091 */ 2092 CPUCaches cache_info; 2093 bool enable_legacy_cpuid2_cache; 2094 bool enable_legacy_vendor_cache; 2095 2096 /* MTRRs */ 2097 uint64_t mtrr_fixed[11]; 2098 uint64_t mtrr_deftype; 2099 MTRRVar mtrr_var[MSR_MTRRcap_VCNT]; 2100 2101 /* For KVM */ 2102 uint32_t mp_state; 2103 int32_t exception_nr; 2104 int32_t interrupt_injected; 2105 uint8_t soft_interrupt; 2106 uint8_t exception_pending; 2107 uint8_t exception_injected; 2108 uint8_t has_error_code; 2109 uint8_t exception_has_payload; 2110 uint64_t exception_payload; 2111 uint8_t triple_fault_pending; 2112 uint32_t ins_len; 2113 uint32_t sipi_vector; 2114 bool tsc_valid; 2115 int64_t tsc_khz; 2116 int64_t user_tsc_khz; /* for sanity check only */ 2117 uint64_t apic_bus_freq; 2118 uint64_t tsc; 2119 #if defined(CONFIG_KVM) || defined(CONFIG_HVF) 2120 void *xsave_buf; 2121 uint32_t xsave_buf_len; 2122 #endif 2123 #if defined(CONFIG_KVM) 2124 struct kvm_nested_state *nested_state; 2125 MemoryRegion *xen_vcpu_info_mr; 2126 void *xen_vcpu_info_hva; 2127 uint64_t xen_vcpu_info_gpa; 2128 uint64_t xen_vcpu_info_default_gpa; 2129 uint64_t xen_vcpu_time_info_gpa; 2130 uint64_t xen_vcpu_runstate_gpa; 2131 uint8_t xen_vcpu_callback_vector; 2132 bool xen_callback_asserted; 2133 uint16_t xen_virq[XEN_NR_VIRQS]; 2134 uint64_t xen_singleshot_timer_ns; 2135 QEMUTimer *xen_singleshot_timer; 2136 uint64_t xen_periodic_timer_period; 2137 QEMUTimer *xen_periodic_timer; 2138 QemuMutex xen_timers_lock; 2139 #endif 2140 #if defined(CONFIG_HVF) || defined(CONFIG_MSHV) 2141 void *emu_mmio_buf; 2142 #endif 2143 2144 uint64_t mcg_cap; 2145 uint64_t mcg_ctl; 2146 uint64_t mcg_ext_ctl; 2147 uint64_t mce_banks[MCE_BANKS_DEF*4]; 2148 uint64_t xstate_bv; 2149 2150 /* vmstate */ 2151 uint16_t fpus_vmstate; 2152 uint16_t fptag_vmstate; 2153 uint16_t fpregs_format_vmstate; 2154 2155 uint64_t xss; 2156 uint32_t umwait; 2157 2158 TPRAccess tpr_access_type; 2159 2160 X86CPUTopoInfo topo_info; 2161 2162 /* Bitmap of available CPU topology levels for this CPU. */ 2163 DECLARE_BITMAP(avail_cpu_topo, CPU_TOPOLOGY_LEVEL__MAX); 2164 } CPUX86State; 2165 2166 struct kvm_msrs; 2167 2168 /** 2169 * X86CPU: 2170 * @env: #CPUX86State 2171 * @migratable: If set, only migratable flags will be accepted when "enforce" 2172 * mode is used, and only migratable flags will be included in the "host" 2173 * CPU model. 2174 * 2175 * An x86 CPU. 2176 */ 2177 struct ArchCPU { 2178 CPUState parent_obj; 2179 2180 CPUX86State env; 2181 VMChangeStateEntry *vmsentry; 2182 2183 uint64_t ucode_rev; 2184 2185 uint32_t hyperv_spinlock_attempts; 2186 char *hyperv_vendor; 2187 bool hyperv_synic_kvm_only; 2188 uint64_t hyperv_features; 2189 bool hyperv_passthrough; 2190 OnOffAuto hyperv_no_nonarch_cs; 2191 uint32_t hyperv_vendor_id[3]; 2192 uint32_t hyperv_interface_id[4]; 2193 uint32_t hyperv_limits[3]; 2194 bool hyperv_enforce_cpuid; 2195 uint32_t hyperv_ver_id_build; 2196 uint16_t hyperv_ver_id_major; 2197 uint16_t hyperv_ver_id_minor; 2198 uint32_t hyperv_ver_id_sp; 2199 uint8_t hyperv_ver_id_sb; 2200 uint32_t hyperv_ver_id_sn; 2201 2202 bool check_cpuid; 2203 bool enforce_cpuid; 2204 /* 2205 * Force features to be enabled even if the host doesn't support them. 2206 * This is dangerous and should be done only for testing CPUID 2207 * compatibility. 2208 */ 2209 bool force_features; 2210 bool expose_kvm; 2211 bool expose_tcg; 2212 bool migratable; 2213 bool migrate_smi_count; 2214 uint32_t apic_id; 2215 2216 /* Enables publishing of TSC increment and Local APIC bus frequencies to 2217 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */ 2218 bool vmware_cpuid_freq; 2219 2220 /* if true the CPUID code directly forward host cache leaves to the guest */ 2221 bool cache_info_passthrough; 2222 2223 /* if true the CPUID code directly forwards 2224 * host monitor/mwait leaves to the guest */ 2225 struct { 2226 uint32_t eax; 2227 uint32_t ebx; 2228 uint32_t ecx; 2229 uint32_t edx; 2230 } mwait; 2231 2232 /* Features that were filtered out because of missing host capabilities */ 2233 FeatureWordArray filtered_features; 2234 2235 /* Features that are forced enabled by underlying hypervisor, e.g., TDX */ 2236 FeatureWordArray forced_on_features; 2237 2238 /* Enable PMU CPUID bits. This can't be enabled by default yet because 2239 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID 2240 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel 2241 * capabilities) directly to the guest. 2242 */ 2243 bool enable_pmu; 2244 2245 /* 2246 * Enable LBR_FMT bits of IA32_PERF_CAPABILITIES MSR. 2247 * This can't be initialized with a default because it doesn't have 2248 * stable ABI support yet. It is only allowed to pass all LBR_FMT bits 2249 * returned by kvm_arch_get_supported_msr_feature()(which depends on both 2250 * host CPU and kernel capabilities) to the guest. 2251 */ 2252 uint64_t lbr_fmt; 2253 2254 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is 2255 * disabled by default to avoid breaking migration between QEMU with 2256 * different LMCE configurations. 2257 */ 2258 bool enable_lmce; 2259 2260 /* Compatibility bits for old machine types. 2261 * If true present virtual l3 cache for VM, the vcpus in the same virtual 2262 * socket share an virtual l3 cache. 2263 */ 2264 bool enable_l3_cache; 2265 2266 /* Compatibility bits for old machine types. 2267 * If true present L1 cache as per-thread, not per-core. 2268 */ 2269 bool l1_cache_per_core; 2270 2271 /* Compatibility bits for old machine types. 2272 * If true present the old cache topology information 2273 */ 2274 bool legacy_cache; 2275 2276 /* 2277 * Compatibility bits for old machine types. 2278 * If true, use the same cache model in CPUID leaf 0x2 2279 * and 0x4. 2280 */ 2281 bool consistent_cache; 2282 2283 /* Compatibility bits for old machine types. 2284 * If true decode the CPUID Function 0x8000001E_ECX to support multiple 2285 * nodes per processor 2286 */ 2287 bool legacy_multi_node; 2288 2289 /* Compatibility bits for old machine types: */ 2290 bool enable_cpuid_0xb; 2291 2292 /* Force to enable cpuid 0x1f */ 2293 bool force_cpuid_0x1f; 2294 2295 /* Enable auto level-increase for all CPUID leaves */ 2296 bool full_cpuid_auto_level; 2297 2298 /* 2299 * Compatibility bits for old machine types (PC machine v6.0 and older). 2300 * Only advertise CPUID leaves defined by the vendor. 2301 */ 2302 bool vendor_cpuid_only; 2303 2304 /* 2305 * Compatibility bits for old machine types (PC machine v10.0 and older). 2306 * Only advertise CPUID leaves defined by the vendor. 2307 */ 2308 bool vendor_cpuid_only_v2; 2309 2310 /* Only advertise TOPOEXT features that AMD defines */ 2311 bool amd_topoext_features_only; 2312 2313 /* Enable auto level-increase for Intel Processor Trace leave */ 2314 bool intel_pt_auto_level; 2315 2316 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */ 2317 bool fill_mtrr_mask; 2318 2319 /* if true override the phys_bits value with a value read from the host */ 2320 bool host_phys_bits; 2321 2322 /* if set, limit maximum value for phys_bits when host_phys_bits is true */ 2323 uint8_t host_phys_bits_limit; 2324 2325 /* Forcefully disable KVM PV features not exposed in guest CPUIDs */ 2326 bool kvm_pv_enforce_cpuid; 2327 2328 /* 2329 * Expose arch-capabilities unconditionally even on AMD models, for backwards 2330 * compatibility with QEMU <10.1. 2331 */ 2332 bool arch_cap_always_on; 2333 2334 /* 2335 * Backwards compatibility with QEMU <10.1. The PDCM feature is now disabled when 2336 * PMU is not available, but prior to 10.1 it was enabled even if PMU is off. 2337 */ 2338 bool pdcm_on_even_without_pmu; 2339 2340 /* Number of physical address bits supported */ 2341 uint32_t phys_bits; 2342 2343 /* 2344 * Number of guest physical address bits available. Usually this is 2345 * identical to host physical address bits. With NPT or EPT 4-level 2346 * paging, guest physical address space might be restricted to 48 bits 2347 * even if the host cpu supports more physical address bits. 2348 */ 2349 uint32_t guest_phys_bits; 2350 2351 /* in order to simplify APIC support, we leave this pointer to the 2352 user */ 2353 APICCommonState *apic_state; 2354 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram; 2355 Notifier machine_done; 2356 2357 struct kvm_msrs *kvm_msr_buf; 2358 2359 int32_t node_id; /* NUMA node this CPU belongs to */ 2360 int32_t socket_id; 2361 int32_t die_id; 2362 int32_t module_id; 2363 int32_t core_id; 2364 int32_t thread_id; 2365 2366 int32_t hv_max_vps; 2367 2368 bool xen_vapic; 2369 }; 2370 2371 typedef struct X86CPUModel X86CPUModel; 2372 2373 /** 2374 * X86CPUClass: 2375 * @cpu_def: CPU model definition 2376 * @host_cpuid_required: Whether CPU model requires cpuid from host. 2377 * @ordering: Ordering on the "-cpu help" CPU model list. 2378 * @migration_safe: See CpuDefinitionInfo::migration_safe 2379 * @static_model: See CpuDefinitionInfo::static 2380 * @parent_realize: The parent class' realize handler. 2381 * @parent_phases: The parent class' reset phase handlers. 2382 * 2383 * An x86 CPU model or family. 2384 */ 2385 struct X86CPUClass { 2386 CPUClass parent_class; 2387 2388 /* 2389 * CPU definition, automatically loaded by instance_init if not NULL. 2390 * Should be eventually replaced by subclass-specific property defaults. 2391 */ 2392 const X86CPUModel *model; 2393 2394 bool max_features; /* Enable all supported features automatically */ 2395 bool host_cpuid_required; 2396 int ordering; 2397 bool migration_safe; 2398 bool static_model; 2399 2400 /* 2401 * Optional description of CPU model. 2402 * If unavailable, cpu_def->model_id is used. 2403 */ 2404 const char *model_description; 2405 2406 DeviceRealize parent_realize; 2407 DeviceUnrealize parent_unrealize; 2408 ResettablePhases parent_phases; 2409 }; 2410 2411 #ifndef CONFIG_USER_ONLY 2412 extern const VMStateDescription vmstate_x86_cpu; 2413 #endif 2414 2415 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu, 2416 int cpuid, DumpState *s); 2417 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu, 2418 int cpuid, DumpState *s); 2419 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 2420 DumpState *s); 2421 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 2422 DumpState *s); 2423 2424 bool x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, 2425 Error **errp); 2426 2427 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags); 2428 2429 int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 2430 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 2431 void x86_cpu_gdb_init(CPUState *cs); 2432 2433 int cpu_x86_support_mca_broadcast(CPUX86State *env); 2434 2435 #ifndef CONFIG_USER_ONLY 2436 int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request); 2437 2438 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, 2439 MemTxAttrs *attrs); 2440 int cpu_get_pic_interrupt(CPUX86State *s); 2441 2442 /* MS-DOS compatibility mode FPU exception support */ 2443 void x86_register_ferr_irq(qemu_irq irq); 2444 void fpu_check_raise_ferr_irq(CPUX86State *s); 2445 void cpu_set_ignne(void); 2446 void cpu_clear_ignne(void); 2447 #endif 2448 2449 /* mpx_helper.c */ 2450 void cpu_sync_bndcs_hflags(CPUX86State *env); 2451 2452 /* this function must always be used to load data in the segment 2453 cache: it synchronizes the hflags with the segment cache values */ 2454 static inline void cpu_x86_load_seg_cache(CPUX86State *env, 2455 X86Seg seg_reg, unsigned int selector, 2456 target_ulong base, 2457 unsigned int limit, 2458 unsigned int flags) 2459 { 2460 SegmentCache *sc; 2461 unsigned int new_hflags; 2462 2463 if (seg_reg == R_LDTR) { 2464 sc = &env->ldt; 2465 } else if (seg_reg == R_TR) { 2466 sc = &env->tr; 2467 } else { 2468 sc = &env->segs[seg_reg]; 2469 } 2470 2471 sc->selector = selector; 2472 sc->base = base; 2473 sc->limit = limit; 2474 sc->flags = flags; 2475 2476 /* update the hidden flags */ 2477 { 2478 if (seg_reg == R_CS) { 2479 #ifdef TARGET_X86_64 2480 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) { 2481 /* long mode */ 2482 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; 2483 env->hflags &= ~(HF_ADDSEG_MASK); 2484 } else 2485 #endif 2486 { 2487 /* legacy / compatibility case */ 2488 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK) 2489 >> (DESC_B_SHIFT - HF_CS32_SHIFT); 2490 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) | 2491 new_hflags; 2492 } 2493 } 2494 if (seg_reg == R_SS) { 2495 int cpl = (flags >> DESC_DPL_SHIFT) & 3; 2496 #if HF_CPL_MASK != 3 2497 #error HF_CPL_MASK is hardcoded 2498 #endif 2499 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl; 2500 /* Possibly switch between BNDCFGS and BNDCFGU */ 2501 cpu_sync_bndcs_hflags(env); 2502 } 2503 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK) 2504 >> (DESC_B_SHIFT - HF_SS32_SHIFT); 2505 if (env->hflags & HF_CS64_MASK) { 2506 /* zero base assumed for DS, ES and SS in long mode */ 2507 } else if (!(env->cr[0] & CR0_PE_MASK) || 2508 (env->eflags & VM_MASK) || 2509 !(env->hflags & HF_CS32_MASK)) { 2510 /* XXX: try to avoid this test. The problem comes from the 2511 fact that is real mode or vm86 mode we only modify the 2512 'base' and 'selector' fields of the segment cache to go 2513 faster. A solution may be to force addseg to one in 2514 translate-i386.c. */ 2515 new_hflags |= HF_ADDSEG_MASK; 2516 } else { 2517 new_hflags |= ((env->segs[R_DS].base | 2518 env->segs[R_ES].base | 2519 env->segs[R_SS].base) != 0) << 2520 HF_ADDSEG_SHIFT; 2521 } 2522 env->hflags = (env->hflags & 2523 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags; 2524 } 2525 } 2526 2527 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu, 2528 uint8_t sipi_vector) 2529 { 2530 CPUState *cs = CPU(cpu); 2531 CPUX86State *env = &cpu->env; 2532 2533 env->eip = 0; 2534 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8, 2535 sipi_vector << 12, 2536 env->segs[R_CS].limit, 2537 env->segs[R_CS].flags); 2538 cs->halted = 0; 2539 } 2540 2541 uint64_t cpu_x86_get_msr_core_thread_count(X86CPU *cpu); 2542 2543 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector, 2544 target_ulong *base, unsigned int *limit, 2545 unsigned int *flags); 2546 2547 /* op_helper.c */ 2548 /* used for debug or cpu save/restore */ 2549 2550 /* cpu-exec.c */ 2551 /* 2552 * The following helpers are only usable in user mode simulation. 2553 * The host pointers should come from lock_user(). 2554 */ 2555 void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector); 2556 void cpu_x86_fsave(CPUX86State *s, void *host, size_t len); 2557 void cpu_x86_frstor(CPUX86State *s, void *host, size_t len); 2558 void cpu_x86_fxsave(CPUX86State *s, void *host, size_t len); 2559 void cpu_x86_fxrstor(CPUX86State *s, void *host, size_t len); 2560 void cpu_x86_xsave(CPUX86State *s, void *host, size_t len, uint64_t rbfm); 2561 bool cpu_x86_xrstor(CPUX86State *s, void *host, size_t len, uint64_t rbfm); 2562 2563 /* cpu.c */ 2564 void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1, 2565 uint32_t vendor2, uint32_t vendor3); 2566 typedef struct PropValue { 2567 const char *prop, *value; 2568 } PropValue; 2569 void x86_cpu_apply_props(X86CPU *cpu, PropValue *props); 2570 2571 void x86_cpu_after_reset(X86CPU *cpu); 2572 2573 uint32_t cpu_x86_virtual_addr_width(CPUX86State *env); 2574 2575 /* cpu.c other functions (cpuid) */ 2576 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 2577 uint32_t *eax, uint32_t *ebx, 2578 uint32_t *ecx, uint32_t *edx); 2579 void cpu_clear_apic_feature(CPUX86State *env); 2580 void cpu_set_apic_feature(CPUX86State *env); 2581 void host_cpuid(uint32_t function, uint32_t count, 2582 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx); 2583 bool cpu_has_x2apic_feature(CPUX86State *env); 2584 bool is_feature_word_cpuid(uint32_t feature, uint32_t index, int reg); 2585 void mark_unavailable_features(X86CPU *cpu, FeatureWord w, uint64_t mask, 2586 const char *verbose_prefix); 2587 void mark_forced_on_features(X86CPU *cpu, FeatureWord w, uint64_t mask, 2588 const char *verbose_prefix); 2589 2590 static inline bool x86_has_cpuid_0x1f(X86CPU *cpu) 2591 { 2592 return cpu->force_cpuid_0x1f || 2593 x86_has_extended_topo(cpu->env.avail_cpu_topo); 2594 } 2595 2596 /* helper.c */ 2597 void x86_cpu_set_a20(X86CPU *cpu, int a20_state); 2598 void cpu_sync_avx_hflag(CPUX86State *env); 2599 2600 typedef enum X86ASIdx { 2601 X86ASIdx_MEM = 0, 2602 X86ASIdx_SMM = 1, 2603 } X86ASIdx; 2604 2605 #ifndef CONFIG_USER_ONLY 2606 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs) 2607 { 2608 return !!attrs.secure; 2609 } 2610 2611 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs) 2612 { 2613 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs)); 2614 } 2615 2616 /* 2617 * load efer and update the corresponding hflags. XXX: do consistency 2618 * checks with cpuid bits? 2619 */ 2620 void cpu_load_efer(CPUX86State *env, uint64_t val); 2621 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr); 2622 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr); 2623 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr); 2624 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr); 2625 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val); 2626 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val); 2627 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val); 2628 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val); 2629 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val); 2630 #endif 2631 2632 /* will be suppressed */ 2633 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0); 2634 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3); 2635 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4); 2636 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7); 2637 2638 /* hw/pc.c */ 2639 uint64_t cpu_get_tsc(CPUX86State *env); 2640 2641 #define CPU_RESOLVING_TYPE TYPE_X86_CPU 2642 2643 #ifdef TARGET_X86_64 2644 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64") 2645 #else 2646 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32") 2647 #endif 2648 2649 /* MMU modes definitions */ 2650 #define MMU_KSMAP64_IDX 0 2651 #define MMU_KSMAP32_IDX 1 2652 #define MMU_USER64_IDX 2 2653 #define MMU_USER32_IDX 3 2654 #define MMU_KNOSMAP64_IDX 4 2655 #define MMU_KNOSMAP32_IDX 5 2656 #define MMU_PHYS_IDX 6 2657 #define MMU_NESTED_IDX 7 2658 2659 #ifdef CONFIG_USER_ONLY 2660 #ifdef TARGET_X86_64 2661 #define MMU_USER_IDX MMU_USER64_IDX 2662 #else 2663 #define MMU_USER_IDX MMU_USER32_IDX 2664 #endif 2665 #endif 2666 2667 static inline bool is_mmu_index_smap(int mmu_index) 2668 { 2669 return (mmu_index & ~1) == MMU_KSMAP64_IDX; 2670 } 2671 2672 static inline bool is_mmu_index_user(int mmu_index) 2673 { 2674 return (mmu_index & ~1) == MMU_USER64_IDX; 2675 } 2676 2677 static inline bool is_mmu_index_32(int mmu_index) 2678 { 2679 assert(mmu_index < MMU_PHYS_IDX); 2680 return mmu_index & 1; 2681 } 2682 2683 #define CC_DST (env->cc_dst) 2684 #define CC_SRC (env->cc_src) 2685 #define CC_SRC2 (env->cc_src2) 2686 #define CC_OP (env->cc_op) 2687 2688 #include "svm.h" 2689 2690 #if !defined(CONFIG_USER_ONLY) 2691 #include "hw/i386/apic.h" 2692 #endif 2693 2694 void do_cpu_init(X86CPU *cpu); 2695 2696 #define MCE_INJECT_BROADCAST 1 2697 #define MCE_INJECT_UNCOND_AO 2 2698 2699 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank, 2700 uint64_t status, uint64_t mcg_status, uint64_t addr, 2701 uint64_t misc, int flags); 2702 2703 uint32_t cpu_cc_compute_all(CPUX86State *env1); 2704 2705 static inline uint32_t cpu_compute_eflags(CPUX86State *env) 2706 { 2707 uint32_t eflags = env->eflags; 2708 if (tcg_enabled()) { 2709 eflags |= cpu_cc_compute_all(env) | (env->df & DF_MASK); 2710 } 2711 return eflags; 2712 } 2713 2714 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env) 2715 { 2716 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 }); 2717 } 2718 2719 static inline int32_t x86_get_a20_mask(CPUX86State *env) 2720 { 2721 if (env->hflags & HF_SMM_MASK) { 2722 return -1; 2723 } else { 2724 return env->a20_mask; 2725 } 2726 } 2727 2728 static inline uint32_t x86_cpu_family(uint32_t eax) 2729 { 2730 uint32_t family = (eax >> 8) & 0xf; 2731 2732 if (family == 0xf) { 2733 family += (eax >> 20) & 0xff; 2734 } 2735 2736 return family; 2737 } 2738 2739 static inline uint32_t x86_cpu_model(uint32_t eax) 2740 { 2741 uint32_t family, model; 2742 2743 family = x86_cpu_family(eax); 2744 model = (eax >> 4) & 0xf; 2745 2746 if (family >= 0x6) { 2747 model += ((eax >> 16) & 0xf) << 4; 2748 } 2749 2750 return model; 2751 } 2752 2753 static inline uint32_t x86_cpu_stepping(uint32_t eax) 2754 { 2755 return eax & 0xf; 2756 } 2757 2758 static inline bool cpu_has_vmx(CPUX86State *env) 2759 { 2760 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX; 2761 } 2762 2763 static inline bool cpu_has_svm(CPUX86State *env) 2764 { 2765 return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM; 2766 } 2767 2768 /* 2769 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set. 2770 * Since it was set, CR4.VMXE must remain set as long as vCPU is in 2771 * VMX operation. This is because CR4.VMXE is one of the bits set 2772 * in MSR_IA32_VMX_CR4_FIXED1. 2773 * 2774 * There is one exception to above statement when vCPU enters SMM mode. 2775 * When a vCPU enters SMM mode, it temporarily exit VMX operation and 2776 * may also reset CR4.VMXE during execution in SMM mode. 2777 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation 2778 * and CR4.VMXE is restored to it's original value of being set. 2779 * 2780 * Therefore, when vCPU is not in SMM mode, we can infer whether 2781 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot 2782 * know for certain. 2783 */ 2784 static inline bool cpu_vmx_maybe_enabled(CPUX86State *env) 2785 { 2786 return cpu_has_vmx(env) && 2787 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK)); 2788 } 2789 2790 /* excp_helper.c */ 2791 int get_pg_mode(CPUX86State *env); 2792 2793 /* fpu_helper.c */ 2794 2795 /* Set all non-runtime-variable float_status fields to x86 handling */ 2796 void cpu_init_fp_statuses(CPUX86State *env); 2797 void update_fp_status(CPUX86State *env); 2798 void update_mxcsr_status(CPUX86State *env); 2799 void update_mxcsr_from_sse_status(CPUX86State *env); 2800 2801 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr) 2802 { 2803 env->mxcsr = mxcsr; 2804 if (tcg_enabled()) { 2805 update_mxcsr_status(env); 2806 } 2807 } 2808 2809 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc) 2810 { 2811 env->fpuc = fpuc; 2812 if (tcg_enabled()) { 2813 update_fp_status(env); 2814 } 2815 } 2816 2817 /* svm_helper.c */ 2818 #ifdef CONFIG_USER_ONLY 2819 static inline void 2820 cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 2821 uint64_t param, uintptr_t retaddr) 2822 { /* no-op */ } 2823 static inline bool 2824 cpu_svm_has_intercept(CPUX86State *env, uint32_t type) 2825 { return false; } 2826 #else 2827 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 2828 uint64_t param, uintptr_t retaddr); 2829 bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type); 2830 #endif 2831 2832 /* apic.c */ 2833 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access); 2834 void apic_handle_tpr_access_report(APICCommonState *s, target_ulong ip, 2835 TPRAccess access); 2836 2837 /* Special values for X86CPUVersion: */ 2838 2839 /* Resolve to latest CPU version */ 2840 #define CPU_VERSION_LATEST -1 2841 2842 /* 2843 * Resolve to version defined by current machine type. 2844 * See x86_cpu_set_default_version() 2845 */ 2846 #define CPU_VERSION_AUTO -2 2847 2848 /* Don't resolve to any versioned CPU models, like old QEMU versions */ 2849 #define CPU_VERSION_LEGACY 0 2850 2851 typedef int X86CPUVersion; 2852 2853 /* 2854 * Set default CPU model version for CPU models having 2855 * version == CPU_VERSION_AUTO. 2856 */ 2857 void x86_cpu_set_default_version(X86CPUVersion version); 2858 2859 #ifndef CONFIG_USER_ONLY 2860 2861 void do_cpu_sipi(X86CPU *cpu); 2862 2863 #define APIC_DEFAULT_ADDRESS 0xfee00000 2864 #define APIC_SPACE_SIZE 0x100000 2865 2866 /* cpu-dump.c */ 2867 void x86_cpu_dump_local_apic_state(CPUState *cs, int flags); 2868 2869 #endif 2870 2871 /* igvm.c */ 2872 void qigvm_x86_bsp_reset(CPUX86State *env); 2873 2874 /* cpu.c */ 2875 bool cpu_is_bsp(X86CPU *cpu); 2876 2877 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen); 2878 void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen); 2879 uint32_t xsave_area_size(uint64_t mask, bool compacted); 2880 void x86_update_hflags(CPUX86State* env); 2881 2882 static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat) 2883 { 2884 return !!(cpu->hyperv_features & BIT(feat)); 2885 } 2886 2887 static inline uint64_t cr4_reserved_bits(CPUX86State *env) 2888 { 2889 uint64_t reserved_bits = CR4_RESERVED_MASK; 2890 if (!env->features[FEAT_XSAVE]) { 2891 reserved_bits |= CR4_OSXSAVE_MASK; 2892 } 2893 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) { 2894 reserved_bits |= CR4_SMEP_MASK; 2895 } 2896 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) { 2897 reserved_bits |= CR4_SMAP_MASK; 2898 } 2899 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) { 2900 reserved_bits |= CR4_FSGSBASE_MASK; 2901 } 2902 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) { 2903 reserved_bits |= CR4_PKE_MASK; 2904 } 2905 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) { 2906 reserved_bits |= CR4_LA57_MASK; 2907 } 2908 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) { 2909 reserved_bits |= CR4_UMIP_MASK; 2910 } 2911 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) { 2912 reserved_bits |= CR4_PKS_MASK; 2913 } 2914 if (!(env->features[FEAT_7_1_EAX] & CPUID_7_1_EAX_LAM)) { 2915 reserved_bits |= CR4_LAM_SUP_MASK; 2916 } 2917 if (!(env->features[FEAT_7_1_EAX] & CPUID_7_1_EAX_FRED)) { 2918 reserved_bits |= CR4_FRED_MASK; 2919 } 2920 return reserved_bits; 2921 } 2922 2923 static inline bool ctl_has_irq(CPUX86State *env) 2924 { 2925 uint32_t int_prio; 2926 uint32_t tpr; 2927 2928 int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT; 2929 tpr = env->int_ctl & V_TPR_MASK; 2930 2931 if (env->int_ctl & V_IGN_TPR_MASK) { 2932 return (env->int_ctl & V_IRQ_MASK); 2933 } 2934 2935 return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr); 2936 } 2937 2938 #if defined(TARGET_X86_64) && \ 2939 defined(CONFIG_USER_ONLY) && \ 2940 defined(CONFIG_LINUX) 2941 # define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20) 2942 #endif 2943 2944 /* majority(NOT a, b, c) = (a ^ b) ? b : c */ 2945 #define MAJ_INV1(a, b, c) ((((a) ^ (b)) & ((b) ^ (c))) ^ (c)) 2946 2947 /* 2948 * ADD_COUT_VEC(x, y) = majority((x + y) ^ x ^ y, x, y) 2949 * 2950 * If two corresponding bits in x and y are the same, that's the carry 2951 * independent of the value (x+y)^x^y. Hence x^y can be replaced with 2952 * 1 in (x+y)^x^y, resulting in majority(NOT (x+y), x, y) 2953 */ 2954 #define ADD_COUT_VEC(op1, op2, result) \ 2955 MAJ_INV1(result, op1, op2) 2956 2957 /* 2958 * SUB_COUT_VEC(x, y) = NOT majority(x, NOT y, (x - y) ^ x ^ NOT y) 2959 * = majority(NOT x, y, (x - y) ^ x ^ y) 2960 * 2961 * Note that the carry out is actually a borrow, i.e. it is inverted. 2962 * If two corresponding bits in x and y are different, the value of the 2963 * bit in (x-y)^x^y likewise does not matter. Hence, x^y can be replaced 2964 * with 0 in (x-y)^x^y, resulting in majority(NOT x, y, x-y) 2965 */ 2966 #define SUB_COUT_VEC(op1, op2, result) \ 2967 MAJ_INV1(op1, op2, result) 2968 2969 #endif /* I386_CPU_H */ 2970