1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3 * SMP initialisation and IPI support
4 * Based on arch/arm/kernel/smp.c
5 *
6 * Copyright (C) 2012 ARM Ltd.
7 */
8
9 #include <linux/acpi.h>
10 #include <linux/arm_sdei.h>
11 #include <linux/delay.h>
12 #include <linux/init.h>
13 #include <linux/spinlock.h>
14 #include <linux/sched/mm.h>
15 #include <linux/sched/hotplug.h>
16 #include <linux/sched/task_stack.h>
17 #include <linux/interrupt.h>
18 #include <linux/cache.h>
19 #include <linux/profile.h>
20 #include <linux/errno.h>
21 #include <linux/mm.h>
22 #include <linux/err.h>
23 #include <linux/cpu.h>
24 #include <linux/smp.h>
25 #include <linux/seq_file.h>
26 #include <linux/irq.h>
27 #include <linux/irqchip/arm-gic-v3.h>
28 #include <linux/percpu.h>
29 #include <linux/clockchips.h>
30 #include <linux/completion.h>
31 #include <linux/of.h>
32 #include <linux/irq_work.h>
33 #include <linux/kernel_stat.h>
34 #include <linux/kexec.h>
35 #include <linux/kvm_host.h>
36
37 #include <asm/alternative.h>
38 #include <asm/atomic.h>
39 #include <asm/cacheflush.h>
40 #include <asm/cpu.h>
41 #include <asm/cputype.h>
42 #include <asm/cpu_ops.h>
43 #include <asm/daifflags.h>
44 #include <asm/kvm_mmu.h>
45 #include <asm/mmu_context.h>
46 #include <asm/numa.h>
47 #include <asm/processor.h>
48 #include <asm/smp_plat.h>
49 #include <asm/sections.h>
50 #include <asm/tlbflush.h>
51 #include <asm/ptrace.h>
52 #include <asm/virt.h>
53
54 #include <trace/events/ipi.h>
55
56 DEFINE_PER_CPU_READ_MOSTLY(int, cpu_number);
57 EXPORT_PER_CPU_SYMBOL(cpu_number);
58
59 /*
60 * as from 2.5, kernels no longer have an init_tasks structure
61 * so we need some other way of telling a new secondary core
62 * where to place its SVC stack
63 */
64 struct secondary_data secondary_data;
65 /* Number of CPUs which aren't online, but looping in kernel text. */
66 static int cpus_stuck_in_kernel;
67
68 enum ipi_msg_type {
69 IPI_RESCHEDULE,
70 IPI_CALL_FUNC,
71 IPI_CPU_STOP,
72 IPI_CPU_CRASH_STOP,
73 IPI_TIMER,
74 IPI_IRQ_WORK,
75 IPI_WAKEUP,
76 NR_IPI
77 };
78
79 static int ipi_irq_base __read_mostly;
80 static int nr_ipi __read_mostly = NR_IPI;
81 static struct irq_desc *ipi_desc[NR_IPI] __read_mostly;
82
83 static void ipi_setup(int cpu);
84
85 #ifdef CONFIG_HOTPLUG_CPU
86 static void ipi_teardown(int cpu);
87 static int op_cpu_kill(unsigned int cpu);
88 #else
op_cpu_kill(unsigned int cpu)89 static inline int op_cpu_kill(unsigned int cpu)
90 {
91 return -ENOSYS;
92 }
93 #endif
94
95
96 /*
97 * Boot a secondary CPU, and assign it the specified idle task.
98 * This also gives us the initial stack to use for this CPU.
99 */
boot_secondary(unsigned int cpu,struct task_struct * idle)100 static int boot_secondary(unsigned int cpu, struct task_struct *idle)
101 {
102 const struct cpu_operations *ops = get_cpu_ops(cpu);
103
104 if (ops->cpu_boot)
105 return ops->cpu_boot(cpu);
106
107 return -EOPNOTSUPP;
108 }
109
110 static DECLARE_COMPLETION(cpu_running);
111
__cpu_up(unsigned int cpu,struct task_struct * idle)112 int __cpu_up(unsigned int cpu, struct task_struct *idle)
113 {
114 int ret;
115 long status;
116
117 /*
118 * We need to tell the secondary core where to find its stack and the
119 * page tables.
120 */
121 secondary_data.task = idle;
122 update_cpu_boot_status(CPU_MMU_OFF);
123
124 /* Now bring the CPU into our world */
125 ret = boot_secondary(cpu, idle);
126 if (ret) {
127 pr_err("CPU%u: failed to boot: %d\n", cpu, ret);
128 return ret;
129 }
130
131 /*
132 * CPU was successfully started, wait for it to come online or
133 * time out.
134 */
135 wait_for_completion_timeout(&cpu_running,
136 msecs_to_jiffies(5000));
137 if (cpu_online(cpu))
138 return 0;
139
140 pr_crit("CPU%u: failed to come online\n", cpu);
141 secondary_data.task = NULL;
142 status = READ_ONCE(secondary_data.status);
143 if (status == CPU_MMU_OFF)
144 status = READ_ONCE(__early_cpu_boot_status);
145
146 switch (status & CPU_BOOT_STATUS_MASK) {
147 default:
148 pr_err("CPU%u: failed in unknown state : 0x%lx\n",
149 cpu, status);
150 cpus_stuck_in_kernel++;
151 break;
152 case CPU_KILL_ME:
153 if (!op_cpu_kill(cpu)) {
154 pr_crit("CPU%u: died during early boot\n", cpu);
155 break;
156 }
157 pr_crit("CPU%u: may not have shut down cleanly\n", cpu);
158 fallthrough;
159 case CPU_STUCK_IN_KERNEL:
160 pr_crit("CPU%u: is stuck in kernel\n", cpu);
161 if (status & CPU_STUCK_REASON_52_BIT_VA)
162 pr_crit("CPU%u: does not support 52-bit VAs\n", cpu);
163 if (status & CPU_STUCK_REASON_NO_GRAN) {
164 pr_crit("CPU%u: does not support %luK granule\n",
165 cpu, PAGE_SIZE / SZ_1K);
166 }
167 cpus_stuck_in_kernel++;
168 break;
169 case CPU_PANIC_KERNEL:
170 panic("CPU%u detected unsupported configuration\n", cpu);
171 }
172
173 return -EIO;
174 }
175
init_gic_priority_masking(void)176 static void init_gic_priority_masking(void)
177 {
178 u32 cpuflags;
179
180 if (WARN_ON(!gic_enable_sre()))
181 return;
182
183 cpuflags = read_sysreg(daif);
184
185 WARN_ON(!(cpuflags & PSR_I_BIT));
186 WARN_ON(!(cpuflags & PSR_F_BIT));
187
188 gic_write_pmr(GIC_PRIO_IRQON | GIC_PRIO_PSR_I_SET);
189 }
190
191 /*
192 * This is the secondary CPU boot entry. We're using this CPUs
193 * idle thread stack, but a set of temporary page tables.
194 */
secondary_start_kernel(void)195 asmlinkage notrace void secondary_start_kernel(void)
196 {
197 u64 mpidr = read_cpuid_mpidr() & MPIDR_HWID_BITMASK;
198 struct mm_struct *mm = &init_mm;
199 const struct cpu_operations *ops;
200 unsigned int cpu = smp_processor_id();
201
202 /*
203 * All kernel threads share the same mm context; grab a
204 * reference and switch to it.
205 */
206 mmgrab(mm);
207 current->active_mm = mm;
208
209 /*
210 * TTBR0 is only used for the identity mapping at this stage. Make it
211 * point to zero page to avoid speculatively fetching new entries.
212 */
213 cpu_uninstall_idmap();
214
215 if (system_uses_irq_prio_masking())
216 init_gic_priority_masking();
217
218 rcu_cpu_starting(cpu);
219 trace_hardirqs_off();
220
221 /*
222 * If the system has established the capabilities, make sure
223 * this CPU ticks all of those. If it doesn't, the CPU will
224 * fail to come online.
225 */
226 check_local_cpu_capabilities();
227
228 ops = get_cpu_ops(cpu);
229 if (ops->cpu_postboot)
230 ops->cpu_postboot();
231
232 /*
233 * Log the CPU info before it is marked online and might get read.
234 */
235 cpuinfo_store_cpu();
236 store_cpu_topology(cpu);
237
238 /*
239 * Enable GIC and timers.
240 */
241 notify_cpu_starting(cpu);
242
243 ipi_setup(cpu);
244
245 numa_add_cpu(cpu);
246
247 /*
248 * OK, now it's safe to let the boot CPU continue. Wait for
249 * the CPU migration code to notice that the CPU is online
250 * before we continue.
251 */
252 pr_info("CPU%u: Booted secondary processor 0x%010lx [0x%08x]\n",
253 cpu, (unsigned long)mpidr,
254 read_cpuid_id());
255 update_cpu_boot_status(CPU_BOOT_SUCCESS);
256 set_cpu_online(cpu, true);
257 complete(&cpu_running);
258
259 local_daif_restore(DAIF_PROCCTX);
260
261 /*
262 * OK, it's off to the idle thread for us
263 */
264 cpu_startup_entry(CPUHP_AP_ONLINE_IDLE);
265 }
266
267 #ifdef CONFIG_HOTPLUG_CPU
op_cpu_disable(unsigned int cpu)268 static int op_cpu_disable(unsigned int cpu)
269 {
270 const struct cpu_operations *ops = get_cpu_ops(cpu);
271
272 /*
273 * If we don't have a cpu_die method, abort before we reach the point
274 * of no return. CPU0 may not have an cpu_ops, so test for it.
275 */
276 if (!ops || !ops->cpu_die)
277 return -EOPNOTSUPP;
278
279 /*
280 * We may need to abort a hot unplug for some other mechanism-specific
281 * reason.
282 */
283 if (ops->cpu_disable)
284 return ops->cpu_disable(cpu);
285
286 return 0;
287 }
288
289 /*
290 * __cpu_disable runs on the processor to be shutdown.
291 */
__cpu_disable(void)292 int __cpu_disable(void)
293 {
294 unsigned int cpu = smp_processor_id();
295 int ret;
296
297 ret = op_cpu_disable(cpu);
298 if (ret)
299 return ret;
300
301 remove_cpu_topology(cpu);
302 numa_remove_cpu(cpu);
303
304 /*
305 * Take this CPU offline. Once we clear this, we can't return,
306 * and we must not schedule until we're ready to give up the cpu.
307 */
308 set_cpu_online(cpu, false);
309 ipi_teardown(cpu);
310
311 /*
312 * OK - migrate IRQs away from this CPU
313 */
314 irq_migrate_all_off_this_cpu();
315
316 return 0;
317 }
318
op_cpu_kill(unsigned int cpu)319 static int op_cpu_kill(unsigned int cpu)
320 {
321 const struct cpu_operations *ops = get_cpu_ops(cpu);
322
323 /*
324 * If we have no means of synchronising with the dying CPU, then assume
325 * that it is really dead. We can only wait for an arbitrary length of
326 * time and hope that it's dead, so let's skip the wait and just hope.
327 */
328 if (!ops->cpu_kill)
329 return 0;
330
331 return ops->cpu_kill(cpu);
332 }
333
334 /*
335 * Called on the thread which is asking for a CPU to be shutdown after the
336 * shutdown completed.
337 */
arch_cpuhp_cleanup_dead_cpu(unsigned int cpu)338 void arch_cpuhp_cleanup_dead_cpu(unsigned int cpu)
339 {
340 int err;
341
342 pr_debug("CPU%u: shutdown\n", cpu);
343
344 /*
345 * Now that the dying CPU is beyond the point of no return w.r.t.
346 * in-kernel synchronisation, try to get the firwmare to help us to
347 * verify that it has really left the kernel before we consider
348 * clobbering anything it might still be using.
349 */
350 err = op_cpu_kill(cpu);
351 if (err)
352 pr_warn("CPU%d may not have shut down cleanly: %d\n", cpu, err);
353 }
354
355 /*
356 * Called from the idle thread for the CPU which has been shutdown.
357 *
358 */
cpu_die(void)359 void __noreturn cpu_die(void)
360 {
361 unsigned int cpu = smp_processor_id();
362 const struct cpu_operations *ops = get_cpu_ops(cpu);
363
364 idle_task_exit();
365
366 local_daif_mask();
367
368 /* Tell cpuhp_bp_sync_dead() that this CPU is now safe to dispose of */
369 cpuhp_ap_report_dead();
370
371 /*
372 * Actually shutdown the CPU. This must never fail. The specific hotplug
373 * mechanism must perform all required cache maintenance to ensure that
374 * no dirty lines are lost in the process of shutting down the CPU.
375 */
376 ops->cpu_die(cpu);
377
378 BUG();
379 }
380 #endif
381
__cpu_try_die(int cpu)382 static void __cpu_try_die(int cpu)
383 {
384 #ifdef CONFIG_HOTPLUG_CPU
385 const struct cpu_operations *ops = get_cpu_ops(cpu);
386
387 if (ops && ops->cpu_die)
388 ops->cpu_die(cpu);
389 #endif
390 }
391
392 /*
393 * Kill the calling secondary CPU, early in bringup before it is turned
394 * online.
395 */
cpu_die_early(void)396 void __noreturn cpu_die_early(void)
397 {
398 int cpu = smp_processor_id();
399
400 pr_crit("CPU%d: will not boot\n", cpu);
401
402 /* Mark this CPU absent */
403 set_cpu_present(cpu, 0);
404 rcu_report_dead(cpu);
405
406 if (IS_ENABLED(CONFIG_HOTPLUG_CPU)) {
407 update_cpu_boot_status(CPU_KILL_ME);
408 __cpu_try_die(cpu);
409 }
410
411 update_cpu_boot_status(CPU_STUCK_IN_KERNEL);
412
413 cpu_park_loop();
414 }
415
hyp_mode_check(void)416 static void __init hyp_mode_check(void)
417 {
418 if (is_hyp_mode_available())
419 pr_info("CPU: All CPU(s) started at EL2\n");
420 else if (is_hyp_mode_mismatched())
421 WARN_TAINT(1, TAINT_CPU_OUT_OF_SPEC,
422 "CPU: CPUs started in inconsistent modes");
423 else
424 pr_info("CPU: All CPU(s) started at EL1\n");
425 if (IS_ENABLED(CONFIG_KVM) && !is_kernel_in_hyp_mode()) {
426 kvm_compute_layout();
427 kvm_apply_hyp_relocations();
428 }
429 }
430
smp_cpus_done(unsigned int max_cpus)431 void __init smp_cpus_done(unsigned int max_cpus)
432 {
433 pr_info("SMP: Total of %d processors activated.\n", num_online_cpus());
434 setup_cpu_features();
435 hyp_mode_check();
436 apply_alternatives_all();
437 mark_linear_text_alias_ro();
438 }
439
smp_prepare_boot_cpu(void)440 void __init smp_prepare_boot_cpu(void)
441 {
442 /*
443 * The runtime per-cpu areas have been allocated by
444 * setup_per_cpu_areas(), and CPU0's boot time per-cpu area will be
445 * freed shortly, so we must move over to the runtime per-cpu area.
446 */
447 set_my_cpu_offset(per_cpu_offset(smp_processor_id()));
448 cpuinfo_store_boot_cpu();
449
450 /*
451 * We now know enough about the boot CPU to apply the
452 * alternatives that cannot wait until interrupt handling
453 * and/or scheduling is enabled.
454 */
455 apply_boot_alternatives();
456
457 /* Conditionally switch to GIC PMR for interrupt masking */
458 if (system_uses_irq_prio_masking())
459 init_gic_priority_masking();
460
461 kasan_init_hw_tags();
462 /* Init percpu seeds for random tags after cpus are set up. */
463 kasan_init_sw_tags();
464 }
465
466 /*
467 * Duplicate MPIDRs are a recipe for disaster. Scan all initialized
468 * entries and check for duplicates. If any is found just ignore the
469 * cpu. cpu_logical_map was initialized to INVALID_HWID to avoid
470 * matching valid MPIDR values.
471 */
is_mpidr_duplicate(unsigned int cpu,u64 hwid)472 static bool __init is_mpidr_duplicate(unsigned int cpu, u64 hwid)
473 {
474 unsigned int i;
475
476 for (i = 1; (i < cpu) && (i < NR_CPUS); i++)
477 if (cpu_logical_map(i) == hwid)
478 return true;
479 return false;
480 }
481
482 /*
483 * Initialize cpu operations for a logical cpu and
484 * set it in the possible mask on success
485 */
smp_cpu_setup(int cpu)486 static int __init smp_cpu_setup(int cpu)
487 {
488 const struct cpu_operations *ops;
489
490 if (init_cpu_ops(cpu))
491 return -ENODEV;
492
493 ops = get_cpu_ops(cpu);
494 if (ops->cpu_init(cpu))
495 return -ENODEV;
496
497 set_cpu_possible(cpu, true);
498
499 return 0;
500 }
501
502 static bool bootcpu_valid __initdata;
503 static unsigned int cpu_count = 1;
504
505 #ifdef CONFIG_ACPI
506 static struct acpi_madt_generic_interrupt cpu_madt_gicc[NR_CPUS];
507
acpi_cpu_get_madt_gicc(int cpu)508 struct acpi_madt_generic_interrupt *acpi_cpu_get_madt_gicc(int cpu)
509 {
510 return &cpu_madt_gicc[cpu];
511 }
512 EXPORT_SYMBOL_GPL(acpi_cpu_get_madt_gicc);
513
514 /*
515 * acpi_map_gic_cpu_interface - parse processor MADT entry
516 *
517 * Carry out sanity checks on MADT processor entry and initialize
518 * cpu_logical_map on success
519 */
520 static void __init
acpi_map_gic_cpu_interface(struct acpi_madt_generic_interrupt * processor)521 acpi_map_gic_cpu_interface(struct acpi_madt_generic_interrupt *processor)
522 {
523 u64 hwid = processor->arm_mpidr;
524
525 if (!(processor->flags & ACPI_MADT_ENABLED)) {
526 pr_debug("skipping disabled CPU entry with 0x%llx MPIDR\n", hwid);
527 return;
528 }
529
530 if (hwid & ~MPIDR_HWID_BITMASK || hwid == INVALID_HWID) {
531 pr_err("skipping CPU entry with invalid MPIDR 0x%llx\n", hwid);
532 return;
533 }
534
535 if (is_mpidr_duplicate(cpu_count, hwid)) {
536 pr_err("duplicate CPU MPIDR 0x%llx in MADT\n", hwid);
537 return;
538 }
539
540 /* Check if GICC structure of boot CPU is available in the MADT */
541 if (cpu_logical_map(0) == hwid) {
542 if (bootcpu_valid) {
543 pr_err("duplicate boot CPU MPIDR: 0x%llx in MADT\n",
544 hwid);
545 return;
546 }
547 bootcpu_valid = true;
548 cpu_madt_gicc[0] = *processor;
549 return;
550 }
551
552 if (cpu_count >= NR_CPUS)
553 return;
554
555 /* map the logical cpu id to cpu MPIDR */
556 set_cpu_logical_map(cpu_count, hwid);
557
558 cpu_madt_gicc[cpu_count] = *processor;
559
560 /*
561 * Set-up the ACPI parking protocol cpu entries
562 * while initializing the cpu_logical_map to
563 * avoid parsing MADT entries multiple times for
564 * nothing (ie a valid cpu_logical_map entry should
565 * contain a valid parking protocol data set to
566 * initialize the cpu if the parking protocol is
567 * the only available enable method).
568 */
569 acpi_set_mailbox_entry(cpu_count, processor);
570
571 cpu_count++;
572 }
573
574 static int __init
acpi_parse_gic_cpu_interface(union acpi_subtable_headers * header,const unsigned long end)575 acpi_parse_gic_cpu_interface(union acpi_subtable_headers *header,
576 const unsigned long end)
577 {
578 struct acpi_madt_generic_interrupt *processor;
579
580 processor = (struct acpi_madt_generic_interrupt *)header;
581 if (BAD_MADT_GICC_ENTRY(processor, end))
582 return -EINVAL;
583
584 acpi_table_print_madt_entry(&header->common);
585
586 acpi_map_gic_cpu_interface(processor);
587
588 return 0;
589 }
590
acpi_parse_and_init_cpus(void)591 static void __init acpi_parse_and_init_cpus(void)
592 {
593 int i;
594
595 /*
596 * do a walk of MADT to determine how many CPUs
597 * we have including disabled CPUs, and get information
598 * we need for SMP init.
599 */
600 acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
601 acpi_parse_gic_cpu_interface, 0);
602
603 /*
604 * In ACPI, SMP and CPU NUMA information is provided in separate
605 * static tables, namely the MADT and the SRAT.
606 *
607 * Thus, it is simpler to first create the cpu logical map through
608 * an MADT walk and then map the logical cpus to their node ids
609 * as separate steps.
610 */
611 acpi_map_cpus_to_nodes();
612
613 for (i = 0; i < nr_cpu_ids; i++)
614 early_map_cpu_to_node(i, acpi_numa_get_nid(i));
615 }
616 #else
617 #define acpi_parse_and_init_cpus(...) do { } while (0)
618 #endif
619
620 /*
621 * Enumerate the possible CPU set from the device tree and build the
622 * cpu logical map array containing MPIDR values related to logical
623 * cpus. Assumes that cpu_logical_map(0) has already been initialized.
624 */
of_parse_and_init_cpus(void)625 static void __init of_parse_and_init_cpus(void)
626 {
627 struct device_node *dn;
628
629 for_each_of_cpu_node(dn) {
630 u64 hwid = of_get_cpu_hwid(dn, 0);
631
632 if (hwid & ~MPIDR_HWID_BITMASK)
633 goto next;
634
635 if (is_mpidr_duplicate(cpu_count, hwid)) {
636 pr_err("%pOF: duplicate cpu reg properties in the DT\n",
637 dn);
638 goto next;
639 }
640
641 /*
642 * The numbering scheme requires that the boot CPU
643 * must be assigned logical id 0. Record it so that
644 * the logical map built from DT is validated and can
645 * be used.
646 */
647 if (hwid == cpu_logical_map(0)) {
648 if (bootcpu_valid) {
649 pr_err("%pOF: duplicate boot cpu reg property in DT\n",
650 dn);
651 goto next;
652 }
653
654 bootcpu_valid = true;
655 early_map_cpu_to_node(0, of_node_to_nid(dn));
656
657 /*
658 * cpu_logical_map has already been
659 * initialized and the boot cpu doesn't need
660 * the enable-method so continue without
661 * incrementing cpu.
662 */
663 continue;
664 }
665
666 if (cpu_count >= NR_CPUS)
667 goto next;
668
669 pr_debug("cpu logical map 0x%llx\n", hwid);
670 set_cpu_logical_map(cpu_count, hwid);
671
672 early_map_cpu_to_node(cpu_count, of_node_to_nid(dn));
673 next:
674 cpu_count++;
675 }
676 }
677
678 /*
679 * Enumerate the possible CPU set from the device tree or ACPI and build the
680 * cpu logical map array containing MPIDR values related to logical
681 * cpus. Assumes that cpu_logical_map(0) has already been initialized.
682 */
smp_init_cpus(void)683 void __init smp_init_cpus(void)
684 {
685 int i;
686
687 if (acpi_disabled)
688 of_parse_and_init_cpus();
689 else
690 acpi_parse_and_init_cpus();
691
692 if (cpu_count > nr_cpu_ids)
693 pr_warn("Number of cores (%d) exceeds configured maximum of %u - clipping\n",
694 cpu_count, nr_cpu_ids);
695
696 if (!bootcpu_valid) {
697 pr_err("missing boot CPU MPIDR, not enabling secondaries\n");
698 return;
699 }
700
701 /*
702 * We need to set the cpu_logical_map entries before enabling
703 * the cpus so that cpu processor description entries (DT cpu nodes
704 * and ACPI MADT entries) can be retrieved by matching the cpu hwid
705 * with entries in cpu_logical_map while initializing the cpus.
706 * If the cpu set-up fails, invalidate the cpu_logical_map entry.
707 */
708 for (i = 1; i < nr_cpu_ids; i++) {
709 if (cpu_logical_map(i) != INVALID_HWID) {
710 if (smp_cpu_setup(i))
711 set_cpu_logical_map(i, INVALID_HWID);
712 }
713 }
714 }
715
smp_prepare_cpus(unsigned int max_cpus)716 void __init smp_prepare_cpus(unsigned int max_cpus)
717 {
718 const struct cpu_operations *ops;
719 int err;
720 unsigned int cpu;
721 unsigned int this_cpu;
722
723 init_cpu_topology();
724
725 this_cpu = smp_processor_id();
726 store_cpu_topology(this_cpu);
727 numa_store_cpu_info(this_cpu);
728 numa_add_cpu(this_cpu);
729
730 /*
731 * If UP is mandated by "nosmp" (which implies "maxcpus=0"), don't set
732 * secondary CPUs present.
733 */
734 if (max_cpus == 0)
735 return;
736
737 /*
738 * Initialise the present map (which describes the set of CPUs
739 * actually populated at the present time) and release the
740 * secondaries from the bootloader.
741 */
742 for_each_possible_cpu(cpu) {
743
744 per_cpu(cpu_number, cpu) = cpu;
745
746 if (cpu == smp_processor_id())
747 continue;
748
749 ops = get_cpu_ops(cpu);
750 if (!ops)
751 continue;
752
753 err = ops->cpu_prepare(cpu);
754 if (err)
755 continue;
756
757 set_cpu_present(cpu, true);
758 numa_store_cpu_info(cpu);
759 }
760 }
761
762 static const char *ipi_types[NR_IPI] __tracepoint_string = {
763 [IPI_RESCHEDULE] = "Rescheduling interrupts",
764 [IPI_CALL_FUNC] = "Function call interrupts",
765 [IPI_CPU_STOP] = "CPU stop interrupts",
766 [IPI_CPU_CRASH_STOP] = "CPU stop (for crash dump) interrupts",
767 [IPI_TIMER] = "Timer broadcast interrupts",
768 [IPI_IRQ_WORK] = "IRQ work interrupts",
769 [IPI_WAKEUP] = "CPU wake-up interrupts",
770 };
771
772 static void smp_cross_call(const struct cpumask *target, unsigned int ipinr);
773
774 unsigned long irq_err_count;
775
arch_show_interrupts(struct seq_file * p,int prec)776 int arch_show_interrupts(struct seq_file *p, int prec)
777 {
778 unsigned int cpu, i;
779
780 for (i = 0; i < NR_IPI; i++) {
781 seq_printf(p, "%*s%u:%s", prec - 1, "IPI", i,
782 prec >= 4 ? " " : "");
783 for_each_online_cpu(cpu)
784 seq_printf(p, "%10u ", irq_desc_kstat_cpu(ipi_desc[i], cpu));
785 seq_printf(p, " %s\n", ipi_types[i]);
786 }
787
788 seq_printf(p, "%*s: %10lu\n", prec, "Err", irq_err_count);
789 return 0;
790 }
791
arch_send_call_function_ipi_mask(const struct cpumask * mask)792 void arch_send_call_function_ipi_mask(const struct cpumask *mask)
793 {
794 smp_cross_call(mask, IPI_CALL_FUNC);
795 }
796
arch_send_call_function_single_ipi(int cpu)797 void arch_send_call_function_single_ipi(int cpu)
798 {
799 smp_cross_call(cpumask_of(cpu), IPI_CALL_FUNC);
800 }
801
802 #ifdef CONFIG_ARM64_ACPI_PARKING_PROTOCOL
arch_send_wakeup_ipi_mask(const struct cpumask * mask)803 void arch_send_wakeup_ipi_mask(const struct cpumask *mask)
804 {
805 smp_cross_call(mask, IPI_WAKEUP);
806 }
807 #endif
808
809 #ifdef CONFIG_IRQ_WORK
arch_irq_work_raise(void)810 void arch_irq_work_raise(void)
811 {
812 smp_cross_call(cpumask_of(smp_processor_id()), IPI_IRQ_WORK);
813 }
814 #endif
815
local_cpu_stop(void)816 static void __noreturn local_cpu_stop(void)
817 {
818 set_cpu_online(smp_processor_id(), false);
819
820 local_daif_mask();
821 sdei_mask_local_cpu();
822 cpu_park_loop();
823 }
824
825 /*
826 * We need to implement panic_smp_self_stop() for parallel panic() calls, so
827 * that cpu_online_mask gets correctly updated and smp_send_stop() can skip
828 * CPUs that have already stopped themselves.
829 */
panic_smp_self_stop(void)830 void __noreturn panic_smp_self_stop(void)
831 {
832 local_cpu_stop();
833 }
834
835 #ifdef CONFIG_KEXEC_CORE
836 static atomic_t waiting_for_crash_ipi = ATOMIC_INIT(0);
837 #endif
838
ipi_cpu_crash_stop(unsigned int cpu,struct pt_regs * regs)839 static void __noreturn ipi_cpu_crash_stop(unsigned int cpu, struct pt_regs *regs)
840 {
841 #ifdef CONFIG_KEXEC_CORE
842 crash_save_cpu(regs, cpu);
843
844 atomic_dec(&waiting_for_crash_ipi);
845
846 local_irq_disable();
847 sdei_mask_local_cpu();
848
849 if (IS_ENABLED(CONFIG_HOTPLUG_CPU))
850 __cpu_try_die(cpu);
851
852 /* just in case */
853 cpu_park_loop();
854 #else
855 BUG();
856 #endif
857 }
858
859 /*
860 * Main handler for inter-processor interrupts
861 */
do_handle_IPI(int ipinr)862 static void do_handle_IPI(int ipinr)
863 {
864 unsigned int cpu = smp_processor_id();
865
866 if ((unsigned)ipinr < NR_IPI)
867 trace_ipi_entry(ipi_types[ipinr]);
868
869 switch (ipinr) {
870 case IPI_RESCHEDULE:
871 scheduler_ipi();
872 break;
873
874 case IPI_CALL_FUNC:
875 generic_smp_call_function_interrupt();
876 break;
877
878 case IPI_CPU_STOP:
879 local_cpu_stop();
880 break;
881
882 case IPI_CPU_CRASH_STOP:
883 if (IS_ENABLED(CONFIG_KEXEC_CORE)) {
884 ipi_cpu_crash_stop(cpu, get_irq_regs());
885
886 unreachable();
887 }
888 break;
889
890 #ifdef CONFIG_GENERIC_CLOCKEVENTS_BROADCAST
891 case IPI_TIMER:
892 tick_receive_broadcast();
893 break;
894 #endif
895
896 #ifdef CONFIG_IRQ_WORK
897 case IPI_IRQ_WORK:
898 irq_work_run();
899 break;
900 #endif
901
902 #ifdef CONFIG_ARM64_ACPI_PARKING_PROTOCOL
903 case IPI_WAKEUP:
904 WARN_ONCE(!acpi_parking_protocol_valid(cpu),
905 "CPU%u: Wake-up IPI outside the ACPI parking protocol\n",
906 cpu);
907 break;
908 #endif
909
910 default:
911 pr_crit("CPU%u: Unknown IPI message 0x%x\n", cpu, ipinr);
912 break;
913 }
914
915 if ((unsigned)ipinr < NR_IPI)
916 trace_ipi_exit(ipi_types[ipinr]);
917 }
918
ipi_handler(int irq,void * data)919 static irqreturn_t ipi_handler(int irq, void *data)
920 {
921 do_handle_IPI(irq - ipi_irq_base);
922 return IRQ_HANDLED;
923 }
924
smp_cross_call(const struct cpumask * target,unsigned int ipinr)925 static void smp_cross_call(const struct cpumask *target, unsigned int ipinr)
926 {
927 trace_ipi_raise(target, ipi_types[ipinr]);
928 __ipi_send_mask(ipi_desc[ipinr], target);
929 }
930
ipi_setup(int cpu)931 static void ipi_setup(int cpu)
932 {
933 int i;
934
935 if (WARN_ON_ONCE(!ipi_irq_base))
936 return;
937
938 for (i = 0; i < nr_ipi; i++)
939 enable_percpu_irq(ipi_irq_base + i, 0);
940 }
941
942 #ifdef CONFIG_HOTPLUG_CPU
ipi_teardown(int cpu)943 static void ipi_teardown(int cpu)
944 {
945 int i;
946
947 if (WARN_ON_ONCE(!ipi_irq_base))
948 return;
949
950 for (i = 0; i < nr_ipi; i++)
951 disable_percpu_irq(ipi_irq_base + i);
952 }
953 #endif
954
set_smp_ipi_range(int ipi_base,int n)955 void __init set_smp_ipi_range(int ipi_base, int n)
956 {
957 int i;
958
959 WARN_ON(n < NR_IPI);
960 nr_ipi = min(n, NR_IPI);
961
962 for (i = 0; i < nr_ipi; i++) {
963 int err;
964
965 err = request_percpu_irq(ipi_base + i, ipi_handler,
966 "IPI", &cpu_number);
967 WARN_ON(err);
968
969 ipi_desc[i] = irq_to_desc(ipi_base + i);
970 irq_set_status_flags(ipi_base + i, IRQ_HIDDEN);
971 }
972
973 ipi_irq_base = ipi_base;
974
975 /* Setup the boot CPU immediately */
976 ipi_setup(smp_processor_id());
977 }
978
arch_smp_send_reschedule(int cpu)979 void arch_smp_send_reschedule(int cpu)
980 {
981 smp_cross_call(cpumask_of(cpu), IPI_RESCHEDULE);
982 }
983
984 #ifdef CONFIG_GENERIC_CLOCKEVENTS_BROADCAST
tick_broadcast(const struct cpumask * mask)985 void tick_broadcast(const struct cpumask *mask)
986 {
987 smp_cross_call(mask, IPI_TIMER);
988 }
989 #endif
990
991 /*
992 * The number of CPUs online, not counting this CPU (which may not be
993 * fully online and so not counted in num_online_cpus()).
994 */
num_other_online_cpus(void)995 static inline unsigned int num_other_online_cpus(void)
996 {
997 unsigned int this_cpu_online = cpu_online(smp_processor_id());
998
999 return num_online_cpus() - this_cpu_online;
1000 }
1001
smp_send_stop(void)1002 void smp_send_stop(void)
1003 {
1004 unsigned long timeout;
1005
1006 if (num_other_online_cpus()) {
1007 cpumask_t mask;
1008
1009 cpumask_copy(&mask, cpu_online_mask);
1010 cpumask_clear_cpu(smp_processor_id(), &mask);
1011
1012 if (system_state <= SYSTEM_RUNNING)
1013 pr_crit("SMP: stopping secondary CPUs\n");
1014 smp_cross_call(&mask, IPI_CPU_STOP);
1015 }
1016
1017 /* Wait up to one second for other CPUs to stop */
1018 timeout = USEC_PER_SEC;
1019 while (num_other_online_cpus() && timeout--)
1020 udelay(1);
1021
1022 if (num_other_online_cpus())
1023 pr_warn("SMP: failed to stop secondary CPUs %*pbl\n",
1024 cpumask_pr_args(cpu_online_mask));
1025
1026 sdei_mask_local_cpu();
1027 }
1028
1029 #ifdef CONFIG_KEXEC_CORE
crash_smp_send_stop(void)1030 void crash_smp_send_stop(void)
1031 {
1032 static int cpus_stopped;
1033 cpumask_t mask;
1034 unsigned long timeout;
1035
1036 /*
1037 * This function can be called twice in panic path, but obviously
1038 * we execute this only once.
1039 */
1040 if (cpus_stopped)
1041 return;
1042
1043 cpus_stopped = 1;
1044
1045 /*
1046 * If this cpu is the only one alive at this point in time, online or
1047 * not, there are no stop messages to be sent around, so just back out.
1048 */
1049 if (num_other_online_cpus() == 0)
1050 goto skip_ipi;
1051
1052 cpumask_copy(&mask, cpu_online_mask);
1053 cpumask_clear_cpu(smp_processor_id(), &mask);
1054
1055 atomic_set(&waiting_for_crash_ipi, num_other_online_cpus());
1056
1057 pr_crit("SMP: stopping secondary CPUs\n");
1058 smp_cross_call(&mask, IPI_CPU_CRASH_STOP);
1059
1060 /* Wait up to one second for other CPUs to stop */
1061 timeout = USEC_PER_SEC;
1062 while ((atomic_read(&waiting_for_crash_ipi) > 0) && timeout--)
1063 udelay(1);
1064
1065 if (atomic_read(&waiting_for_crash_ipi) > 0)
1066 pr_warn("SMP: failed to stop secondary CPUs %*pbl\n",
1067 cpumask_pr_args(&mask));
1068
1069 skip_ipi:
1070 sdei_mask_local_cpu();
1071 sdei_handler_abort();
1072 }
1073
smp_crash_stop_failed(void)1074 bool smp_crash_stop_failed(void)
1075 {
1076 return (atomic_read(&waiting_for_crash_ipi) > 0);
1077 }
1078 #endif
1079
have_cpu_die(void)1080 static bool have_cpu_die(void)
1081 {
1082 #ifdef CONFIG_HOTPLUG_CPU
1083 int any_cpu = raw_smp_processor_id();
1084 const struct cpu_operations *ops = get_cpu_ops(any_cpu);
1085
1086 if (ops && ops->cpu_die)
1087 return true;
1088 #endif
1089 return false;
1090 }
1091
cpus_are_stuck_in_kernel(void)1092 bool cpus_are_stuck_in_kernel(void)
1093 {
1094 bool smp_spin_tables = (num_possible_cpus() > 1 && !have_cpu_die());
1095
1096 return !!cpus_stuck_in_kernel || smp_spin_tables ||
1097 is_protected_kvm_enabled();
1098 }
1099