1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
4 */
5
6 #include <linux/clk-provider.h>
7 #include <linux/err.h>
8 #include <linux/kernel.h>
9 #include <linux/module.h>
10 #include <linux/of.h>
11 #include <linux/platform_device.h>
12 #include <soc/qcom/cmd-db.h>
13 #include <soc/qcom/rpmh.h>
14 #include <soc/qcom/tcs.h>
15
16 #include <dt-bindings/clock/qcom,rpmh.h>
17
18 #define CLK_RPMH_ARC_EN_OFFSET 0
19 #define CLK_RPMH_VRM_EN_OFFSET 4
20
21 /**
22 * struct bcm_db - Auxiliary data pertaining to each Bus Clock Manager(BCM)
23 * @unit: divisor used to convert Hz value to an RPMh msg
24 * @width: multiplier used to convert Hz value to an RPMh msg
25 * @vcd: virtual clock domain that this bcm belongs to
26 * @reserved: reserved to pad the struct
27 */
28 struct bcm_db {
29 __le32 unit;
30 __le16 width;
31 u8 vcd;
32 u8 reserved;
33 };
34
35 /**
36 * struct clk_rpmh - individual rpmh clock data structure
37 * @hw: handle between common and hardware-specific interfaces
38 * @res_name: resource name for the rpmh clock
39 * @div: clock divider to compute the clock rate
40 * @res_addr: base address of the rpmh resource within the RPMh
41 * @res_on_val: rpmh clock enable value
42 * @state: rpmh clock requested state
43 * @aggr_state: rpmh clock aggregated state
44 * @last_sent_aggr_state: rpmh clock last aggr state sent to RPMh
45 * @valid_state_mask: mask to determine the state of the rpmh clock
46 * @unit: divisor to convert rate to rpmh msg in magnitudes of Khz
47 * @dev: device to which it is attached
48 * @peer: pointer to the clock rpmh sibling
49 */
50 struct clk_rpmh {
51 struct clk_hw hw;
52 const char *res_name;
53 u8 div;
54 u32 res_addr;
55 u32 res_on_val;
56 u32 state;
57 u32 aggr_state;
58 u32 last_sent_aggr_state;
59 u32 valid_state_mask;
60 u32 unit;
61 struct device *dev;
62 struct clk_rpmh *peer;
63 };
64
65 struct clk_rpmh_desc {
66 struct clk_hw **clks;
67 size_t num_clks;
68 };
69
70 static DEFINE_MUTEX(rpmh_clk_lock);
71
72 #define __DEFINE_CLK_RPMH(_name, _clk_name, _res_name, \
73 _res_en_offset, _res_on, _div) \
74 static struct clk_rpmh clk_rpmh_##_clk_name##_ao; \
75 static struct clk_rpmh clk_rpmh_##_clk_name = { \
76 .res_name = _res_name, \
77 .res_addr = _res_en_offset, \
78 .res_on_val = _res_on, \
79 .div = _div, \
80 .peer = &clk_rpmh_##_clk_name##_ao, \
81 .valid_state_mask = (BIT(RPMH_WAKE_ONLY_STATE) | \
82 BIT(RPMH_ACTIVE_ONLY_STATE) | \
83 BIT(RPMH_SLEEP_STATE)), \
84 .hw.init = &(struct clk_init_data){ \
85 .ops = &clk_rpmh_ops, \
86 .name = #_name, \
87 .parent_data = &(const struct clk_parent_data){ \
88 .fw_name = "xo", \
89 .name = "xo_board", \
90 }, \
91 .num_parents = 1, \
92 }, \
93 }; \
94 static struct clk_rpmh clk_rpmh_##_clk_name##_ao= { \
95 .res_name = _res_name, \
96 .res_addr = _res_en_offset, \
97 .res_on_val = _res_on, \
98 .div = _div, \
99 .peer = &clk_rpmh_##_clk_name, \
100 .valid_state_mask = (BIT(RPMH_WAKE_ONLY_STATE) | \
101 BIT(RPMH_ACTIVE_ONLY_STATE)), \
102 .hw.init = &(struct clk_init_data){ \
103 .ops = &clk_rpmh_ops, \
104 .name = #_name "_ao", \
105 .parent_data = &(const struct clk_parent_data){ \
106 .fw_name = "xo", \
107 .name = "xo_board", \
108 }, \
109 .num_parents = 1, \
110 }, \
111 }
112
113 #define DEFINE_CLK_RPMH_ARC(_name, _res_name, _res_on, _div) \
114 __DEFINE_CLK_RPMH(_name, _name##_##div##_div, _res_name, \
115 CLK_RPMH_ARC_EN_OFFSET, _res_on, _div)
116
117 #define DEFINE_CLK_RPMH_VRM(_name, _suffix, _res_name, _div) \
118 __DEFINE_CLK_RPMH(_name, _name##_suffix, _res_name, \
119 CLK_RPMH_VRM_EN_OFFSET, 1, _div)
120
121 #define DEFINE_CLK_RPMH_BCM(_name, _res_name) \
122 static struct clk_rpmh clk_rpmh_##_name = { \
123 .res_name = _res_name, \
124 .valid_state_mask = BIT(RPMH_ACTIVE_ONLY_STATE), \
125 .div = 1, \
126 .hw.init = &(struct clk_init_data){ \
127 .ops = &clk_rpmh_bcm_ops, \
128 .name = #_name, \
129 }, \
130 }
131
to_clk_rpmh(struct clk_hw * _hw)132 static inline struct clk_rpmh *to_clk_rpmh(struct clk_hw *_hw)
133 {
134 return container_of(_hw, struct clk_rpmh, hw);
135 }
136
has_state_changed(struct clk_rpmh * c,u32 state)137 static inline bool has_state_changed(struct clk_rpmh *c, u32 state)
138 {
139 return (c->last_sent_aggr_state & BIT(state))
140 != (c->aggr_state & BIT(state));
141 }
142
clk_rpmh_send(struct clk_rpmh * c,enum rpmh_state state,struct tcs_cmd * cmd,bool wait)143 static int clk_rpmh_send(struct clk_rpmh *c, enum rpmh_state state,
144 struct tcs_cmd *cmd, bool wait)
145 {
146 if (wait)
147 return rpmh_write(c->dev, state, cmd, 1);
148
149 return rpmh_write_async(c->dev, state, cmd, 1);
150 }
151
clk_rpmh_send_aggregate_command(struct clk_rpmh * c)152 static int clk_rpmh_send_aggregate_command(struct clk_rpmh *c)
153 {
154 struct tcs_cmd cmd = { 0 };
155 u32 cmd_state, on_val;
156 enum rpmh_state state = RPMH_SLEEP_STATE;
157 int ret;
158 bool wait;
159
160 cmd.addr = c->res_addr;
161 cmd_state = c->aggr_state;
162 on_val = c->res_on_val;
163
164 for (; state <= RPMH_ACTIVE_ONLY_STATE; state++) {
165 if (has_state_changed(c, state)) {
166 if (cmd_state & BIT(state))
167 cmd.data = on_val;
168
169 wait = cmd_state && state == RPMH_ACTIVE_ONLY_STATE;
170 ret = clk_rpmh_send(c, state, &cmd, wait);
171 if (ret) {
172 dev_err(c->dev, "set %s state of %s failed: (%d)\n",
173 !state ? "sleep" :
174 state == RPMH_WAKE_ONLY_STATE ?
175 "wake" : "active", c->res_name, ret);
176 return ret;
177 }
178 }
179 }
180
181 c->last_sent_aggr_state = c->aggr_state;
182 c->peer->last_sent_aggr_state = c->last_sent_aggr_state;
183
184 return 0;
185 }
186
187 /*
188 * Update state and aggregate state values based on enable value.
189 */
clk_rpmh_aggregate_state_send_command(struct clk_rpmh * c,bool enable)190 static int clk_rpmh_aggregate_state_send_command(struct clk_rpmh *c,
191 bool enable)
192 {
193 int ret;
194
195 c->state = enable ? c->valid_state_mask : 0;
196 c->aggr_state = c->state | c->peer->state;
197 c->peer->aggr_state = c->aggr_state;
198
199 ret = clk_rpmh_send_aggregate_command(c);
200 if (!ret)
201 return 0;
202
203 if (ret && enable)
204 c->state = 0;
205 else if (ret)
206 c->state = c->valid_state_mask;
207
208 WARN(1, "clk: %s failed to %s\n", c->res_name,
209 enable ? "enable" : "disable");
210 return ret;
211 }
212
clk_rpmh_prepare(struct clk_hw * hw)213 static int clk_rpmh_prepare(struct clk_hw *hw)
214 {
215 struct clk_rpmh *c = to_clk_rpmh(hw);
216 int ret = 0;
217
218 mutex_lock(&rpmh_clk_lock);
219 ret = clk_rpmh_aggregate_state_send_command(c, true);
220 mutex_unlock(&rpmh_clk_lock);
221
222 return ret;
223 }
224
clk_rpmh_unprepare(struct clk_hw * hw)225 static void clk_rpmh_unprepare(struct clk_hw *hw)
226 {
227 struct clk_rpmh *c = to_clk_rpmh(hw);
228
229 mutex_lock(&rpmh_clk_lock);
230 clk_rpmh_aggregate_state_send_command(c, false);
231 mutex_unlock(&rpmh_clk_lock);
232 };
233
clk_rpmh_recalc_rate(struct clk_hw * hw,unsigned long prate)234 static unsigned long clk_rpmh_recalc_rate(struct clk_hw *hw,
235 unsigned long prate)
236 {
237 struct clk_rpmh *r = to_clk_rpmh(hw);
238
239 /*
240 * RPMh clocks have a fixed rate. Return static rate.
241 */
242 return prate / r->div;
243 }
244
245 static const struct clk_ops clk_rpmh_ops = {
246 .prepare = clk_rpmh_prepare,
247 .unprepare = clk_rpmh_unprepare,
248 .recalc_rate = clk_rpmh_recalc_rate,
249 };
250
clk_rpmh_bcm_send_cmd(struct clk_rpmh * c,bool enable)251 static int clk_rpmh_bcm_send_cmd(struct clk_rpmh *c, bool enable)
252 {
253 struct tcs_cmd cmd = { 0 };
254 u32 cmd_state;
255 int ret = 0;
256
257 mutex_lock(&rpmh_clk_lock);
258 if (enable) {
259 cmd_state = 1;
260 if (c->aggr_state)
261 cmd_state = c->aggr_state;
262 } else {
263 cmd_state = 0;
264 }
265
266 cmd_state = min(cmd_state, BCM_TCS_CMD_VOTE_MASK);
267
268 if (c->last_sent_aggr_state != cmd_state) {
269 cmd.addr = c->res_addr;
270 cmd.data = BCM_TCS_CMD(1, enable, 0, cmd_state);
271
272 /*
273 * Send only an active only state request. RPMh continues to
274 * use the active state when we're in sleep/wake state as long
275 * as the sleep/wake state has never been set.
276 */
277 ret = clk_rpmh_send(c, RPMH_ACTIVE_ONLY_STATE, &cmd, enable);
278 if (ret) {
279 dev_err(c->dev, "set active state of %s failed: (%d)\n",
280 c->res_name, ret);
281 } else {
282 c->last_sent_aggr_state = cmd_state;
283 }
284 }
285
286 mutex_unlock(&rpmh_clk_lock);
287
288 return ret;
289 }
290
clk_rpmh_bcm_prepare(struct clk_hw * hw)291 static int clk_rpmh_bcm_prepare(struct clk_hw *hw)
292 {
293 struct clk_rpmh *c = to_clk_rpmh(hw);
294
295 return clk_rpmh_bcm_send_cmd(c, true);
296 }
297
clk_rpmh_bcm_unprepare(struct clk_hw * hw)298 static void clk_rpmh_bcm_unprepare(struct clk_hw *hw)
299 {
300 struct clk_rpmh *c = to_clk_rpmh(hw);
301
302 clk_rpmh_bcm_send_cmd(c, false);
303 }
304
clk_rpmh_bcm_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)305 static int clk_rpmh_bcm_set_rate(struct clk_hw *hw, unsigned long rate,
306 unsigned long parent_rate)
307 {
308 struct clk_rpmh *c = to_clk_rpmh(hw);
309
310 c->aggr_state = rate / c->unit;
311 /*
312 * Since any non-zero value sent to hw would result in enabling the
313 * clock, only send the value if the clock has already been prepared.
314 */
315 if (clk_hw_is_prepared(hw))
316 clk_rpmh_bcm_send_cmd(c, true);
317
318 return 0;
319 }
320
clk_rpmh_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)321 static long clk_rpmh_round_rate(struct clk_hw *hw, unsigned long rate,
322 unsigned long *parent_rate)
323 {
324 return rate;
325 }
326
clk_rpmh_bcm_recalc_rate(struct clk_hw * hw,unsigned long prate)327 static unsigned long clk_rpmh_bcm_recalc_rate(struct clk_hw *hw,
328 unsigned long prate)
329 {
330 struct clk_rpmh *c = to_clk_rpmh(hw);
331
332 return c->aggr_state * c->unit;
333 }
334
335 static const struct clk_ops clk_rpmh_bcm_ops = {
336 .prepare = clk_rpmh_bcm_prepare,
337 .unprepare = clk_rpmh_bcm_unprepare,
338 .set_rate = clk_rpmh_bcm_set_rate,
339 .round_rate = clk_rpmh_round_rate,
340 .recalc_rate = clk_rpmh_bcm_recalc_rate,
341 };
342
343 /* Resource name must match resource id present in cmd-db */
344 DEFINE_CLK_RPMH_ARC(bi_tcxo, "xo.lvl", 0x3, 1);
345 DEFINE_CLK_RPMH_ARC(bi_tcxo, "xo.lvl", 0x3, 2);
346 DEFINE_CLK_RPMH_ARC(bi_tcxo, "xo.lvl", 0x3, 4);
347 DEFINE_CLK_RPMH_ARC(qlink, "qphy.lvl", 0x1, 4);
348
349 DEFINE_CLK_RPMH_VRM(ln_bb_clk1, _a2, "lnbclka1", 2);
350 DEFINE_CLK_RPMH_VRM(ln_bb_clk2, _a2, "lnbclka2", 2);
351 DEFINE_CLK_RPMH_VRM(ln_bb_clk3, _a2, "lnbclka3", 2);
352
353 DEFINE_CLK_RPMH_VRM(ln_bb_clk1, _a4, "lnbclka1", 4);
354 DEFINE_CLK_RPMH_VRM(ln_bb_clk2, _a4, "lnbclka2", 4);
355
356 DEFINE_CLK_RPMH_VRM(ln_bb_clk2, _g4, "lnbclkg2", 4);
357 DEFINE_CLK_RPMH_VRM(ln_bb_clk3, _g4, "lnbclkg3", 4);
358
359 DEFINE_CLK_RPMH_VRM(rf_clk1, _a, "rfclka1", 1);
360 DEFINE_CLK_RPMH_VRM(rf_clk2, _a, "rfclka2", 1);
361 DEFINE_CLK_RPMH_VRM(rf_clk3, _a, "rfclka3", 1);
362 DEFINE_CLK_RPMH_VRM(rf_clk4, _a, "rfclka4", 1);
363 DEFINE_CLK_RPMH_VRM(rf_clk5, _a, "rfclka5", 1);
364
365 DEFINE_CLK_RPMH_VRM(rf_clk1, _d, "rfclkd1", 1);
366 DEFINE_CLK_RPMH_VRM(rf_clk2, _d, "rfclkd2", 1);
367 DEFINE_CLK_RPMH_VRM(rf_clk3, _d, "rfclkd3", 1);
368 DEFINE_CLK_RPMH_VRM(rf_clk4, _d, "rfclkd4", 1);
369
370 DEFINE_CLK_RPMH_VRM(clk1, _a1, "clka1", 1);
371 DEFINE_CLK_RPMH_VRM(clk2, _a1, "clka2", 1);
372 DEFINE_CLK_RPMH_VRM(clk3, _a1, "clka3", 1);
373 DEFINE_CLK_RPMH_VRM(clk4, _a1, "clka4", 1);
374 DEFINE_CLK_RPMH_VRM(clk5, _a1, "clka5", 1);
375
376 DEFINE_CLK_RPMH_VRM(clk6, _a2, "clka6", 2);
377 DEFINE_CLK_RPMH_VRM(clk7, _a2, "clka7", 2);
378 DEFINE_CLK_RPMH_VRM(clk8, _a2, "clka8", 2);
379
380 DEFINE_CLK_RPMH_VRM(div_clk1, _div2, "divclka1", 2);
381
382 DEFINE_CLK_RPMH_BCM(ce, "CE0");
383 DEFINE_CLK_RPMH_BCM(hwkm, "HK0");
384 DEFINE_CLK_RPMH_BCM(ipa, "IP0");
385 DEFINE_CLK_RPMH_BCM(pka, "PKA0");
386 DEFINE_CLK_RPMH_BCM(qpic_clk, "QP0");
387
388 static struct clk_hw *sar2130p_rpmh_clocks[] = {
389 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div1.hw,
390 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div1_ao.hw,
391 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_a.hw,
392 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_a_ao.hw,
393 };
394
395 static const struct clk_rpmh_desc clk_rpmh_sar2130p = {
396 .clks = sar2130p_rpmh_clocks,
397 .num_clks = ARRAY_SIZE(sar2130p_rpmh_clocks),
398 };
399
400 static struct clk_hw *sdm845_rpmh_clocks[] = {
401 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div2.hw,
402 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div2_ao.hw,
403 [RPMH_LN_BB_CLK2] = &clk_rpmh_ln_bb_clk2_a2.hw,
404 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_ln_bb_clk2_a2_ao.hw,
405 [RPMH_LN_BB_CLK3] = &clk_rpmh_ln_bb_clk3_a2.hw,
406 [RPMH_LN_BB_CLK3_A] = &clk_rpmh_ln_bb_clk3_a2_ao.hw,
407 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_a.hw,
408 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_a_ao.hw,
409 [RPMH_RF_CLK2] = &clk_rpmh_rf_clk2_a.hw,
410 [RPMH_RF_CLK2_A] = &clk_rpmh_rf_clk2_a_ao.hw,
411 [RPMH_RF_CLK3] = &clk_rpmh_rf_clk3_a.hw,
412 [RPMH_RF_CLK3_A] = &clk_rpmh_rf_clk3_a_ao.hw,
413 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
414 [RPMH_CE_CLK] = &clk_rpmh_ce.hw,
415 };
416
417 static const struct clk_rpmh_desc clk_rpmh_sdm845 = {
418 .clks = sdm845_rpmh_clocks,
419 .num_clks = ARRAY_SIZE(sdm845_rpmh_clocks),
420 };
421
422 static struct clk_hw *sa8775p_rpmh_clocks[] = {
423 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div2.hw,
424 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div2_ao.hw,
425 [RPMH_LN_BB_CLK1] = &clk_rpmh_ln_bb_clk1_a2.hw,
426 [RPMH_LN_BB_CLK2] = &clk_rpmh_ln_bb_clk2_a2.hw,
427 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_ln_bb_clk2_a4_ao.hw,
428 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
429 [RPMH_PKA_CLK] = &clk_rpmh_pka.hw,
430 [RPMH_HWKM_CLK] = &clk_rpmh_hwkm.hw,
431 };
432
433 static const struct clk_rpmh_desc clk_rpmh_sa8775p = {
434 .clks = sa8775p_rpmh_clocks,
435 .num_clks = ARRAY_SIZE(sa8775p_rpmh_clocks),
436 };
437
438 static struct clk_hw *sdm670_rpmh_clocks[] = {
439 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div2.hw,
440 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div2_ao.hw,
441 [RPMH_LN_BB_CLK2] = &clk_rpmh_ln_bb_clk2_a2.hw,
442 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_ln_bb_clk2_a2_ao.hw,
443 [RPMH_LN_BB_CLK3] = &clk_rpmh_ln_bb_clk3_a2.hw,
444 [RPMH_LN_BB_CLK3_A] = &clk_rpmh_ln_bb_clk3_a2_ao.hw,
445 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_a.hw,
446 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_a_ao.hw,
447 [RPMH_RF_CLK2] = &clk_rpmh_rf_clk2_a.hw,
448 [RPMH_RF_CLK2_A] = &clk_rpmh_rf_clk2_a_ao.hw,
449 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
450 [RPMH_CE_CLK] = &clk_rpmh_ce.hw,
451 };
452
453 static const struct clk_rpmh_desc clk_rpmh_sdm670 = {
454 .clks = sdm670_rpmh_clocks,
455 .num_clks = ARRAY_SIZE(sdm670_rpmh_clocks),
456 };
457
458 static struct clk_hw *sdx55_rpmh_clocks[] = {
459 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div2.hw,
460 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div2_ao.hw,
461 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_d.hw,
462 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_d_ao.hw,
463 [RPMH_RF_CLK2] = &clk_rpmh_rf_clk2_d.hw,
464 [RPMH_RF_CLK2_A] = &clk_rpmh_rf_clk2_d_ao.hw,
465 [RPMH_QPIC_CLK] = &clk_rpmh_qpic_clk.hw,
466 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
467 };
468
469 static const struct clk_rpmh_desc clk_rpmh_sdx55 = {
470 .clks = sdx55_rpmh_clocks,
471 .num_clks = ARRAY_SIZE(sdx55_rpmh_clocks),
472 };
473
474 static struct clk_hw *sm8150_rpmh_clocks[] = {
475 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div2.hw,
476 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div2_ao.hw,
477 [RPMH_LN_BB_CLK2] = &clk_rpmh_ln_bb_clk2_a2.hw,
478 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_ln_bb_clk2_a2_ao.hw,
479 [RPMH_LN_BB_CLK3] = &clk_rpmh_ln_bb_clk3_a2.hw,
480 [RPMH_LN_BB_CLK3_A] = &clk_rpmh_ln_bb_clk3_a2_ao.hw,
481 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_a.hw,
482 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_a_ao.hw,
483 [RPMH_RF_CLK2] = &clk_rpmh_rf_clk2_a.hw,
484 [RPMH_RF_CLK2_A] = &clk_rpmh_rf_clk2_a_ao.hw,
485 [RPMH_RF_CLK3] = &clk_rpmh_rf_clk3_a.hw,
486 [RPMH_RF_CLK3_A] = &clk_rpmh_rf_clk3_a_ao.hw,
487 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
488 };
489
490 static const struct clk_rpmh_desc clk_rpmh_sm8150 = {
491 .clks = sm8150_rpmh_clocks,
492 .num_clks = ARRAY_SIZE(sm8150_rpmh_clocks),
493 };
494
495 static struct clk_hw *sc7180_rpmh_clocks[] = {
496 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div2.hw,
497 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div2_ao.hw,
498 [RPMH_LN_BB_CLK2] = &clk_rpmh_ln_bb_clk2_a2.hw,
499 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_ln_bb_clk2_a2_ao.hw,
500 [RPMH_LN_BB_CLK3] = &clk_rpmh_ln_bb_clk3_a2.hw,
501 [RPMH_LN_BB_CLK3_A] = &clk_rpmh_ln_bb_clk3_a2_ao.hw,
502 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_a.hw,
503 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_a_ao.hw,
504 [RPMH_RF_CLK2] = &clk_rpmh_rf_clk2_a.hw,
505 [RPMH_RF_CLK2_A] = &clk_rpmh_rf_clk2_a_ao.hw,
506 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
507 };
508
509 static const struct clk_rpmh_desc clk_rpmh_sc7180 = {
510 .clks = sc7180_rpmh_clocks,
511 .num_clks = ARRAY_SIZE(sc7180_rpmh_clocks),
512 };
513
514 static struct clk_hw *sc8180x_rpmh_clocks[] = {
515 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div2.hw,
516 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div2_ao.hw,
517 [RPMH_LN_BB_CLK2] = &clk_rpmh_ln_bb_clk2_a2.hw,
518 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_ln_bb_clk2_a2_ao.hw,
519 [RPMH_LN_BB_CLK3] = &clk_rpmh_ln_bb_clk3_a2.hw,
520 [RPMH_LN_BB_CLK3_A] = &clk_rpmh_ln_bb_clk3_a2_ao.hw,
521 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_d.hw,
522 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_d_ao.hw,
523 [RPMH_RF_CLK2] = &clk_rpmh_rf_clk2_d.hw,
524 [RPMH_RF_CLK2_A] = &clk_rpmh_rf_clk2_d_ao.hw,
525 [RPMH_RF_CLK3] = &clk_rpmh_rf_clk3_d.hw,
526 [RPMH_RF_CLK3_A] = &clk_rpmh_rf_clk3_d_ao.hw,
527 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
528 };
529
530 static const struct clk_rpmh_desc clk_rpmh_sc8180x = {
531 .clks = sc8180x_rpmh_clocks,
532 .num_clks = ARRAY_SIZE(sc8180x_rpmh_clocks),
533 };
534
535 static struct clk_hw *sm8250_rpmh_clocks[] = {
536 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div2.hw,
537 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div2_ao.hw,
538 [RPMH_LN_BB_CLK1] = &clk_rpmh_ln_bb_clk1_a2.hw,
539 [RPMH_LN_BB_CLK1_A] = &clk_rpmh_ln_bb_clk1_a2_ao.hw,
540 [RPMH_LN_BB_CLK2] = &clk_rpmh_ln_bb_clk2_a2.hw,
541 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_ln_bb_clk2_a2_ao.hw,
542 [RPMH_LN_BB_CLK3] = &clk_rpmh_ln_bb_clk3_a2.hw,
543 [RPMH_LN_BB_CLK3_A] = &clk_rpmh_ln_bb_clk3_a2_ao.hw,
544 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_a.hw,
545 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_a_ao.hw,
546 [RPMH_RF_CLK3] = &clk_rpmh_rf_clk3_a.hw,
547 [RPMH_RF_CLK3_A] = &clk_rpmh_rf_clk3_a_ao.hw,
548 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
549 };
550
551 static const struct clk_rpmh_desc clk_rpmh_sm8250 = {
552 .clks = sm8250_rpmh_clocks,
553 .num_clks = ARRAY_SIZE(sm8250_rpmh_clocks),
554 };
555
556 static struct clk_hw *sm8350_rpmh_clocks[] = {
557 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div2.hw,
558 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div2_ao.hw,
559 [RPMH_DIV_CLK1] = &clk_rpmh_div_clk1_div2.hw,
560 [RPMH_DIV_CLK1_A] = &clk_rpmh_div_clk1_div2_ao.hw,
561 [RPMH_LN_BB_CLK1] = &clk_rpmh_ln_bb_clk1_a2.hw,
562 [RPMH_LN_BB_CLK1_A] = &clk_rpmh_ln_bb_clk1_a2_ao.hw,
563 [RPMH_LN_BB_CLK2] = &clk_rpmh_ln_bb_clk2_a2.hw,
564 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_ln_bb_clk2_a2_ao.hw,
565 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_a.hw,
566 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_a_ao.hw,
567 [RPMH_RF_CLK3] = &clk_rpmh_rf_clk3_a.hw,
568 [RPMH_RF_CLK3_A] = &clk_rpmh_rf_clk3_a_ao.hw,
569 [RPMH_RF_CLK4] = &clk_rpmh_rf_clk4_a.hw,
570 [RPMH_RF_CLK4_A] = &clk_rpmh_rf_clk4_a_ao.hw,
571 [RPMH_RF_CLK5] = &clk_rpmh_rf_clk5_a.hw,
572 [RPMH_RF_CLK5_A] = &clk_rpmh_rf_clk5_a_ao.hw,
573 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
574 [RPMH_PKA_CLK] = &clk_rpmh_pka.hw,
575 [RPMH_HWKM_CLK] = &clk_rpmh_hwkm.hw,
576 };
577
578 static const struct clk_rpmh_desc clk_rpmh_sm8350 = {
579 .clks = sm8350_rpmh_clocks,
580 .num_clks = ARRAY_SIZE(sm8350_rpmh_clocks),
581 };
582
583 static struct clk_hw *sc8280xp_rpmh_clocks[] = {
584 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div2.hw,
585 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div2_ao.hw,
586 [RPMH_LN_BB_CLK3] = &clk_rpmh_ln_bb_clk3_a2.hw,
587 [RPMH_LN_BB_CLK3_A] = &clk_rpmh_ln_bb_clk3_a2_ao.hw,
588 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
589 [RPMH_PKA_CLK] = &clk_rpmh_pka.hw,
590 [RPMH_HWKM_CLK] = &clk_rpmh_hwkm.hw,
591 };
592
593 static const struct clk_rpmh_desc clk_rpmh_sc8280xp = {
594 .clks = sc8280xp_rpmh_clocks,
595 .num_clks = ARRAY_SIZE(sc8280xp_rpmh_clocks),
596 };
597
598 static struct clk_hw *sm8450_rpmh_clocks[] = {
599 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div4.hw,
600 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div4_ao.hw,
601 [RPMH_LN_BB_CLK1] = &clk_rpmh_ln_bb_clk1_a4.hw,
602 [RPMH_LN_BB_CLK1_A] = &clk_rpmh_ln_bb_clk1_a4_ao.hw,
603 [RPMH_LN_BB_CLK2] = &clk_rpmh_ln_bb_clk2_a4.hw,
604 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_ln_bb_clk2_a4_ao.hw,
605 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_a.hw,
606 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_a_ao.hw,
607 [RPMH_RF_CLK2] = &clk_rpmh_rf_clk2_a.hw,
608 [RPMH_RF_CLK2_A] = &clk_rpmh_rf_clk2_a_ao.hw,
609 [RPMH_RF_CLK3] = &clk_rpmh_rf_clk3_a.hw,
610 [RPMH_RF_CLK3_A] = &clk_rpmh_rf_clk3_a_ao.hw,
611 [RPMH_RF_CLK4] = &clk_rpmh_rf_clk4_a.hw,
612 [RPMH_RF_CLK4_A] = &clk_rpmh_rf_clk4_a_ao.hw,
613 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
614 };
615
616 static const struct clk_rpmh_desc clk_rpmh_sm8450 = {
617 .clks = sm8450_rpmh_clocks,
618 .num_clks = ARRAY_SIZE(sm8450_rpmh_clocks),
619 };
620
621 static struct clk_hw *sm8550_rpmh_clocks[] = {
622 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div2.hw,
623 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div2_ao.hw,
624 [RPMH_LN_BB_CLK1] = &clk_rpmh_clk6_a2.hw,
625 [RPMH_LN_BB_CLK1_A] = &clk_rpmh_clk6_a2_ao.hw,
626 [RPMH_LN_BB_CLK2] = &clk_rpmh_clk7_a2.hw,
627 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_clk7_a2_ao.hw,
628 [RPMH_LN_BB_CLK3] = &clk_rpmh_clk8_a2.hw,
629 [RPMH_LN_BB_CLK3_A] = &clk_rpmh_clk8_a2_ao.hw,
630 [RPMH_RF_CLK1] = &clk_rpmh_clk1_a1.hw,
631 [RPMH_RF_CLK1_A] = &clk_rpmh_clk1_a1_ao.hw,
632 [RPMH_RF_CLK2] = &clk_rpmh_clk2_a1.hw,
633 [RPMH_RF_CLK2_A] = &clk_rpmh_clk2_a1_ao.hw,
634 [RPMH_RF_CLK3] = &clk_rpmh_clk3_a1.hw,
635 [RPMH_RF_CLK3_A] = &clk_rpmh_clk3_a1_ao.hw,
636 [RPMH_RF_CLK4] = &clk_rpmh_clk4_a1.hw,
637 [RPMH_RF_CLK4_A] = &clk_rpmh_clk4_a1_ao.hw,
638 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
639 };
640
641 static const struct clk_rpmh_desc clk_rpmh_sm8550 = {
642 .clks = sm8550_rpmh_clocks,
643 .num_clks = ARRAY_SIZE(sm8550_rpmh_clocks),
644 };
645
646 static struct clk_hw *sc7280_rpmh_clocks[] = {
647 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div4.hw,
648 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div4_ao.hw,
649 [RPMH_LN_BB_CLK2] = &clk_rpmh_ln_bb_clk2_a2.hw,
650 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_ln_bb_clk2_a2_ao.hw,
651 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_a.hw,
652 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_a_ao.hw,
653 [RPMH_RF_CLK3] = &clk_rpmh_rf_clk3_a.hw,
654 [RPMH_RF_CLK3_A] = &clk_rpmh_rf_clk3_a_ao.hw,
655 [RPMH_RF_CLK4] = &clk_rpmh_rf_clk4_a.hw,
656 [RPMH_RF_CLK4_A] = &clk_rpmh_rf_clk4_a_ao.hw,
657 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
658 [RPMH_PKA_CLK] = &clk_rpmh_pka.hw,
659 [RPMH_HWKM_CLK] = &clk_rpmh_hwkm.hw,
660 };
661
662 static const struct clk_rpmh_desc clk_rpmh_sc7280 = {
663 .clks = sc7280_rpmh_clocks,
664 .num_clks = ARRAY_SIZE(sc7280_rpmh_clocks),
665 };
666
667 static struct clk_hw *sm6350_rpmh_clocks[] = {
668 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div4.hw,
669 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div4_ao.hw,
670 [RPMH_LN_BB_CLK2] = &clk_rpmh_ln_bb_clk2_g4.hw,
671 [RPMH_LN_BB_CLK2_A] = &clk_rpmh_ln_bb_clk2_g4_ao.hw,
672 [RPMH_LN_BB_CLK3] = &clk_rpmh_ln_bb_clk3_g4.hw,
673 [RPMH_LN_BB_CLK3_A] = &clk_rpmh_ln_bb_clk3_g4_ao.hw,
674 [RPMH_QLINK_CLK] = &clk_rpmh_qlink_div4.hw,
675 [RPMH_QLINK_CLK_A] = &clk_rpmh_qlink_div4_ao.hw,
676 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
677 };
678
679 static const struct clk_rpmh_desc clk_rpmh_sm6350 = {
680 .clks = sm6350_rpmh_clocks,
681 .num_clks = ARRAY_SIZE(sm6350_rpmh_clocks),
682 };
683
684 static struct clk_hw *sdx65_rpmh_clocks[] = {
685 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div4.hw,
686 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div4_ao.hw,
687 [RPMH_LN_BB_CLK1] = &clk_rpmh_ln_bb_clk1_a4.hw,
688 [RPMH_LN_BB_CLK1_A] = &clk_rpmh_ln_bb_clk1_a4_ao.hw,
689 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_a.hw,
690 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_a_ao.hw,
691 [RPMH_RF_CLK2] = &clk_rpmh_rf_clk2_a.hw,
692 [RPMH_RF_CLK2_A] = &clk_rpmh_rf_clk2_a_ao.hw,
693 [RPMH_RF_CLK3] = &clk_rpmh_rf_clk3_a.hw,
694 [RPMH_RF_CLK3_A] = &clk_rpmh_rf_clk3_a_ao.hw,
695 [RPMH_RF_CLK4] = &clk_rpmh_rf_clk4_a.hw,
696 [RPMH_RF_CLK4_A] = &clk_rpmh_rf_clk4_a_ao.hw,
697 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
698 [RPMH_QPIC_CLK] = &clk_rpmh_qpic_clk.hw,
699 };
700
701 static const struct clk_rpmh_desc clk_rpmh_sdx65 = {
702 .clks = sdx65_rpmh_clocks,
703 .num_clks = ARRAY_SIZE(sdx65_rpmh_clocks),
704 };
705
706 static struct clk_hw *qdu1000_rpmh_clocks[] = {
707 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div1.hw,
708 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div1_ao.hw,
709 };
710
711 static const struct clk_rpmh_desc clk_rpmh_qdu1000 = {
712 .clks = qdu1000_rpmh_clocks,
713 .num_clks = ARRAY_SIZE(qdu1000_rpmh_clocks),
714 };
715
716 static struct clk_hw *sdx75_rpmh_clocks[] = {
717 [RPMH_CXO_CLK] = &clk_rpmh_bi_tcxo_div4.hw,
718 [RPMH_CXO_CLK_A] = &clk_rpmh_bi_tcxo_div4_ao.hw,
719 [RPMH_RF_CLK1] = &clk_rpmh_rf_clk1_a.hw,
720 [RPMH_RF_CLK1_A] = &clk_rpmh_rf_clk1_a_ao.hw,
721 [RPMH_RF_CLK2] = &clk_rpmh_rf_clk2_a.hw,
722 [RPMH_RF_CLK2_A] = &clk_rpmh_rf_clk2_a_ao.hw,
723 [RPMH_RF_CLK3] = &clk_rpmh_rf_clk3_a.hw,
724 [RPMH_RF_CLK3_A] = &clk_rpmh_rf_clk3_a_ao.hw,
725 [RPMH_QPIC_CLK] = &clk_rpmh_qpic_clk.hw,
726 [RPMH_IPA_CLK] = &clk_rpmh_ipa.hw,
727 };
728
729 static const struct clk_rpmh_desc clk_rpmh_sdx75 = {
730 .clks = sdx75_rpmh_clocks,
731 .num_clks = ARRAY_SIZE(sdx75_rpmh_clocks),
732 };
733
of_clk_rpmh_hw_get(struct of_phandle_args * clkspec,void * data)734 static struct clk_hw *of_clk_rpmh_hw_get(struct of_phandle_args *clkspec,
735 void *data)
736 {
737 struct clk_rpmh_desc *rpmh = data;
738 unsigned int idx = clkspec->args[0];
739
740 if (idx >= rpmh->num_clks) {
741 pr_err("%s: invalid index %u\n", __func__, idx);
742 return ERR_PTR(-EINVAL);
743 }
744
745 return rpmh->clks[idx];
746 }
747
clk_rpmh_probe(struct platform_device * pdev)748 static int clk_rpmh_probe(struct platform_device *pdev)
749 {
750 struct clk_hw **hw_clks;
751 struct clk_rpmh *rpmh_clk;
752 const struct clk_rpmh_desc *desc;
753 int ret, i;
754
755 desc = of_device_get_match_data(&pdev->dev);
756 if (!desc)
757 return -ENODEV;
758
759 hw_clks = desc->clks;
760
761 for (i = 0; i < desc->num_clks; i++) {
762 const char *name;
763 u32 res_addr;
764 size_t aux_data_len;
765 const struct bcm_db *data;
766
767 if (!hw_clks[i])
768 continue;
769
770 name = hw_clks[i]->init->name;
771
772 rpmh_clk = to_clk_rpmh(hw_clks[i]);
773 res_addr = cmd_db_read_addr(rpmh_clk->res_name);
774 if (!res_addr) {
775 dev_err(&pdev->dev, "missing RPMh resource address for %s\n",
776 rpmh_clk->res_name);
777 return -ENODEV;
778 }
779
780 data = cmd_db_read_aux_data(rpmh_clk->res_name, &aux_data_len);
781 if (IS_ERR(data)) {
782 ret = PTR_ERR(data);
783 dev_err(&pdev->dev,
784 "error reading RPMh aux data for %s (%d)\n",
785 rpmh_clk->res_name, ret);
786 return ret;
787 }
788
789 /* Convert unit from Khz to Hz */
790 if (aux_data_len == sizeof(*data))
791 rpmh_clk->unit = le32_to_cpu(data->unit) * 1000ULL;
792
793 rpmh_clk->res_addr += res_addr;
794 rpmh_clk->dev = &pdev->dev;
795
796 ret = devm_clk_hw_register(&pdev->dev, hw_clks[i]);
797 if (ret) {
798 dev_err(&pdev->dev, "failed to register %s\n", name);
799 return ret;
800 }
801 }
802
803 /* typecast to silence compiler warning */
804 ret = devm_of_clk_add_hw_provider(&pdev->dev, of_clk_rpmh_hw_get,
805 (void *)desc);
806 if (ret) {
807 dev_err(&pdev->dev, "Failed to add clock provider\n");
808 return ret;
809 }
810
811 dev_dbg(&pdev->dev, "Registered RPMh clocks\n");
812
813 return 0;
814 }
815
816 static const struct of_device_id clk_rpmh_match_table[] = {
817 { .compatible = "qcom,qdu1000-rpmh-clk", .data = &clk_rpmh_qdu1000},
818 { .compatible = "qcom,sa8775p-rpmh-clk", .data = &clk_rpmh_sa8775p},
819 { .compatible = "qcom,sar2130p-rpmh-clk", .data = &clk_rpmh_sar2130p},
820 { .compatible = "qcom,sc7180-rpmh-clk", .data = &clk_rpmh_sc7180},
821 { .compatible = "qcom,sc8180x-rpmh-clk", .data = &clk_rpmh_sc8180x},
822 { .compatible = "qcom,sc8280xp-rpmh-clk", .data = &clk_rpmh_sc8280xp},
823 { .compatible = "qcom,sdm845-rpmh-clk", .data = &clk_rpmh_sdm845},
824 { .compatible = "qcom,sdm670-rpmh-clk", .data = &clk_rpmh_sdm670},
825 { .compatible = "qcom,sdx55-rpmh-clk", .data = &clk_rpmh_sdx55},
826 { .compatible = "qcom,sdx65-rpmh-clk", .data = &clk_rpmh_sdx65},
827 { .compatible = "qcom,sdx75-rpmh-clk", .data = &clk_rpmh_sdx75},
828 { .compatible = "qcom,sm6350-rpmh-clk", .data = &clk_rpmh_sm6350},
829 { .compatible = "qcom,sm8150-rpmh-clk", .data = &clk_rpmh_sm8150},
830 { .compatible = "qcom,sm8250-rpmh-clk", .data = &clk_rpmh_sm8250},
831 { .compatible = "qcom,sm8350-rpmh-clk", .data = &clk_rpmh_sm8350},
832 { .compatible = "qcom,sm8450-rpmh-clk", .data = &clk_rpmh_sm8450},
833 { .compatible = "qcom,sm8550-rpmh-clk", .data = &clk_rpmh_sm8550},
834 { .compatible = "qcom,sc7280-rpmh-clk", .data = &clk_rpmh_sc7280},
835 { }
836 };
837 MODULE_DEVICE_TABLE(of, clk_rpmh_match_table);
838
839 static struct platform_driver clk_rpmh_driver = {
840 .probe = clk_rpmh_probe,
841 .driver = {
842 .name = "clk-rpmh",
843 .of_match_table = clk_rpmh_match_table,
844 },
845 };
846
clk_rpmh_init(void)847 static int __init clk_rpmh_init(void)
848 {
849 return platform_driver_register(&clk_rpmh_driver);
850 }
851 core_initcall(clk_rpmh_init);
852
clk_rpmh_exit(void)853 static void __exit clk_rpmh_exit(void)
854 {
855 platform_driver_unregister(&clk_rpmh_driver);
856 }
857 module_exit(clk_rpmh_exit);
858
859 MODULE_DESCRIPTION("QCOM RPMh Clock Driver");
860 MODULE_LICENSE("GPL v2");
861