1 /*
2 * Marvell Armada 370 and Armada XP SoC IRQ handling
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Lior Amsalem <alior@marvell.com>
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9 * Ben Dooks <ben.dooks@codethink.co.uk>
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 */
15
16 #include <linux/kernel.h>
17 #include <linux/module.h>
18 #include <linux/init.h>
19 #include <linux/irq.h>
20 #include <linux/interrupt.h>
21 #include <linux/irqchip.h>
22 #include <linux/irqchip/chained_irq.h>
23 #include <linux/cpu.h>
24 #include <linux/io.h>
25 #include <linux/of_address.h>
26 #include <linux/of_irq.h>
27 #include <linux/of_pci.h>
28 #include <linux/irqdomain.h>
29 #include <linux/slab.h>
30 #include <linux/syscore_ops.h>
31 #include <linux/msi.h>
32 #include <asm/mach/arch.h>
33 #include <asm/exception.h>
34 #include <asm/smp_plat.h>
35 #include <asm/mach/irq.h>
36
37 /*
38 * Overall diagram of the Armada XP interrupt controller:
39 *
40 * To CPU 0 To CPU 1
41 *
42 * /\ /\
43 * || ||
44 * +---------------+ +---------------+
45 * | | | |
46 * | per-CPU | | per-CPU |
47 * | mask/unmask | | mask/unmask |
48 * | CPU0 | | CPU1 |
49 * | | | |
50 * +---------------+ +---------------+
51 * /\ /\
52 * || ||
53 * \\_______________________//
54 * ||
55 * +-------------------+
56 * | |
57 * | Global interrupt |
58 * | mask/unmask |
59 * | |
60 * +-------------------+
61 * /\
62 * ||
63 * interrupt from
64 * device
65 *
66 * The "global interrupt mask/unmask" is modified using the
67 * ARMADA_370_XP_INT_SET_ENABLE_OFFS and
68 * ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS registers, which are relative
69 * to "main_int_base".
70 *
71 * The "per-CPU mask/unmask" is modified using the
72 * ARMADA_370_XP_INT_SET_MASK_OFFS and
73 * ARMADA_370_XP_INT_CLEAR_MASK_OFFS registers, which are relative to
74 * "per_cpu_int_base". This base address points to a special address,
75 * which automatically accesses the registers of the current CPU.
76 *
77 * The per-CPU mask/unmask can also be adjusted using the global
78 * per-interrupt ARMADA_370_XP_INT_SOURCE_CTL register, which we use
79 * to configure interrupt affinity.
80 *
81 * Due to this model, all interrupts need to be mask/unmasked at two
82 * different levels: at the global level and at the per-CPU level.
83 *
84 * This driver takes the following approach to deal with this:
85 *
86 * - For global interrupts:
87 *
88 * At ->map() time, a global interrupt is unmasked at the per-CPU
89 * mask/unmask level. It is therefore unmasked at this level for
90 * the current CPU, running the ->map() code. This allows to have
91 * the interrupt unmasked at this level in non-SMP
92 * configurations. In SMP configurations, the ->set_affinity()
93 * callback is called, which using the
94 * ARMADA_370_XP_INT_SOURCE_CTL() readjusts the per-CPU mask/unmask
95 * for the interrupt.
96 *
97 * The ->mask() and ->unmask() operations only mask/unmask the
98 * interrupt at the "global" level.
99 *
100 * So, a global interrupt is enabled at the per-CPU level as soon
101 * as it is mapped. At run time, the masking/unmasking takes place
102 * at the global level.
103 *
104 * - For per-CPU interrupts
105 *
106 * At ->map() time, a per-CPU interrupt is unmasked at the global
107 * mask/unmask level.
108 *
109 * The ->mask() and ->unmask() operations mask/unmask the interrupt
110 * at the per-CPU level.
111 *
112 * So, a per-CPU interrupt is enabled at the global level as soon
113 * as it is mapped. At run time, the masking/unmasking takes place
114 * at the per-CPU level.
115 */
116
117 /* Registers relative to main_int_base */
118 #define ARMADA_370_XP_INT_CONTROL (0x00)
119 #define ARMADA_370_XP_SW_TRIG_INT_OFFS (0x04)
120 #define ARMADA_370_XP_INT_SET_ENABLE_OFFS (0x30)
121 #define ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS (0x34)
122 #define ARMADA_370_XP_INT_SOURCE_CTL(irq) (0x100 + irq*4)
123 #define ARMADA_370_XP_INT_SOURCE_CPU_MASK 0xF
124 #define ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid) ((BIT(0) | BIT(8)) << cpuid)
125
126 /* Registers relative to per_cpu_int_base */
127 #define ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS (0x08)
128 #define ARMADA_370_XP_IN_DRBEL_MSK_OFFS (0x0c)
129 #define ARMADA_375_PPI_CAUSE (0x10)
130 #define ARMADA_370_XP_CPU_INTACK_OFFS (0x44)
131 #define ARMADA_370_XP_INT_SET_MASK_OFFS (0x48)
132 #define ARMADA_370_XP_INT_CLEAR_MASK_OFFS (0x4C)
133 #define ARMADA_370_XP_INT_FABRIC_MASK_OFFS (0x54)
134 #define ARMADA_370_XP_INT_CAUSE_PERF(cpu) (1 << cpu)
135
136 #define ARMADA_370_XP_MAX_PER_CPU_IRQS (28)
137
138 #define IPI_DOORBELL_START (0)
139 #define IPI_DOORBELL_END (8)
140 #define IPI_DOORBELL_MASK 0xFF
141 #define PCI_MSI_DOORBELL_START (16)
142 #define PCI_MSI_DOORBELL_NR (16)
143 #define PCI_MSI_DOORBELL_END (32)
144 #define PCI_MSI_DOORBELL_MASK 0xFFFF0000
145
146 static void __iomem *per_cpu_int_base;
147 static void __iomem *main_int_base;
148 static struct irq_domain *armada_370_xp_mpic_domain;
149 static u32 doorbell_mask_reg;
150 static int parent_irq;
151 #ifdef CONFIG_PCI_MSI
152 static struct irq_domain *armada_370_xp_msi_domain;
153 static struct irq_domain *armada_370_xp_msi_inner_domain;
154 static DECLARE_BITMAP(msi_used, PCI_MSI_DOORBELL_NR);
155 static DEFINE_MUTEX(msi_used_lock);
156 static phys_addr_t msi_doorbell_addr;
157 #endif
158
is_percpu_irq(irq_hw_number_t irq)159 static inline bool is_percpu_irq(irq_hw_number_t irq)
160 {
161 if (irq <= ARMADA_370_XP_MAX_PER_CPU_IRQS)
162 return true;
163
164 return false;
165 }
166
167 /*
168 * In SMP mode:
169 * For shared global interrupts, mask/unmask global enable bit
170 * For CPU interrupts, mask/unmask the calling CPU's bit
171 */
armada_370_xp_irq_mask(struct irq_data * d)172 static void armada_370_xp_irq_mask(struct irq_data *d)
173 {
174 irq_hw_number_t hwirq = irqd_to_hwirq(d);
175
176 if (!is_percpu_irq(hwirq))
177 writel(hwirq, main_int_base +
178 ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS);
179 else
180 writel(hwirq, per_cpu_int_base +
181 ARMADA_370_XP_INT_SET_MASK_OFFS);
182 }
183
armada_370_xp_irq_unmask(struct irq_data * d)184 static void armada_370_xp_irq_unmask(struct irq_data *d)
185 {
186 irq_hw_number_t hwirq = irqd_to_hwirq(d);
187
188 if (!is_percpu_irq(hwirq))
189 writel(hwirq, main_int_base +
190 ARMADA_370_XP_INT_SET_ENABLE_OFFS);
191 else
192 writel(hwirq, per_cpu_int_base +
193 ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
194 }
195
196 #ifdef CONFIG_PCI_MSI
197
198 static struct irq_chip armada_370_xp_msi_irq_chip = {
199 .name = "MPIC MSI",
200 .irq_mask = pci_msi_mask_irq,
201 .irq_unmask = pci_msi_unmask_irq,
202 };
203
204 static struct msi_domain_info armada_370_xp_msi_domain_info = {
205 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
206 MSI_FLAG_MULTI_PCI_MSI | MSI_FLAG_PCI_MSIX),
207 .chip = &armada_370_xp_msi_irq_chip,
208 };
209
armada_370_xp_compose_msi_msg(struct irq_data * data,struct msi_msg * msg)210 static void armada_370_xp_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
211 {
212 unsigned int cpu = cpumask_first(irq_data_get_effective_affinity_mask(data));
213
214 msg->address_lo = lower_32_bits(msi_doorbell_addr);
215 msg->address_hi = upper_32_bits(msi_doorbell_addr);
216 msg->data = BIT(cpu + 8) | (data->hwirq + PCI_MSI_DOORBELL_START);
217 }
218
armada_370_xp_msi_set_affinity(struct irq_data * irq_data,const struct cpumask * mask,bool force)219 static int armada_370_xp_msi_set_affinity(struct irq_data *irq_data,
220 const struct cpumask *mask, bool force)
221 {
222 unsigned int cpu;
223
224 if (!force)
225 cpu = cpumask_any_and(mask, cpu_online_mask);
226 else
227 cpu = cpumask_first(mask);
228
229 if (cpu >= nr_cpu_ids)
230 return -EINVAL;
231
232 irq_data_update_effective_affinity(irq_data, cpumask_of(cpu));
233
234 return IRQ_SET_MASK_OK;
235 }
236
237 static struct irq_chip armada_370_xp_msi_bottom_irq_chip = {
238 .name = "MPIC MSI",
239 .irq_compose_msi_msg = armada_370_xp_compose_msi_msg,
240 .irq_set_affinity = armada_370_xp_msi_set_affinity,
241 };
242
armada_370_xp_msi_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * args)243 static int armada_370_xp_msi_alloc(struct irq_domain *domain, unsigned int virq,
244 unsigned int nr_irqs, void *args)
245 {
246 int hwirq, i;
247
248 mutex_lock(&msi_used_lock);
249 hwirq = bitmap_find_free_region(msi_used, PCI_MSI_DOORBELL_NR,
250 order_base_2(nr_irqs));
251 mutex_unlock(&msi_used_lock);
252
253 if (hwirq < 0)
254 return -ENOSPC;
255
256 for (i = 0; i < nr_irqs; i++) {
257 irq_domain_set_info(domain, virq + i, hwirq + i,
258 &armada_370_xp_msi_bottom_irq_chip,
259 domain->host_data, handle_simple_irq,
260 NULL, NULL);
261 }
262
263 return 0;
264 }
265
armada_370_xp_msi_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)266 static void armada_370_xp_msi_free(struct irq_domain *domain,
267 unsigned int virq, unsigned int nr_irqs)
268 {
269 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
270
271 mutex_lock(&msi_used_lock);
272 bitmap_release_region(msi_used, d->hwirq, order_base_2(nr_irqs));
273 mutex_unlock(&msi_used_lock);
274 }
275
276 static const struct irq_domain_ops armada_370_xp_msi_domain_ops = {
277 .alloc = armada_370_xp_msi_alloc,
278 .free = armada_370_xp_msi_free,
279 };
280
armada_370_xp_msi_reenable_percpu(void)281 static void armada_370_xp_msi_reenable_percpu(void)
282 {
283 u32 reg;
284
285 /* Enable MSI doorbell mask and combined cpu local interrupt */
286 reg = readl(per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS)
287 | PCI_MSI_DOORBELL_MASK;
288 writel(reg, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
289 /* Unmask local doorbell interrupt */
290 writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
291 }
292
armada_370_xp_msi_init(struct device_node * node,phys_addr_t main_int_phys_base)293 static int armada_370_xp_msi_init(struct device_node *node,
294 phys_addr_t main_int_phys_base)
295 {
296 msi_doorbell_addr = main_int_phys_base +
297 ARMADA_370_XP_SW_TRIG_INT_OFFS;
298
299 armada_370_xp_msi_inner_domain =
300 irq_domain_add_linear(NULL, PCI_MSI_DOORBELL_NR,
301 &armada_370_xp_msi_domain_ops, NULL);
302 if (!armada_370_xp_msi_inner_domain)
303 return -ENOMEM;
304
305 armada_370_xp_msi_domain =
306 pci_msi_create_irq_domain(of_node_to_fwnode(node),
307 &armada_370_xp_msi_domain_info,
308 armada_370_xp_msi_inner_domain);
309 if (!armada_370_xp_msi_domain) {
310 irq_domain_remove(armada_370_xp_msi_inner_domain);
311 return -ENOMEM;
312 }
313
314 armada_370_xp_msi_reenable_percpu();
315
316 return 0;
317 }
318 #else
armada_370_xp_msi_reenable_percpu(void)319 static void armada_370_xp_msi_reenable_percpu(void) {}
320
armada_370_xp_msi_init(struct device_node * node,phys_addr_t main_int_phys_base)321 static inline int armada_370_xp_msi_init(struct device_node *node,
322 phys_addr_t main_int_phys_base)
323 {
324 return 0;
325 }
326 #endif
327
armada_xp_mpic_perf_init(void)328 static void armada_xp_mpic_perf_init(void)
329 {
330 unsigned long cpuid;
331
332 /*
333 * This Performance Counter Overflow interrupt is specific for
334 * Armada 370 and XP. It is not available on Armada 375, 38x and 39x.
335 */
336 if (!of_machine_is_compatible("marvell,armada-370-xp"))
337 return;
338
339 cpuid = cpu_logical_map(smp_processor_id());
340
341 /* Enable Performance Counter Overflow interrupts */
342 writel(ARMADA_370_XP_INT_CAUSE_PERF(cpuid),
343 per_cpu_int_base + ARMADA_370_XP_INT_FABRIC_MASK_OFFS);
344 }
345
346 #ifdef CONFIG_SMP
347 static struct irq_domain *ipi_domain;
348
armada_370_xp_ipi_mask(struct irq_data * d)349 static void armada_370_xp_ipi_mask(struct irq_data *d)
350 {
351 u32 reg;
352 reg = readl(per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
353 reg &= ~BIT(d->hwirq);
354 writel(reg, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
355 }
356
armada_370_xp_ipi_unmask(struct irq_data * d)357 static void armada_370_xp_ipi_unmask(struct irq_data *d)
358 {
359 u32 reg;
360 reg = readl(per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
361 reg |= BIT(d->hwirq);
362 writel(reg, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
363 }
364
armada_370_xp_ipi_send_mask(struct irq_data * d,const struct cpumask * mask)365 static void armada_370_xp_ipi_send_mask(struct irq_data *d,
366 const struct cpumask *mask)
367 {
368 unsigned long map = 0;
369 int cpu;
370
371 /* Convert our logical CPU mask into a physical one. */
372 for_each_cpu(cpu, mask)
373 map |= 1 << cpu_logical_map(cpu);
374
375 /*
376 * Ensure that stores to Normal memory are visible to the
377 * other CPUs before issuing the IPI.
378 */
379 dsb();
380
381 /* submit softirq */
382 writel((map << 8) | d->hwirq, main_int_base +
383 ARMADA_370_XP_SW_TRIG_INT_OFFS);
384 }
385
armada_370_xp_ipi_ack(struct irq_data * d)386 static void armada_370_xp_ipi_ack(struct irq_data *d)
387 {
388 writel(~BIT(d->hwirq), per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
389 }
390
391 static struct irq_chip ipi_irqchip = {
392 .name = "IPI",
393 .irq_ack = armada_370_xp_ipi_ack,
394 .irq_mask = armada_370_xp_ipi_mask,
395 .irq_unmask = armada_370_xp_ipi_unmask,
396 .ipi_send_mask = armada_370_xp_ipi_send_mask,
397 };
398
armada_370_xp_ipi_alloc(struct irq_domain * d,unsigned int virq,unsigned int nr_irqs,void * args)399 static int armada_370_xp_ipi_alloc(struct irq_domain *d,
400 unsigned int virq,
401 unsigned int nr_irqs, void *args)
402 {
403 int i;
404
405 for (i = 0; i < nr_irqs; i++) {
406 irq_set_percpu_devid(virq + i);
407 irq_domain_set_info(d, virq + i, i, &ipi_irqchip,
408 d->host_data,
409 handle_percpu_devid_irq,
410 NULL, NULL);
411 }
412
413 return 0;
414 }
415
armada_370_xp_ipi_free(struct irq_domain * d,unsigned int virq,unsigned int nr_irqs)416 static void armada_370_xp_ipi_free(struct irq_domain *d,
417 unsigned int virq,
418 unsigned int nr_irqs)
419 {
420 /* Not freeing IPIs */
421 }
422
423 static const struct irq_domain_ops ipi_domain_ops = {
424 .alloc = armada_370_xp_ipi_alloc,
425 .free = armada_370_xp_ipi_free,
426 };
427
ipi_resume(void)428 static void ipi_resume(void)
429 {
430 int i;
431
432 for (i = 0; i < IPI_DOORBELL_END; i++) {
433 int irq;
434
435 irq = irq_find_mapping(ipi_domain, i);
436 if (irq <= 0)
437 continue;
438 if (irq_percpu_is_enabled(irq)) {
439 struct irq_data *d;
440 d = irq_domain_get_irq_data(ipi_domain, irq);
441 armada_370_xp_ipi_unmask(d);
442 }
443 }
444 }
445
armada_xp_ipi_init(struct device_node * node)446 static __init void armada_xp_ipi_init(struct device_node *node)
447 {
448 int base_ipi;
449
450 ipi_domain = irq_domain_create_linear(of_node_to_fwnode(node),
451 IPI_DOORBELL_END,
452 &ipi_domain_ops, NULL);
453 if (WARN_ON(!ipi_domain))
454 return;
455
456 irq_domain_update_bus_token(ipi_domain, DOMAIN_BUS_IPI);
457 base_ipi = irq_domain_alloc_irqs(ipi_domain, IPI_DOORBELL_END, NUMA_NO_NODE, NULL);
458 if (WARN_ON(!base_ipi))
459 return;
460
461 set_smp_ipi_range(base_ipi, IPI_DOORBELL_END);
462 }
463
464 static DEFINE_RAW_SPINLOCK(irq_controller_lock);
465
armada_xp_set_affinity(struct irq_data * d,const struct cpumask * mask_val,bool force)466 static int armada_xp_set_affinity(struct irq_data *d,
467 const struct cpumask *mask_val, bool force)
468 {
469 irq_hw_number_t hwirq = irqd_to_hwirq(d);
470 unsigned long reg, mask;
471 int cpu;
472
473 /* Select a single core from the affinity mask which is online */
474 cpu = cpumask_any_and(mask_val, cpu_online_mask);
475 mask = 1UL << cpu_logical_map(cpu);
476
477 raw_spin_lock(&irq_controller_lock);
478 reg = readl(main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
479 reg = (reg & (~ARMADA_370_XP_INT_SOURCE_CPU_MASK)) | mask;
480 writel(reg, main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
481 raw_spin_unlock(&irq_controller_lock);
482
483 irq_data_update_effective_affinity(d, cpumask_of(cpu));
484
485 return IRQ_SET_MASK_OK;
486 }
487
armada_xp_mpic_smp_cpu_init(void)488 static void armada_xp_mpic_smp_cpu_init(void)
489 {
490 u32 control;
491 int nr_irqs, i;
492
493 control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL);
494 nr_irqs = (control >> 2) & 0x3ff;
495
496 for (i = 0; i < nr_irqs; i++)
497 writel(i, per_cpu_int_base + ARMADA_370_XP_INT_SET_MASK_OFFS);
498
499 /* Disable all IPIs */
500 writel(0, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
501
502 /* Clear pending IPIs */
503 writel(0, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
504
505 /* Unmask IPI interrupt */
506 writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
507 }
508
armada_xp_mpic_reenable_percpu(void)509 static void armada_xp_mpic_reenable_percpu(void)
510 {
511 unsigned int irq;
512
513 /* Re-enable per-CPU interrupts that were enabled before suspend */
514 for (irq = 0; irq < ARMADA_370_XP_MAX_PER_CPU_IRQS; irq++) {
515 struct irq_data *data;
516 int virq;
517
518 virq = irq_linear_revmap(armada_370_xp_mpic_domain, irq);
519 if (virq == 0)
520 continue;
521
522 data = irq_get_irq_data(virq);
523
524 if (!irq_percpu_is_enabled(virq))
525 continue;
526
527 armada_370_xp_irq_unmask(data);
528 }
529
530 ipi_resume();
531
532 armada_370_xp_msi_reenable_percpu();
533 }
534
armada_xp_mpic_starting_cpu(unsigned int cpu)535 static int armada_xp_mpic_starting_cpu(unsigned int cpu)
536 {
537 armada_xp_mpic_perf_init();
538 armada_xp_mpic_smp_cpu_init();
539 armada_xp_mpic_reenable_percpu();
540 return 0;
541 }
542
mpic_cascaded_starting_cpu(unsigned int cpu)543 static int mpic_cascaded_starting_cpu(unsigned int cpu)
544 {
545 armada_xp_mpic_perf_init();
546 armada_xp_mpic_reenable_percpu();
547 enable_percpu_irq(parent_irq, IRQ_TYPE_NONE);
548 return 0;
549 }
550 #else
armada_xp_mpic_smp_cpu_init(void)551 static void armada_xp_mpic_smp_cpu_init(void) {}
ipi_resume(void)552 static void ipi_resume(void) {}
553 #endif
554
555 static struct irq_chip armada_370_xp_irq_chip = {
556 .name = "MPIC",
557 .irq_mask = armada_370_xp_irq_mask,
558 .irq_mask_ack = armada_370_xp_irq_mask,
559 .irq_unmask = armada_370_xp_irq_unmask,
560 #ifdef CONFIG_SMP
561 .irq_set_affinity = armada_xp_set_affinity,
562 #endif
563 .flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND,
564 };
565
armada_370_xp_mpic_irq_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)566 static int armada_370_xp_mpic_irq_map(struct irq_domain *h,
567 unsigned int virq, irq_hw_number_t hw)
568 {
569 /* IRQs 0 and 1 cannot be mapped, they are handled internally */
570 if (hw <= 1)
571 return -EINVAL;
572
573 armada_370_xp_irq_mask(irq_get_irq_data(virq));
574 if (!is_percpu_irq(hw))
575 writel(hw, per_cpu_int_base +
576 ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
577 else
578 writel(hw, main_int_base + ARMADA_370_XP_INT_SET_ENABLE_OFFS);
579 irq_set_status_flags(virq, IRQ_LEVEL);
580
581 if (is_percpu_irq(hw)) {
582 irq_set_percpu_devid(virq);
583 irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
584 handle_percpu_devid_irq);
585 } else {
586 irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
587 handle_level_irq);
588 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq)));
589 }
590 irq_set_probe(virq);
591
592 return 0;
593 }
594
595 static const struct irq_domain_ops armada_370_xp_mpic_irq_ops = {
596 .map = armada_370_xp_mpic_irq_map,
597 .xlate = irq_domain_xlate_onecell,
598 };
599
600 #ifdef CONFIG_PCI_MSI
armada_370_xp_handle_msi_irq(struct pt_regs * regs,bool is_chained)601 static void armada_370_xp_handle_msi_irq(struct pt_regs *regs, bool is_chained)
602 {
603 u32 msimask, msinr;
604
605 msimask = readl_relaxed(per_cpu_int_base +
606 ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS)
607 & PCI_MSI_DOORBELL_MASK;
608
609 writel(~msimask, per_cpu_int_base +
610 ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
611
612 for (msinr = PCI_MSI_DOORBELL_START;
613 msinr < PCI_MSI_DOORBELL_END; msinr++) {
614 unsigned int irq;
615
616 if (!(msimask & BIT(msinr)))
617 continue;
618
619 irq = msinr - PCI_MSI_DOORBELL_START;
620
621 generic_handle_domain_irq(armada_370_xp_msi_inner_domain, irq);
622 }
623 }
624 #else
armada_370_xp_handle_msi_irq(struct pt_regs * r,bool b)625 static void armada_370_xp_handle_msi_irq(struct pt_regs *r, bool b) {}
626 #endif
627
armada_370_xp_mpic_handle_cascade_irq(struct irq_desc * desc)628 static void armada_370_xp_mpic_handle_cascade_irq(struct irq_desc *desc)
629 {
630 struct irq_chip *chip = irq_desc_get_chip(desc);
631 unsigned long irqmap, irqn, irqsrc, cpuid;
632
633 chained_irq_enter(chip, desc);
634
635 irqmap = readl_relaxed(per_cpu_int_base + ARMADA_375_PPI_CAUSE);
636 cpuid = cpu_logical_map(smp_processor_id());
637
638 for_each_set_bit(irqn, &irqmap, BITS_PER_LONG) {
639 irqsrc = readl_relaxed(main_int_base +
640 ARMADA_370_XP_INT_SOURCE_CTL(irqn));
641
642 /* Check if the interrupt is not masked on current CPU.
643 * Test IRQ (0-1) and FIQ (8-9) mask bits.
644 */
645 if (!(irqsrc & ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid)))
646 continue;
647
648 if (irqn == 1) {
649 armada_370_xp_handle_msi_irq(NULL, true);
650 continue;
651 }
652
653 generic_handle_domain_irq(armada_370_xp_mpic_domain, irqn);
654 }
655
656 chained_irq_exit(chip, desc);
657 }
658
659 static void __exception_irq_entry
armada_370_xp_handle_irq(struct pt_regs * regs)660 armada_370_xp_handle_irq(struct pt_regs *regs)
661 {
662 u32 irqstat, irqnr;
663
664 do {
665 irqstat = readl_relaxed(per_cpu_int_base +
666 ARMADA_370_XP_CPU_INTACK_OFFS);
667 irqnr = irqstat & 0x3FF;
668
669 if (irqnr > 1022)
670 break;
671
672 if (irqnr > 1) {
673 generic_handle_domain_irq(armada_370_xp_mpic_domain,
674 irqnr);
675 continue;
676 }
677
678 /* MSI handling */
679 if (irqnr == 1)
680 armada_370_xp_handle_msi_irq(regs, false);
681
682 #ifdef CONFIG_SMP
683 /* IPI Handling */
684 if (irqnr == 0) {
685 unsigned long ipimask;
686 int ipi;
687
688 ipimask = readl_relaxed(per_cpu_int_base +
689 ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS)
690 & IPI_DOORBELL_MASK;
691
692 for_each_set_bit(ipi, &ipimask, IPI_DOORBELL_END)
693 generic_handle_domain_irq(ipi_domain, ipi);
694 }
695 #endif
696
697 } while (1);
698 }
699
armada_370_xp_mpic_suspend(void)700 static int armada_370_xp_mpic_suspend(void)
701 {
702 doorbell_mask_reg = readl(per_cpu_int_base +
703 ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
704 return 0;
705 }
706
armada_370_xp_mpic_resume(void)707 static void armada_370_xp_mpic_resume(void)
708 {
709 int nirqs;
710 irq_hw_number_t irq;
711
712 /* Re-enable interrupts */
713 nirqs = (readl(main_int_base + ARMADA_370_XP_INT_CONTROL) >> 2) & 0x3ff;
714 for (irq = 0; irq < nirqs; irq++) {
715 struct irq_data *data;
716 int virq;
717
718 virq = irq_linear_revmap(armada_370_xp_mpic_domain, irq);
719 if (virq == 0)
720 continue;
721
722 data = irq_get_irq_data(virq);
723
724 if (!is_percpu_irq(irq)) {
725 /* Non per-CPU interrupts */
726 writel(irq, per_cpu_int_base +
727 ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
728 if (!irqd_irq_disabled(data))
729 armada_370_xp_irq_unmask(data);
730 } else {
731 /* Per-CPU interrupts */
732 writel(irq, main_int_base +
733 ARMADA_370_XP_INT_SET_ENABLE_OFFS);
734
735 /*
736 * Re-enable on the current CPU,
737 * armada_xp_mpic_reenable_percpu() will take
738 * care of secondary CPUs when they come up.
739 */
740 if (irq_percpu_is_enabled(virq))
741 armada_370_xp_irq_unmask(data);
742 }
743 }
744
745 /* Reconfigure doorbells for IPIs and MSIs */
746 writel(doorbell_mask_reg,
747 per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
748 if (doorbell_mask_reg & IPI_DOORBELL_MASK)
749 writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
750 if (doorbell_mask_reg & PCI_MSI_DOORBELL_MASK)
751 writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
752
753 ipi_resume();
754 }
755
756 static struct syscore_ops armada_370_xp_mpic_syscore_ops = {
757 .suspend = armada_370_xp_mpic_suspend,
758 .resume = armada_370_xp_mpic_resume,
759 };
760
armada_370_xp_mpic_of_init(struct device_node * node,struct device_node * parent)761 static int __init armada_370_xp_mpic_of_init(struct device_node *node,
762 struct device_node *parent)
763 {
764 struct resource main_int_res, per_cpu_int_res;
765 int nr_irqs, i;
766 u32 control;
767
768 BUG_ON(of_address_to_resource(node, 0, &main_int_res));
769 BUG_ON(of_address_to_resource(node, 1, &per_cpu_int_res));
770
771 BUG_ON(!request_mem_region(main_int_res.start,
772 resource_size(&main_int_res),
773 node->full_name));
774 BUG_ON(!request_mem_region(per_cpu_int_res.start,
775 resource_size(&per_cpu_int_res),
776 node->full_name));
777
778 main_int_base = ioremap(main_int_res.start,
779 resource_size(&main_int_res));
780 BUG_ON(!main_int_base);
781
782 per_cpu_int_base = ioremap(per_cpu_int_res.start,
783 resource_size(&per_cpu_int_res));
784 BUG_ON(!per_cpu_int_base);
785
786 control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL);
787 nr_irqs = (control >> 2) & 0x3ff;
788
789 for (i = 0; i < nr_irqs; i++)
790 writel(i, main_int_base + ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS);
791
792 armada_370_xp_mpic_domain =
793 irq_domain_add_linear(node, nr_irqs,
794 &armada_370_xp_mpic_irq_ops, NULL);
795 BUG_ON(!armada_370_xp_mpic_domain);
796 irq_domain_update_bus_token(armada_370_xp_mpic_domain, DOMAIN_BUS_WIRED);
797
798 /* Setup for the boot CPU */
799 armada_xp_mpic_perf_init();
800 armada_xp_mpic_smp_cpu_init();
801
802 armada_370_xp_msi_init(node, main_int_res.start);
803
804 parent_irq = irq_of_parse_and_map(node, 0);
805 if (parent_irq <= 0) {
806 irq_set_default_host(armada_370_xp_mpic_domain);
807 set_handle_irq(armada_370_xp_handle_irq);
808 #ifdef CONFIG_SMP
809 armada_xp_ipi_init(node);
810 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_ARMADA_XP_STARTING,
811 "irqchip/armada/ipi:starting",
812 armada_xp_mpic_starting_cpu, NULL);
813 #endif
814 } else {
815 #ifdef CONFIG_SMP
816 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_ARMADA_XP_STARTING,
817 "irqchip/armada/cascade:starting",
818 mpic_cascaded_starting_cpu, NULL);
819 #endif
820 irq_set_chained_handler(parent_irq,
821 armada_370_xp_mpic_handle_cascade_irq);
822 }
823
824 register_syscore_ops(&armada_370_xp_mpic_syscore_ops);
825
826 return 0;
827 }
828
829 IRQCHIP_DECLARE(armada_370_xp_mpic, "marvell,mpic", armada_370_xp_mpic_of_init);
830