1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2 /*
3 * Copyright (C) 2018 Amarula Solutions B.V.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7 #include <common.h>
8 #include <clk-uclass.h>
9 #include <dm.h>
10 #include <errno.h>
11 #include <asm/arch/ccu.h>
12 #include <dt-bindings/clock/sun6i-a31-ccu.h>
13 #include <dt-bindings/reset/sun6i-a31-ccu.h>
14
15 static struct ccu_clk_gate a31_gates[] = {
16 [CLK_AHB1_MMC0] = GATE(0x060, BIT(8)),
17 [CLK_AHB1_MMC1] = GATE(0x060, BIT(9)),
18 [CLK_AHB1_MMC2] = GATE(0x060, BIT(10)),
19 [CLK_AHB1_MMC3] = GATE(0x060, BIT(11)),
20 [CLK_AHB1_EMAC] = GATE(0x060, BIT(17)),
21 [CLK_AHB1_SPI0] = GATE(0x060, BIT(20)),
22 [CLK_AHB1_SPI1] = GATE(0x060, BIT(21)),
23 [CLK_AHB1_SPI2] = GATE(0x060, BIT(22)),
24 [CLK_AHB1_SPI3] = GATE(0x060, BIT(23)),
25 [CLK_AHB1_OTG] = GATE(0x060, BIT(24)),
26 [CLK_AHB1_EHCI0] = GATE(0x060, BIT(26)),
27 [CLK_AHB1_EHCI1] = GATE(0x060, BIT(27)),
28 [CLK_AHB1_OHCI0] = GATE(0x060, BIT(29)),
29 [CLK_AHB1_OHCI1] = GATE(0x060, BIT(30)),
30 [CLK_AHB1_OHCI2] = GATE(0x060, BIT(31)),
31
32 [CLK_APB2_UART0] = GATE(0x06c, BIT(16)),
33 [CLK_APB2_UART1] = GATE(0x06c, BIT(17)),
34 [CLK_APB2_UART2] = GATE(0x06c, BIT(18)),
35 [CLK_APB2_UART3] = GATE(0x06c, BIT(19)),
36 [CLK_APB2_UART4] = GATE(0x06c, BIT(20)),
37 [CLK_APB2_UART5] = GATE(0x06c, BIT(21)),
38
39 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
40 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
41 [CLK_SPI2] = GATE(0x0a8, BIT(31)),
42 [CLK_SPI3] = GATE(0x0ac, BIT(31)),
43
44 [CLK_USB_PHY0] = GATE(0x0cc, BIT(8)),
45 [CLK_USB_PHY1] = GATE(0x0cc, BIT(9)),
46 [CLK_USB_PHY2] = GATE(0x0cc, BIT(10)),
47 [CLK_USB_OHCI0] = GATE(0x0cc, BIT(16)),
48 [CLK_USB_OHCI1] = GATE(0x0cc, BIT(17)),
49 [CLK_USB_OHCI2] = GATE(0x0cc, BIT(18)),
50 };
51
52 static struct ccu_reset a31_resets[] = {
53 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
54 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
55 [RST_USB_PHY2] = RESET(0x0cc, BIT(2)),
56
57 [RST_AHB1_MMC0] = RESET(0x2c0, BIT(8)),
58 [RST_AHB1_MMC1] = RESET(0x2c0, BIT(9)),
59 [RST_AHB1_MMC2] = RESET(0x2c0, BIT(10)),
60 [RST_AHB1_MMC3] = RESET(0x2c0, BIT(11)),
61 [RST_AHB1_EMAC] = RESET(0x2c0, BIT(17)),
62 [RST_AHB1_SPI0] = RESET(0x2c0, BIT(20)),
63 [RST_AHB1_SPI1] = RESET(0x2c0, BIT(21)),
64 [RST_AHB1_SPI2] = RESET(0x2c0, BIT(22)),
65 [RST_AHB1_SPI3] = RESET(0x2c0, BIT(23)),
66 [RST_AHB1_OTG] = RESET(0x2c0, BIT(24)),
67 [RST_AHB1_EHCI0] = RESET(0x2c0, BIT(26)),
68 [RST_AHB1_EHCI1] = RESET(0x2c0, BIT(27)),
69 [RST_AHB1_OHCI0] = RESET(0x2c0, BIT(29)),
70 [RST_AHB1_OHCI1] = RESET(0x2c0, BIT(30)),
71 [RST_AHB1_OHCI2] = RESET(0x2c0, BIT(31)),
72
73 [RST_APB2_UART0] = RESET(0x2d8, BIT(16)),
74 [RST_APB2_UART1] = RESET(0x2d8, BIT(17)),
75 [RST_APB2_UART2] = RESET(0x2d8, BIT(18)),
76 [RST_APB2_UART3] = RESET(0x2d8, BIT(19)),
77 [RST_APB2_UART4] = RESET(0x2d8, BIT(20)),
78 [RST_APB2_UART5] = RESET(0x2d8, BIT(21)),
79 };
80
81 static const struct ccu_desc a31_ccu_desc = {
82 .gates = a31_gates,
83 .resets = a31_resets,
84 };
85
a31_clk_bind(struct udevice * dev)86 static int a31_clk_bind(struct udevice *dev)
87 {
88 return sunxi_reset_bind(dev, ARRAY_SIZE(a31_resets));
89 }
90
91 static const struct udevice_id a31_clk_ids[] = {
92 { .compatible = "allwinner,sun6i-a31-ccu",
93 .data = (ulong)&a31_ccu_desc },
94 { }
95 };
96
97 U_BOOT_DRIVER(clk_sun6i_a31) = {
98 .name = "sun6i_a31_ccu",
99 .id = UCLASS_CLK,
100 .of_match = a31_clk_ids,
101 .priv_auto_alloc_size = sizeof(struct ccu_priv),
102 .ops = &sunxi_clk_ops,
103 .probe = sunxi_clk_probe,
104 .bind = a31_clk_bind,
105 };
106