xref: /openbmc/qemu/include/elf.h (revision 0bb9ee4750d63e2e7b1d226546e83ead161952ca)
1 #ifndef QEMU_ELF_H
2 #define QEMU_ELF_H
3 
4 /* 32-bit ELF base types. */
5 typedef uint32_t Elf32_Addr;
6 typedef uint16_t Elf32_Half;
7 typedef uint32_t Elf32_Off;
8 typedef int32_t  Elf32_Sword;
9 typedef uint32_t Elf32_Word;
10 
11 /* 64-bit ELF base types. */
12 typedef uint64_t Elf64_Addr;
13 typedef uint16_t Elf64_Half;
14 typedef int16_t  Elf64_SHalf;
15 typedef uint64_t Elf64_Off;
16 typedef int32_t  Elf64_Sword;
17 typedef uint32_t Elf64_Word;
18 typedef uint64_t Elf64_Xword;
19 typedef int64_t  Elf64_Sxword;
20 
21 /* These constants are for the segment types stored in the image headers */
22 #define PT_NULL           0
23 #define PT_LOAD           1
24 #define PT_DYNAMIC        2
25 #define PT_INTERP         3
26 #define PT_NOTE           4
27 #define PT_SHLIB          5
28 #define PT_PHDR           6
29 #define PT_LOOS           0x60000000
30 #define PT_HIOS           0x6fffffff
31 #define PT_LOPROC         0x70000000
32 #define PT_HIPROC         0x7fffffff
33 
34 #define PT_GNU_STACK      (PT_LOOS + 0x474e551)
35 #define PT_GNU_PROPERTY   (PT_LOOS + 0x474e553)
36 
37 #define PT_MIPS_REGINFO   0x70000000
38 #define PT_MIPS_RTPROC    0x70000001
39 #define PT_MIPS_OPTIONS   0x70000002
40 #define PT_MIPS_ABIFLAGS  0x70000003
41 
42 /* Flags in the e_flags field of the header */
43 /* MIPS architecture level. */
44 #define EF_MIPS_ARCH          0xf0000000
45 
46 /* Legal values for MIPS architecture level.  */
47 #define EF_MIPS_ARCH_1        0x00000000      /* -mips1 code.  */
48 #define EF_MIPS_ARCH_2        0x10000000      /* -mips2 code.  */
49 #define EF_MIPS_ARCH_3        0x20000000      /* -mips3 code.  */
50 #define EF_MIPS_ARCH_4        0x30000000      /* -mips4 code.  */
51 #define EF_MIPS_ARCH_5        0x40000000      /* -mips5 code.  */
52 #define EF_MIPS_ARCH_32       0x50000000      /* MIPS32 code.  */
53 #define EF_MIPS_ARCH_64       0x60000000      /* MIPS64 code.  */
54 #define EF_MIPS_ARCH_32R2     0x70000000      /* MIPS32r2 code.  */
55 #define EF_MIPS_ARCH_64R2     0x80000000      /* MIPS64r2 code.  */
56 #define EF_MIPS_ARCH_32R6     0x90000000      /* MIPS32r6 code.  */
57 #define EF_MIPS_ARCH_64R6     0xa0000000      /* MIPS64r6 code.  */
58 
59 /* MIPS Architectural Extensions. */
60 #define EF_MIPS_ARCH_ASE      0x0f000000
61 
62 #define EF_MIPS_ARCH_ASE_MICROMIPS 0x02000000
63 #define EF_MIPS_ARCH_ASE_M16  0x04000000
64 #define EF_MIPS_ARCH_ASE_MDMX 0x08000000
65 
66 /* The ABI of a file. */
67 #define EF_MIPS_ABI_O32       0x00001000      /* O32 ABI.  */
68 #define EF_MIPS_ABI_O64       0x00002000      /* O32 extended for 64 bit.  */
69 
70 #define EF_MIPS_NOREORDER     0x00000001
71 #define EF_MIPS_PIC           0x00000002
72 #define EF_MIPS_CPIC          0x00000004
73 #define EF_MIPS_ABI2          0x00000020
74 #define EF_MIPS_OPTIONS_FIRST 0x00000080
75 #define EF_MIPS_32BITMODE     0x00000100
76 #define EF_MIPS_ABI           0x0000f000
77 #define EF_MIPS_FP64          0x00000200
78 #define EF_MIPS_NAN2008       0x00000400
79 
80 /* MIPS machine variant */
81 #define EF_MIPS_MACH_NONE     0x00000000  /* A standard MIPS implementation  */
82 #define EF_MIPS_MACH_3900     0x00810000  /* Toshiba R3900                   */
83 #define EF_MIPS_MACH_4010     0x00820000  /* LSI R4010                       */
84 #define EF_MIPS_MACH_4100     0x00830000  /* NEC VR4100                      */
85 #define EF_MIPS_MACH_4650     0x00850000  /* MIPS R4650                      */
86 #define EF_MIPS_MACH_4120     0x00870000  /* NEC VR4120                      */
87 #define EF_MIPS_MACH_4111     0x00880000  /* NEC VR4111/VR4181               */
88 #define EF_MIPS_MACH_SB1      0x008a0000  /* Broadcom SB-1                   */
89 #define EF_MIPS_MACH_OCTEON   0x008b0000  /* Cavium Networks Octeon          */
90 #define EF_MIPS_MACH_XLR      0x008c0000  /* RMI Xlr                         */
91 #define EF_MIPS_MACH_OCTEON2  0x008d0000  /* Cavium Networks Octeon2         */
92 #define EF_MIPS_MACH_OCTEON3  0x008e0000  /* Cavium Networks Octeon3         */
93 #define EF_MIPS_MACH_5400     0x00910000  /* NEC VR5400                      */
94 #define EF_MIPS_MACH_5900     0x00920000  /* Toshiba/Sony R5900              */
95 #define EF_MIPS_MACH_5500     0x00980000  /* NEC VR5500                      */
96 #define EF_MIPS_MACH_9000     0x00990000  /* PMC-Sierra RM9000               */
97 #define EF_MIPS_MACH_LS2E     0x00a00000  /* ST Microelectronics Loongson 2E */
98 #define EF_MIPS_MACH_LS2F     0x00a10000  /* ST Microelectronics Loongson 2F */
99 #define EF_MIPS_MACH_LS3A     0x00a20000  /* ST Microelectronics Loongson 3A */
100 #define EF_MIPS_MACH          0x00ff0000  /* EF_MIPS_MACH_xxx selection mask */
101 
102 #define MIPS_ABI_FP_UNKNOWN   (-1)        /* Unknown FP ABI (internal)       */
103 
104 #define MIPS_ABI_FP_ANY       0x0         /* FP ABI doesn't matter           */
105 #define MIPS_ABI_FP_DOUBLE    0x1         /* -mdouble-float                  */
106 #define MIPS_ABI_FP_SINGLE    0x2         /* -msingle-float                  */
107 #define MIPS_ABI_FP_SOFT      0x3         /* -msoft-float                    */
108 #define MIPS_ABI_FP_OLD_64    0x4         /* -mips32r2 -mfp64                */
109 #define MIPS_ABI_FP_XX        0x5         /* -mfpxx                          */
110 #define MIPS_ABI_FP_64        0x6         /* -mips32r2 -mfp64                */
111 #define MIPS_ABI_FP_64A       0x7         /* -mips32r2 -mfp64 -mno-odd-spreg */
112 
113 typedef struct mips_elf_abiflags_v0 {
114   uint16_t version;           /* Version of flags structure                  */
115   uint8_t isa_level;          /* The level of the ISA: 1-5, 32, 64           */
116   uint8_t isa_rev;            /* The revision of ISA:                        */
117                               /*   - 0 for MIPS V and below,                 */
118                               /*   - 1-n otherwise.                          */
119   uint8_t gpr_size;           /* The size of general purpose registers       */
120   uint8_t cpr1_size;          /* The size of co-processor 1 registers        */
121   uint8_t cpr2_size;          /* The size of co-processor 2 registers        */
122   uint8_t fp_abi;             /* The floating-point ABI                      */
123   uint32_t isa_ext;           /* Mask of processor-specific extensions       */
124   uint32_t ases;              /* Mask of ASEs used                           */
125   uint32_t flags1;            /* Mask of general flags                       */
126   uint32_t flags2;
127 } Mips_elf_abiflags_v0;
128 
129 /* These constants define the different elf file types */
130 #define ET_NONE   0
131 #define ET_REL    1
132 #define ET_EXEC   2
133 #define ET_DYN    3
134 #define ET_CORE   4
135 #define ET_LOPROC 0xff00
136 #define ET_HIPROC 0xffff
137 
138 /* These constants define the various ELF target machines */
139 #define EM_NONE             0
140 #define EM_M32              1
141 #define EM_SPARC            2
142 #define EM_386              3
143 #define EM_68K              4
144 #define EM_88K              5
145 #define EM_486              6   /* Perhaps disused */
146 #define EM_860              7
147 
148 #define EM_MIPS             8   /* MIPS R3000 (officially, big-endian only) */
149 
150 #define EM_MIPS_RS4_BE      10  /* MIPS R4000 big-endian */
151 
152 #define EM_PARISC           15  /* HPPA */
153 
154 #define EM_SPARC32PLUS      18  /* Sun's "v8plus" */
155 
156 #define EM_PPC              20  /* PowerPC */
157 #define EM_PPC64            21  /* PowerPC64 */
158 
159 #define EM_ARM              40  /* ARM */
160 
161 #define EM_SH               42  /* SuperH */
162 
163 #define EM_SPARCV9          43  /* SPARC v9 64-bit */
164 
165 #define EM_TRICORE          44  /* Infineon TriCore */
166 
167 #define EM_IA_64            50  /* HP/Intel IA-64 */
168 
169 #define EM_X86_64           62  /* AMD x86-64 */
170 
171 #define EM_S390             22  /* IBM S/390 */
172 
173 #define EM_CRIS             76  /* Axis Communications 32-bit embedded processor */
174 
175 #define EM_AVR              83  /* AVR 8-bit microcontroller */
176 
177 #define EM_V850             87  /* NEC v850 */
178 
179 #define EM_H8_300H          47  /* Hitachi H8/300H */
180 #define EM_H8S              48  /* Hitachi H8S     */
181 #define EM_LATTICEMICO32    138 /* LatticeMico32 */
182 
183 #define EM_OPENRISC         92  /* OpenCores OpenRISC */
184 
185 #define EM_HEXAGON          164 /* Qualcomm Hexagon */
186 
187 #define EM_RX               173 /* Renesas RX family */
188 
189 #define EM_RISCV            243 /* RISC-V */
190 
191 #define EM_NANOMIPS         249 /* Wave Computing nanoMIPS */
192 
193 #define EM_LOONGARCH        258 /* LoongArch */
194 
195 /*
196  * This is an interim value that we will use until the committee comes
197  * up with a final number.
198  */
199 #define EM_ALPHA            0x9026
200 
201 /* Bogus old v850 magic number, used by old tools.  */
202 #define EM_CYGNUS_V850      0x9080
203 
204 /*
205  * This is the old interim value for S/390 architecture
206  */
207 #define EM_S390_OLD         0xA390
208 
209 #define EM_ALTERA_NIOS2     113 /* Altera Nios II soft-core processor */
210 
211 #define EM_MICROBLAZE       189
212 #define EM_MICROBLAZE_OLD   0xBAAB
213 
214 #define EM_XTENSA           94  /* Tensilica Xtensa */
215 
216 #define EM_AARCH64          183
217 
218 #define EF_AVR_MACH         0x7F /* Mask for AVR e_flags to get core type */
219 
220 /* This is the info that is needed to parse the dynamic section of the file */
221 #define DT_NULL         0
222 #define DT_NEEDED       1
223 #define DT_PLTRELSZ     2
224 #define DT_PLTGOT       3
225 #define DT_HASH         4
226 #define DT_STRTAB       5
227 #define DT_SYMTAB       6
228 #define DT_RELA         7
229 #define DT_RELASZ       8
230 #define DT_RELAENT      9
231 #define DT_STRSZ        10
232 #define DT_SYMENT       11
233 #define DT_INIT         12
234 #define DT_FINI         13
235 #define DT_SONAME       14
236 #define DT_RPATH        15
237 #define DT_SYMBOLIC     16
238 #define DT_REL          17
239 #define DT_RELSZ        18
240 #define DT_RELENT       19
241 #define DT_PLTREL       20
242 #define DT_DEBUG        21
243 #define DT_TEXTREL      22
244 #define DT_JMPREL       23
245 #define DT_BINDNOW      24
246 #define DT_INIT_ARRAY   25
247 #define DT_FINI_ARRAY   26
248 #define DT_INIT_ARRAYSZ 27
249 #define DT_FINI_ARRAYSZ 28
250 #define DT_RUNPATH      29
251 #define DT_FLAGS        30
252 #define DT_LOOS         0x6000000d
253 #define DT_HIOS         0x6ffff000
254 #define DT_LOPROC       0x70000000
255 #define DT_HIPROC       0x7fffffff
256 
257 /* DT_ entries which fall between DT_VALRNGLO and DT_VALRNDHI use
258    the d_val field of the Elf*_Dyn structure.  I.e. they contain scalars.  */
259 #define DT_VALRNGLO     0x6ffffd00
260 #define DT_VALRNGHI     0x6ffffdff
261 
262 /* DT_ entries which fall between DT_ADDRRNGLO and DT_ADDRRNGHI use
263    the d_ptr field of the Elf*_Dyn structure.  I.e. they contain pointers.  */
264 #define DT_ADDRRNGLO    0x6ffffe00
265 #define DT_ADDRRNGHI    0x6ffffeff
266 
267 #define DT_VERSYM       0x6ffffff0
268 #define DT_RELACOUNT    0x6ffffff9
269 #define DT_RELCOUNT     0x6ffffffa
270 #define DT_FLAGS_1      0x6ffffffb
271 #define DT_VERDEF       0x6ffffffc
272 #define DT_VERDEFNUM    0x6ffffffd
273 #define DT_VERNEED      0x6ffffffe
274 #define DT_VERNEEDNUM   0x6fffffff
275 
276 #define DT_MIPS_RLD_VERSION     0x70000001
277 #define DT_MIPS_TIME_STAMP      0x70000002
278 #define DT_MIPS_ICHECKSUM       0x70000003
279 #define DT_MIPS_IVERSION        0x70000004
280 #define DT_MIPS_FLAGS           0x70000005
281   #define RHF_NONE              0
282   #define RHF_HARDWAY           1
283   #define RHF_NOTPOT            2
284 #define DT_MIPS_BASE_ADDRESS    0x70000006
285 #define DT_MIPS_CONFLICT        0x70000008
286 #define DT_MIPS_LIBLIST         0x70000009
287 #define DT_MIPS_LOCAL_GOTNO     0x7000000a
288 #define DT_MIPS_CONFLICTNO      0x7000000b
289 #define DT_MIPS_LIBLISTNO       0x70000010
290 #define DT_MIPS_SYMTABNO        0x70000011
291 #define DT_MIPS_UNREFEXTNO      0x70000012
292 #define DT_MIPS_GOTSYM          0x70000013
293 #define DT_MIPS_HIPAGENO        0x70000014
294 #define DT_MIPS_RLD_MAP         0x70000016
295 
296 /* This info is needed when parsing the symbol table */
297 #define STB_LOCAL  0
298 #define STB_GLOBAL 1
299 #define STB_WEAK   2
300 
301 #define STT_NOTYPE  0
302 #define STT_OBJECT  1
303 #define STT_FUNC    2
304 #define STT_SECTION 3
305 #define STT_FILE    4
306 
307 #define ELF_ST_BIND(x)          ((x) >> 4)
308 #define ELF_ST_TYPE(x)          (((unsigned int) x) & 0xf)
309 #define ELF_ST_INFO(bind, type) (((bind) << 4) | ((type) & 0xf))
310 #define ELF32_ST_BIND(x)        ELF_ST_BIND(x)
311 #define ELF32_ST_TYPE(x)        ELF_ST_TYPE(x)
312 #define ELF64_ST_BIND(x)        ELF_ST_BIND(x)
313 #define ELF64_ST_TYPE(x)        ELF_ST_TYPE(x)
314 
315 /* Symbolic values for the entries in the auxiliary table
316    put on the initial stack */
317 #define AT_NULL             0   /* end of vector */
318 #define AT_IGNORE           1   /* entry should be ignored */
319 #define AT_EXECFD           2   /* file descriptor of program */
320 #define AT_PHDR             3   /* program headers for program */
321 #define AT_PHENT            4   /* size of program header entry */
322 #define AT_PHNUM            5   /* number of program headers */
323 #define AT_PAGESZ           6   /* system page size */
324 #define AT_BASE             7   /* base address of interpreter */
325 #define AT_FLAGS            8   /* flags */
326 #define AT_ENTRY            9   /* entry point of program */
327 #define AT_NOTELF           10  /* program is not ELF */
328 #define AT_UID              11  /* real uid */
329 #define AT_EUID             12  /* effective uid */
330 #define AT_GID              13  /* real gid */
331 #define AT_EGID             14  /* effective gid */
332 #define AT_PLATFORM         15  /* string identifying CPU for optimizations */
333 #define AT_HWCAP            16  /* arch dependent hints at CPU capabilities */
334 #define AT_CLKTCK           17  /* frequency at which times() increments */
335 #define AT_FPUCW            18  /* info about fpu initialization by kernel */
336 #define AT_DCACHEBSIZE      19  /* data cache block size */
337 #define AT_ICACHEBSIZE      20  /* instruction cache block size */
338 #define AT_UCACHEBSIZE      21  /* unified cache block size */
339 #define AT_IGNOREPPC        22  /* ppc only; entry should be ignored */
340 #define AT_SECURE           23  /* boolean, was exec suid-like? */
341 #define AT_BASE_PLATFORM    24  /* string identifying real platforms */
342 #define AT_RANDOM           25  /* address of 16 random bytes */
343 #define AT_HWCAP2           26  /* extension of AT_HWCAP */
344 #define AT_EXECFN           31  /* filename of the executable */
345 #define AT_SYSINFO          32  /* address of kernel entry point */
346 #define AT_SYSINFO_EHDR     33  /* address of kernel vdso */
347 #define AT_L1I_CACHESHAPE   34  /* shapes of the caches: */
348 #define AT_L1D_CACHESHAPE   35  /*   bits 0-3: cache associativity.  */
349 #define AT_L2_CACHESHAPE    36  /*   bits 4-7: log2 of line size.  */
350 #define AT_L3_CACHESHAPE    37  /*   val&~255: cache size.  */
351 
352 typedef struct dynamic{
353   Elf32_Sword d_tag;
354   union{
355     Elf32_Sword d_val;
356     Elf32_Addr d_ptr;
357   } d_un;
358 } Elf32_Dyn;
359 
360 typedef struct {
361   Elf64_Sxword d_tag;   /* entry tag value */
362   union {
363     Elf64_Xword d_val;
364     Elf64_Addr d_ptr;
365   } d_un;
366 } Elf64_Dyn;
367 
368 /* The following are used with relocations */
369 #define ELF32_R_SYM(x) ((x) >> 8)
370 #define ELF32_R_TYPE(x) ((x) & 0xff)
371 
372 #define ELF64_R_SYM(i)                  ((i) >> 32)
373 #define ELF64_R_TYPE(i)                 ((i) & 0xffffffff)
374 #define ELF64_R_TYPE_DATA(i)            (((ELF64_R_TYPE(i) >> 8) ^ 0x00800000) - 0x00800000)
375 
376 #define R_386_NONE      0
377 #define R_386_32        1
378 #define R_386_PC32      2
379 #define R_386_GOT32     3
380 #define R_386_PLT32     4
381 #define R_386_COPY      5
382 #define R_386_GLOB_DAT  6
383 #define R_386_JMP_SLOT  7
384 #define R_386_RELATIVE  8
385 #define R_386_GOTOFF    9
386 #define R_386_GOTPC     10
387 #define R_386_NUM       11
388 /* Not a dynamic reloc, so not included in R_386_NUM.  Used in TCG.  */
389 #define R_386_PC8       23
390 
391 #define R_MIPS_NONE     0
392 #define R_MIPS_16       1
393 #define R_MIPS_32       2
394 #define R_MIPS_REL32    3
395 #define R_MIPS_26       4
396 #define R_MIPS_HI16     5
397 #define R_MIPS_LO16     6
398 #define R_MIPS_GPREL16  7
399 #define R_MIPS_LITERAL  8
400 #define R_MIPS_GOT16    9
401 #define R_MIPS_PC16     10
402 #define R_MIPS_CALL16   11
403 #define R_MIPS_GPREL32  12
404 /* The remaining relocs are defined on Irix, although they are not
405    in the MIPS ELF ABI.  */
406 #define R_MIPS_UNUSED1  13
407 #define R_MIPS_UNUSED2  14
408 #define R_MIPS_UNUSED3  15
409 #define R_MIPS_SHIFT5   16
410 #define R_MIPS_SHIFT6   17
411 #define R_MIPS_64       18
412 #define R_MIPS_GOT_DISP 19
413 #define R_MIPS_GOT_PAGE 20
414 #define R_MIPS_GOT_OFST 21
415 /*
416  * The following two relocation types are specified in the MIPS ABI
417  * conformance guide version 1.2 but not yet in the psABI.
418  */
419 #define R_MIPS_GOTHI16  22
420 #define R_MIPS_GOTLO16  23
421 #define R_MIPS_SUB      24
422 #define R_MIPS_INSERT_A 25
423 #define R_MIPS_INSERT_B 26
424 #define R_MIPS_DELETE   27
425 #define R_MIPS_HIGHER   28
426 #define R_MIPS_HIGHEST  29
427 /*
428  * The following two relocation types are specified in the MIPS ABI
429  * conformance guide version 1.2 but not yet in the psABI.
430  */
431 #define R_MIPS_CALLHI16 30
432 #define R_MIPS_CALLLO16 31
433 /*
434  * This range is reserved for vendor specific relocations.
435  */
436 #define R_MIPS_LOVENDOR 100
437 #define R_MIPS_HIVENDOR 127
438 
439 
440 /* SUN SPARC specific definitions.  */
441 
442 /* Values for Elf64_Ehdr.e_flags.  */
443 
444 #define EF_SPARCV9_MM           3
445 #define EF_SPARCV9_TSO          0
446 #define EF_SPARCV9_PSO          1
447 #define EF_SPARCV9_RMO          2
448 #define EF_SPARC_LEDATA         0x800000 /* little endian data */
449 #define EF_SPARC_EXT_MASK       0xFFFF00
450 #define EF_SPARC_32PLUS         0x000100 /* generic V8+ features */
451 #define EF_SPARC_SUN_US1        0x000200 /* Sun UltraSPARC1 extensions */
452 #define EF_SPARC_HAL_R1         0x000400 /* HAL R1 extensions */
453 #define EF_SPARC_SUN_US3        0x000800 /* Sun UltraSPARCIII extensions */
454 
455 /*
456  * Sparc ELF relocation types
457  */
458 #define R_SPARC_NONE        0
459 #define R_SPARC_8           1
460 #define R_SPARC_16          2
461 #define R_SPARC_32          3
462 #define R_SPARC_DISP8       4
463 #define R_SPARC_DISP16      5
464 #define R_SPARC_DISP32      6
465 #define R_SPARC_WDISP30     7
466 #define R_SPARC_WDISP22     8
467 #define R_SPARC_HI22        9
468 #define R_SPARC_22          10
469 #define R_SPARC_13          11
470 #define R_SPARC_LO10        12
471 #define R_SPARC_GOT10       13
472 #define R_SPARC_GOT13       14
473 #define R_SPARC_GOT22       15
474 #define R_SPARC_PC10        16
475 #define R_SPARC_PC22        17
476 #define R_SPARC_WPLT30      18
477 #define R_SPARC_COPY        19
478 #define R_SPARC_GLOB_DAT    20
479 #define R_SPARC_JMP_SLOT    21
480 #define R_SPARC_RELATIVE    22
481 #define R_SPARC_UA32        23
482 #define R_SPARC_PLT32       24
483 #define R_SPARC_HIPLT22     25
484 #define R_SPARC_LOPLT10     26
485 #define R_SPARC_PCPLT32     27
486 #define R_SPARC_PCPLT22     28
487 #define R_SPARC_PCPLT10     29
488 #define R_SPARC_10          30
489 #define R_SPARC_11          31
490 #define R_SPARC_64          32
491 #define R_SPARC_OLO10       33
492 #define R_SPARC_HH22        34
493 #define R_SPARC_HM10        35
494 #define R_SPARC_LM22        36
495 #define R_SPARC_WDISP16     40
496 #define R_SPARC_WDISP19     41
497 #define R_SPARC_7           43
498 #define R_SPARC_5           44
499 #define R_SPARC_6           45
500 
501 /* Bits present in AT_HWCAP for ARM.  */
502 
503 #define HWCAP_ARM_SWP           (1 << 0)
504 #define HWCAP_ARM_HALF          (1 << 1)
505 #define HWCAP_ARM_THUMB         (1 << 2)
506 #define HWCAP_ARM_26BIT         (1 << 3)
507 #define HWCAP_ARM_FAST_MULT     (1 << 4)
508 #define HWCAP_ARM_FPA           (1 << 5)
509 #define HWCAP_ARM_VFP           (1 << 6)
510 #define HWCAP_ARM_EDSP          (1 << 7)
511 #define HWCAP_ARM_JAVA          (1 << 8)
512 #define HWCAP_ARM_IWMMXT        (1 << 9)
513 #define HWCAP_ARM_CRUNCH        (1 << 10)
514 #define HWCAP_ARM_THUMBEE       (1 << 11)
515 #define HWCAP_ARM_NEON          (1 << 12)
516 #define HWCAP_ARM_VFPv3         (1 << 13)
517 #define HWCAP_ARM_VFPv3D16      (1 << 14)       /* also set for VFPv4-D16 */
518 #define HWCAP_ARM_TLS           (1 << 15)
519 #define HWCAP_ARM_VFPv4         (1 << 16)
520 #define HWCAP_ARM_IDIVA         (1 << 17)
521 #define HWCAP_ARM_IDIVT         (1 << 18)
522 #define HWCAP_IDIV              (HWCAP_IDIVA | HWCAP_IDIVT)
523 #define HWCAP_VFPD32            (1 << 19)       /* set if VFP has 32 regs */
524 #define HWCAP_LPAE              (1 << 20)
525 
526 /* Bits present in AT_HWCAP for PowerPC.  */
527 
528 #define PPC_FEATURE_32                  0x80000000
529 #define PPC_FEATURE_64                  0x40000000
530 #define PPC_FEATURE_601_INSTR           0x20000000
531 #define PPC_FEATURE_HAS_ALTIVEC         0x10000000
532 #define PPC_FEATURE_HAS_FPU             0x08000000
533 #define PPC_FEATURE_HAS_MMU             0x04000000
534 #define PPC_FEATURE_HAS_4xxMAC          0x02000000
535 #define PPC_FEATURE_UNIFIED_CACHE       0x01000000
536 #define PPC_FEATURE_HAS_SPE             0x00800000
537 #define PPC_FEATURE_HAS_EFP_SINGLE      0x00400000
538 #define PPC_FEATURE_HAS_EFP_DOUBLE      0x00200000
539 #define PPC_FEATURE_NO_TB               0x00100000
540 #define PPC_FEATURE_POWER4              0x00080000
541 #define PPC_FEATURE_POWER5              0x00040000
542 #define PPC_FEATURE_POWER5_PLUS         0x00020000
543 #define PPC_FEATURE_CELL                0x00010000
544 #define PPC_FEATURE_BOOKE               0x00008000
545 #define PPC_FEATURE_SMT                 0x00004000
546 #define PPC_FEATURE_ICACHE_SNOOP        0x00002000
547 #define PPC_FEATURE_ARCH_2_05           0x00001000
548 #define PPC_FEATURE_PA6T                0x00000800
549 #define PPC_FEATURE_HAS_DFP             0x00000400
550 #define PPC_FEATURE_POWER6_EXT          0x00000200
551 #define PPC_FEATURE_ARCH_2_06           0x00000100
552 #define PPC_FEATURE_HAS_VSX             0x00000080
553 
554 #define PPC_FEATURE_PSERIES_PERFMON_COMPAT \
555                                         0x00000040
556 
557 #define PPC_FEATURE_TRUE_LE             0x00000002
558 #define PPC_FEATURE_PPC_LE              0x00000001
559 
560 /* Bits present in AT_HWCAP2 for PowerPC.  */
561 
562 #define PPC_FEATURE2_ARCH_2_07          0x80000000
563 #define PPC_FEATURE2_HAS_HTM            0x40000000
564 #define PPC_FEATURE2_HAS_DSCR           0x20000000
565 #define PPC_FEATURE2_HAS_EBB            0x10000000
566 #define PPC_FEATURE2_HAS_ISEL           0x08000000
567 #define PPC_FEATURE2_HAS_TAR            0x04000000
568 #define PPC_FEATURE2_HAS_VEC_CRYPTO     0x02000000
569 #define PPC_FEATURE2_HTM_NOSC           0x01000000
570 #define PPC_FEATURE2_ARCH_3_00          0x00800000
571 #define PPC_FEATURE2_HAS_IEEE128        0x00400000
572 #define PPC_FEATURE2_ARCH_3_10          0x00040000
573 
574 /* Bits present in AT_HWCAP for Sparc.  */
575 
576 #define HWCAP_SPARC_FLUSH               0x00000001
577 #define HWCAP_SPARC_STBAR               0x00000002
578 #define HWCAP_SPARC_SWAP                0x00000004
579 #define HWCAP_SPARC_MULDIV              0x00000008
580 #define HWCAP_SPARC_V9                  0x00000010
581 #define HWCAP_SPARC_ULTRA3              0x00000020
582 #define HWCAP_SPARC_BLKINIT             0x00000040
583 #define HWCAP_SPARC_N2                  0x00000080
584 #define HWCAP_SPARC_MUL32               0x00000100
585 #define HWCAP_SPARC_DIV32               0x00000200
586 #define HWCAP_SPARC_FSMULD              0x00000400
587 #define HWCAP_SPARC_V8PLUS              0x00000800
588 #define HWCAP_SPARC_POPC                0x00001000
589 #define HWCAP_SPARC_VIS                 0x00002000
590 #define HWCAP_SPARC_VIS2                0x00004000
591 #define HWCAP_SPARC_ASI_BLK_INIT        0x00008000
592 #define HWCAP_SPARC_FMAF                0x00010000
593 #define HWCAP_SPARC_VIS3                0x00020000
594 #define HWCAP_SPARC_HPC                 0x00040000
595 #define HWCAP_SPARC_RANDOM              0x00080000
596 #define HWCAP_SPARC_TRANS               0x00100000
597 #define HWCAP_SPARC_FJFMAU              0x00200000
598 #define HWCAP_SPARC_IMA                 0x00400000
599 #define HWCAP_SPARC_ASI_CACHE_SPARING   0x00800000
600 #define HWCAP_SPARC_PAUSE               0x01000000
601 #define HWCAP_SPARC_CBCOND              0x02000000
602 #define HWCAP_SPARC_CRYPTO              0x04000000
603 
604 /* Bits present in AT_HWCAP for s390.  */
605 
606 #define HWCAP_S390_NR_ESAN3      0
607 #define HWCAP_S390_NR_ZARCH      1
608 #define HWCAP_S390_NR_STFLE      2
609 #define HWCAP_S390_NR_MSA        3
610 #define HWCAP_S390_NR_LDISP      4
611 #define HWCAP_S390_NR_EIMM       5
612 #define HWCAP_S390_NR_DFP        6
613 #define HWCAP_S390_NR_HPAGE      7
614 #define HWCAP_S390_NR_ETF3EH     8
615 #define HWCAP_S390_NR_HIGH_GPRS  9
616 #define HWCAP_S390_NR_TE        10
617 #define HWCAP_S390_NR_VXRS      11
618 #define HWCAP_S390_NR_VXRS_BCD  12
619 #define HWCAP_S390_NR_VXRS_EXT  13
620 #define HWCAP_S390_NR_GS        14
621 #define HWCAP_S390_NR_VXRS_EXT2 15
622 #define HWCAP_S390_NR_VXRS_PDE  16
623 #define HWCAP_S390_NR_SORT      17
624 #define HWCAP_S390_NR_DFLT      18
625 #define HWCAP_S390_NR_VXRS_PDE2 19
626 #define HWCAP_S390_NR_NNPA      20
627 #define HWCAP_S390_NR_PCI_MIO   21
628 #define HWCAP_S390_NR_SIE       22
629 
630 #define HWCAP_S390_ESAN3     (1 << HWCAP_S390_NR_ESAN3)
631 #define HWCAP_S390_ZARCH     (1 << HWCAP_S390_NR_ZARCH)
632 #define HWCAP_S390_STFLE     (1 << HWCAP_S390_NR_STFLE)
633 #define HWCAP_S390_MSA       (1 << HWCAP_S390_NR_MSA)
634 #define HWCAP_S390_LDISP     (1 << HWCAP_S390_NR_LDISP)
635 #define HWCAP_S390_EIMM      (1 << HWCAP_S390_NR_EIMM)
636 #define HWCAP_S390_DFP       (1 << HWCAP_S390_NR_DFP)
637 #define HWCAP_S390_HPAGE     (1 << HWCAP_S390_NR_HPAGE)
638 #define HWCAP_S390_ETF3EH    (1 << HWCAP_S390_NR_ETF3EH)
639 #define HWCAP_S390_HIGH_GPRS (1 << HWCAP_S390_NR_HIGH_GPRS)
640 #define HWCAP_S390_TE        (1 << HWCAP_S390_NR_TE)
641 #define HWCAP_S390_VXRS      (1 << HWCAP_S390_NR_VXRS)
642 #define HWCAP_S390_VXRS_BCD  (1 << HWCAP_S390_NR_VXRS_BCD)
643 #define HWCAP_S390_VXRS_EXT  (1 << HWCAP_S390_NR_VXRS_EXT)
644 #define HWCAP_S390_GS        (1 << HWCAP_S390_NR_GS)
645 #define HWCAP_S390_VXRS_EXT2 (1 << HWCAP_S390_NR_VXRS_EXT2)
646 #define HWCAP_S390_VXRS_PDE  (1 << HWCAP_S390_NR_VXRS_PDE)
647 #define HWCAP_S390_SORT      (1 << HWCAP_S390_NR_SORT)
648 #define HWCAP_S390_DFLT      (1 << HWCAP_S390_NR_DFLT)
649 #define HWCAP_S390_VXRS_PDE2 (1 << HWCAP_S390_NR_VXRS_PDE2)
650 #define HWCAP_S390_NNPA      (1 << HWCAP_S390_NR_NNPA)
651 #define HWCAP_S390_PCI_MIO   (1 << HWCAP_S390_NR_PCI_MIO)
652 #define HWCAP_S390_SIE       (1 << HWCAP_S390_NR_SIE)
653 
654 /* M68K specific definitions. */
655 /* We use the top 24 bits to encode information about the
656    architecture variant.  */
657 #define EF_M68K_CPU32    0x00810000
658 #define EF_M68K_M68000   0x01000000
659 #define EF_M68K_CFV4E    0x00008000
660 #define EF_M68K_FIDO     0x02000000
661 #define EF_M68K_ARCH_MASK                                               \
662   (EF_M68K_M68000 | EF_M68K_CPU32 | EF_M68K_CFV4E | EF_M68K_FIDO)
663 
664 /* We use the bottom 8 bits to encode information about the
665    coldfire variant.  If we use any of these bits, the top 24 bits are
666    either 0 or EF_M68K_CFV4E.  */
667 #define EF_M68K_CF_ISA_MASK     0x0F  /* Which ISA */
668 #define EF_M68K_CF_ISA_A_NODIV  0x01  /* ISA A except for div */
669 #define EF_M68K_CF_ISA_A        0x02
670 #define EF_M68K_CF_ISA_A_PLUS   0x03
671 #define EF_M68K_CF_ISA_B_NOUSP  0x04  /* ISA_B except for USP */
672 #define EF_M68K_CF_ISA_B        0x05
673 #define EF_M68K_CF_ISA_C        0x06
674 #define EF_M68K_CF_ISA_C_NODIV  0x07  /* ISA C except for div */
675 #define EF_M68K_CF_MAC_MASK     0x30
676 #define EF_M68K_CF_MAC          0x10  /* MAC */
677 #define EF_M68K_CF_EMAC         0x20  /* EMAC */
678 #define EF_M68K_CF_EMAC_B       0x30  /* EMAC_B */
679 #define EF_M68K_CF_FLOAT        0x40  /* Has float insns */
680 #define EF_M68K_CF_MASK         0xFF
681 
682 /*
683  * 68k ELF relocation types
684  */
685 #define R_68K_NONE      0
686 #define R_68K_32        1
687 #define R_68K_16        2
688 #define R_68K_8         3
689 #define R_68K_PC32      4
690 #define R_68K_PC16      5
691 #define R_68K_PC8       6
692 #define R_68K_GOT32     7
693 #define R_68K_GOT16     8
694 #define R_68K_GOT8      9
695 #define R_68K_GOT32O    10
696 #define R_68K_GOT16O    11
697 #define R_68K_GOT8O     12
698 #define R_68K_PLT32     13
699 #define R_68K_PLT16     14
700 #define R_68K_PLT8      15
701 #define R_68K_PLT32O    16
702 #define R_68K_PLT16O    17
703 #define R_68K_PLT8O     18
704 #define R_68K_COPY      19
705 #define R_68K_GLOB_DAT  20
706 #define R_68K_JMP_SLOT  21
707 #define R_68K_RELATIVE  22
708 
709 /*
710  * Alpha ELF relocation types
711  */
712 #define R_ALPHA_NONE            0       /* No reloc */
713 #define R_ALPHA_REFLONG         1       /* Direct 32 bit */
714 #define R_ALPHA_REFQUAD         2       /* Direct 64 bit */
715 #define R_ALPHA_GPREL32         3       /* GP relative 32 bit */
716 #define R_ALPHA_LITERAL         4       /* GP relative 16 bit w/optimization */
717 #define R_ALPHA_LITUSE          5       /* Optimization hint for LITERAL */
718 #define R_ALPHA_GPDISP          6       /* Add displacement to GP */
719 #define R_ALPHA_BRADDR          7       /* PC+4 relative 23 bit shifted */
720 #define R_ALPHA_HINT            8       /* PC+4 relative 16 bit shifted */
721 #define R_ALPHA_SREL16          9       /* PC relative 16 bit */
722 #define R_ALPHA_SREL32          10      /* PC relative 32 bit */
723 #define R_ALPHA_SREL64          11      /* PC relative 64 bit */
724 #define R_ALPHA_GPRELHIGH       17      /* GP relative 32 bit, high 16 bits */
725 #define R_ALPHA_GPRELLOW        18      /* GP relative 32 bit, low 16 bits */
726 #define R_ALPHA_GPREL16         19      /* GP relative 16 bit */
727 #define R_ALPHA_COPY            24      /* Copy symbol at runtime */
728 #define R_ALPHA_GLOB_DAT        25      /* Create GOT entry */
729 #define R_ALPHA_JMP_SLOT        26      /* Create PLT entry */
730 #define R_ALPHA_RELATIVE        27      /* Adjust by program base */
731 #define R_ALPHA_BRSGP           28
732 #define R_ALPHA_TLSGD           29
733 #define R_ALPHA_TLS_LDM         30
734 #define R_ALPHA_DTPMOD64        31
735 #define R_ALPHA_GOTDTPREL       32
736 #define R_ALPHA_DTPREL64        33
737 #define R_ALPHA_DTPRELHI        34
738 #define R_ALPHA_DTPRELLO        35
739 #define R_ALPHA_DTPREL16        36
740 #define R_ALPHA_GOTTPREL        37
741 #define R_ALPHA_TPREL64         38
742 #define R_ALPHA_TPRELHI         39
743 #define R_ALPHA_TPRELLO         40
744 #define R_ALPHA_TPREL16         41
745 
746 #define SHF_ALPHA_GPREL         0x10000000
747 
748 
749 /* PowerPC specific definitions.  */
750 
751 /* Processor specific flags for the ELF header e_flags field.  */
752 #define EF_PPC64_ABI            0x3
753 
754 /* PowerPC relocations defined by the ABIs */
755 #define R_PPC_NONE              0
756 #define R_PPC_ADDR32            1   /* 32bit absolute address */
757 #define R_PPC_ADDR24            2   /* 26bit address, 2 bits ignored.  */
758 #define R_PPC_ADDR16            3   /* 16bit absolute address */
759 #define R_PPC_ADDR16_LO         4   /* lower 16bit of absolute address */
760 #define R_PPC_ADDR16_HI         5   /* high 16bit of absolute address */
761 #define R_PPC_ADDR16_HA         6   /* adjusted high 16bit */
762 #define R_PPC_ADDR14            7   /* 16bit address, 2 bits ignored */
763 #define R_PPC_ADDR14_BRTAKEN    8
764 #define R_PPC_ADDR14_BRNTAKEN   9
765 #define R_PPC_REL24             10  /* PC relative 26 bit */
766 #define R_PPC_REL14             11  /* PC relative 16 bit */
767 #define R_PPC_REL14_BRTAKEN     12
768 #define R_PPC_REL14_BRNTAKEN    13
769 #define R_PPC_GOT16             14
770 #define R_PPC_GOT16_LO          15
771 #define R_PPC_GOT16_HI          16
772 #define R_PPC_GOT16_HA          17
773 #define R_PPC_PLTREL24          18
774 #define R_PPC_COPY              19
775 #define R_PPC_GLOB_DAT          20
776 #define R_PPC_JMP_SLOT          21
777 #define R_PPC_RELATIVE          22
778 #define R_PPC_LOCAL24PC         23
779 #define R_PPC_UADDR32           24
780 #define R_PPC_UADDR16           25
781 #define R_PPC_REL32             26
782 #define R_PPC_PLT32             27
783 #define R_PPC_PLTREL32          28
784 #define R_PPC_PLT16_LO          29
785 #define R_PPC_PLT16_HI          30
786 #define R_PPC_PLT16_HA          31
787 #define R_PPC_SDAREL16          32
788 #define R_PPC_SECTOFF           33
789 #define R_PPC_SECTOFF_LO        34
790 #define R_PPC_SECTOFF_HI        35
791 #define R_PPC_SECTOFF_HA        36
792 /* Keep this the last entry.  */
793 #ifndef R_PPC_NUM
794 #define R_PPC_NUM               37
795 #endif
796 
797 /* ARM specific declarations */
798 
799 /* Processor specific flags for the ELF header e_flags field.  */
800 #define EF_ARM_RELEXEC        0x01
801 #define EF_ARM_HASENTRY       0x02
802 #define EF_ARM_INTERWORK      0x04
803 #define EF_ARM_APCS_26        0x08
804 #define EF_ARM_APCS_FLOAT     0x10
805 #define EF_ARM_PIC            0x20
806 #define EF_ALIGN8             0x40     /* 8-bit structure alignment is in use */
807 #define EF_NEW_ABI            0x80
808 #define EF_OLD_ABI            0x100
809 #define EF_ARM_SOFT_FLOAT     0x200
810 #define EF_ARM_VFP_FLOAT      0x400
811 #define EF_ARM_MAVERICK_FLOAT 0x800
812 
813 /* Other constants defined in the ARM ELF spec. version B-01.  */
814 #define EF_ARM_SYMSARESORTED    0x04   /* NB conflicts with EF_INTERWORK */
815 #define EF_ARM_DYNSYMSUSESEGIDX 0x08   /* NB conflicts with EF_APCS26 */
816 #define EF_ARM_MAPSYMSFIRST     0x10   /* NB conflicts with EF_APCS_FLOAT */
817 #define EF_ARM_EABIMASK         0xFF000000
818 
819 /* Constants defined in AAELF.  */
820 #define EF_ARM_BE8          0x00800000
821 #define EF_ARM_LE8          0x00400000
822 
823 #define EF_ARM_EABI_VERSION(flags) ((flags) & EF_ARM_EABIMASK)
824 #define EF_ARM_EABI_UNKNOWN  0x00000000
825 #define EF_ARM_EABI_VER1     0x01000000
826 #define EF_ARM_EABI_VER2     0x02000000
827 #define EF_ARM_EABI_VER3     0x03000000
828 #define EF_ARM_EABI_VER4     0x04000000
829 #define EF_ARM_EABI_VER5     0x05000000
830 
831 /* Additional symbol types for Thumb */
832 #define STT_ARM_TFUNC      0xd
833 
834 /* ARM-specific values for sh_flags */
835 #define SHF_ARM_ENTRYSECT  0x10000000   /* Section contains an entry point */
836 #define SHF_ARM_COMDEF     0x80000000   /* Section may be multiply defined
837                                            in the input to a link step */
838 
839 /* ARM-specific program header flags */
840 #define PF_ARM_SB          0x10000000   /* Segment contains the location
841                                            addressed by the static base */
842 
843 /* ARM relocs.  */
844 #define R_ARM_NONE              0   /* No reloc */
845 #define R_ARM_PC24              1   /* PC relative 26 bit branch */
846 #define R_ARM_ABS32             2   /* Direct 32 bit  */
847 #define R_ARM_REL32             3   /* PC relative 32 bit */
848 #define R_ARM_PC13              4
849 #define R_ARM_ABS16             5   /* Direct 16 bit */
850 #define R_ARM_ABS12             6   /* Direct 12 bit */
851 #define R_ARM_THM_ABS5          7
852 #define R_ARM_ABS8              8   /* Direct 8 bit */
853 #define R_ARM_SBREL32           9
854 #define R_ARM_THM_PC22          10
855 #define R_ARM_THM_PC8           11
856 #define R_ARM_AMP_VCALL9        12
857 #define R_ARM_SWI24             13
858 #define R_ARM_THM_SWI8          14
859 #define R_ARM_XPC25             15
860 #define R_ARM_THM_XPC22         16
861 #define R_ARM_COPY              20  /* Copy symbol at runtime */
862 #define R_ARM_GLOB_DAT          21  /* Create GOT entry */
863 #define R_ARM_JUMP_SLOT         22  /* Create PLT entry */
864 #define R_ARM_RELATIVE          23  /* Adjust by program base */
865 #define R_ARM_GOTOFF            24  /* 32 bit offset to GOT */
866 #define R_ARM_GOTPC             25  /* 32 bit PC relative offset to GOT */
867 #define R_ARM_GOT32             26  /* 32 bit GOT entry */
868 #define R_ARM_PLT32             27  /* 32 bit PLT address */
869 #define R_ARM_CALL              28
870 #define R_ARM_JUMP24            29
871 #define R_ARM_GNU_VTENTRY       100
872 #define R_ARM_GNU_VTINHERIT     101
873 #define R_ARM_THM_PC11          102 /* thumb unconditional branch */
874 #define R_ARM_THM_PC9           103 /* thumb conditional branch */
875 #define R_ARM_RXPC25            249
876 #define R_ARM_RSBREL32          250
877 #define R_ARM_THM_RPC22         251
878 #define R_ARM_RREL32            252
879 #define R_ARM_RABS22            253
880 #define R_ARM_RPC24             254
881 #define R_ARM_RBASE             255
882 /* Keep this the last entry.  */
883 #define R_ARM_NUM               256
884 
885 /* ARM Aarch64 relocation types */
886 #define R_AARCH64_NONE                256 /* also accepts R_ARM_NONE (0) */
887 /* static data relocations */
888 #define R_AARCH64_ABS64               257
889 #define R_AARCH64_ABS32               258
890 #define R_AARCH64_ABS16               259
891 #define R_AARCH64_PREL64              260
892 #define R_AARCH64_PREL32              261
893 #define R_AARCH64_PREL16              262
894 /* static aarch64 group relocations */
895 /* group relocs to create unsigned data value or address inline */
896 #define R_AARCH64_MOVW_UABS_G0        263
897 #define R_AARCH64_MOVW_UABS_G0_NC     264
898 #define R_AARCH64_MOVW_UABS_G1        265
899 #define R_AARCH64_MOVW_UABS_G1_NC     266
900 #define R_AARCH64_MOVW_UABS_G2        267
901 #define R_AARCH64_MOVW_UABS_G2_NC     268
902 #define R_AARCH64_MOVW_UABS_G3        269
903 /* group relocs to create signed data or offset value inline */
904 #define R_AARCH64_MOVW_SABS_G0        270
905 #define R_AARCH64_MOVW_SABS_G1        271
906 #define R_AARCH64_MOVW_SABS_G2        272
907 /* relocs to generate 19, 21, and 33 bit PC-relative addresses */
908 #define R_AARCH64_LD_PREL_LO19        273
909 #define R_AARCH64_ADR_PREL_LO21       274
910 #define R_AARCH64_ADR_PREL_PG_HI21    275
911 #define R_AARCH64_ADR_PREL_PG_HI21_NC 276
912 #define R_AARCH64_ADD_ABS_LO12_NC     277
913 #define R_AARCH64_LDST8_ABS_LO12_NC   278
914 #define R_AARCH64_LDST16_ABS_LO12_NC  284
915 #define R_AARCH64_LDST32_ABS_LO12_NC  285
916 #define R_AARCH64_LDST64_ABS_LO12_NC  286
917 #define R_AARCH64_LDST128_ABS_LO12_NC 299
918 /* relocs for control-flow - all offsets as multiple of 4 */
919 #define R_AARCH64_TSTBR14             279
920 #define R_AARCH64_CONDBR19            280
921 #define R_AARCH64_JUMP26              282
922 #define R_AARCH64_CALL26              283
923 /* group relocs to create pc-relative offset inline */
924 #define R_AARCH64_MOVW_PREL_G0        287
925 #define R_AARCH64_MOVW_PREL_G0_NC     288
926 #define R_AARCH64_MOVW_PREL_G1        289
927 #define R_AARCH64_MOVW_PREL_G1_NC     290
928 #define R_AARCH64_MOVW_PREL_G2        291
929 #define R_AARCH64_MOVW_PREL_G2_NC     292
930 #define R_AARCH64_MOVW_PREL_G3        293
931 /* group relocs to create a GOT-relative offset inline */
932 #define R_AARCH64_MOVW_GOTOFF_G0      300
933 #define R_AARCH64_MOVW_GOTOFF_G0_NC   301
934 #define R_AARCH64_MOVW_GOTOFF_G1      302
935 #define R_AARCH64_MOVW_GOTOFF_G1_NC   303
936 #define R_AARCH64_MOVW_GOTOFF_G2      304
937 #define R_AARCH64_MOVW_GOTOFF_G2_NC   305
938 #define R_AARCH64_MOVW_GOTOFF_G3      306
939 /* GOT-relative data relocs */
940 #define R_AARCH64_GOTREL64            307
941 #define R_AARCH64_GOTREL32            308
942 /* GOT-relative instr relocs */
943 #define R_AARCH64_GOT_LD_PREL19       309
944 #define R_AARCH64_LD64_GOTOFF_LO15    310
945 #define R_AARCH64_ADR_GOT_PAGE        311
946 #define R_AARCH64_LD64_GOT_LO12_NC    312
947 #define R_AARCH64_LD64_GOTPAGE_LO15   313
948 /* General Dynamic TLS relocations */
949 #define R_AARCH64_TLSGD_ADR_PREL21            512
950 #define R_AARCH64_TLSGD_ADR_PAGE21            513
951 #define R_AARCH64_TLSGD_ADD_LO12_NC           514
952 #define R_AARCH64_TLSGD_MOVW_G1               515
953 #define R_AARCH64_TLSGD_MOVW_G0_NC            516
954 /* Local Dynamic TLS relocations */
955 #define R_AARCH64_TLSLD_ADR_PREL21            517
956 #define R_AARCH64_TLSLD_ADR_PAGE21            518
957 #define R_AARCH64_TLSLD_ADD_LO12_NC           519
958 #define R_AARCH64_TLSLD_MOVW_G1               520
959 #define R_AARCH64_TLSLD_MOVW_G0_NC            521
960 #define R_AARCH64_TLSLD_LD_PREL19             522
961 #define R_AARCH64_TLSLD_MOVW_DTPREL_G2        523
962 #define R_AARCH64_TLSLD_MOVW_DTPREL_G1        524
963 #define R_AARCH64_TLSLD_MOVW_DTPREL_G1_NC     525
964 #define R_AARCH64_TLSLD_MOVW_DTPREL_G0        526
965 #define R_AARCH64_TLSLD_MOVW_DTPREL_G0_NC     527
966 #define R_AARCH64_TLSLD_ADD_DTPREL_HI12       528
967 #define R_AARCH64_TLSLD_ADD_DTPREL_LO12       529
968 #define R_AARCH64_TLSLD_ADD_DTPREL_LO12_NC    530
969 #define R_AARCH64_TLSLD_LDST8_DTPREL_LO12     531
970 #define R_AARCH64_TLSLD_LDST8_DTPREL_LO12_NC  532
971 #define R_AARCH64_TLSLD_LDST16_DTPREL_LO12    533
972 #define R_AARCH64_TLSLD_LDST16_DTPREL_LO12_NC 534
973 #define R_AARCH64_TLSLD_LDST32_DTPREL_LO12    535
974 #define R_AARCH64_TLSLD_LDST32_DTPREL_LO12_NC 536
975 #define R_AARCH64_TLSLD_LDST64_DTPREL_LO12    537
976 #define R_AARCH64_TLSLD_LDST64_DTPREL_LO12_NC 538
977 /* initial exec TLS relocations */
978 #define R_AARCH64_TLSIE_MOVW_GOTTPREL_G1      539
979 #define R_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC   540
980 #define R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21   541
981 #define R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC 542
982 #define R_AARCH64_TLSIE_LD_GOTTPREL_PREL19    543
983 /* local exec TLS relocations */
984 #define R_AARCH64_TLSLE_MOVW_TPREL_G2         544
985 #define R_AARCH64_TLSLE_MOVW_TPREL_G1         545
986 #define R_AARCH64_TLSLE_MOVW_TPREL_G1_NC      546
987 #define R_AARCH64_TLSLE_MOVW_TPREL_G0         547
988 #define R_AARCH64_TLSLE_MOVW_TPREL_G0_NC      548
989 #define R_AARCH64_TLSLE_ADD_TPREL_HI12        549
990 #define R_AARCH64_TLSLE_ADD_TPREL_LO12        550
991 #define R_AARCH64_TLSLE_ADD_TPREL_LO12_NC     551
992 #define R_AARCH64_TLSLE_LDST8_TPREL_LO12      552
993 #define R_AARCH64_TLSLE_LDST8_TPREL_LO12_NC   553
994 #define R_AARCH64_TLSLE_LDST16_TPREL_LO12     554
995 #define R_AARCH64_TLSLE_LDST16_TPREL_LO12_NC  555
996 #define R_AARCH64_TLSLE_LDST32_TPREL_LO12     556
997 #define R_AARCH64_TLSLE_LDST32_TPREL_LO12_NC  557
998 #define R_AARCH64_TLSLE_LDST64_TPREL_LO12     558
999 #define R_AARCH64_TLSLE_LDST64_TPREL_LO12_NC  559
1000 /* Dynamic Relocations */
1001 #define R_AARCH64_COPY         1024
1002 #define R_AARCH64_GLOB_DAT     1025
1003 #define R_AARCH64_JUMP_SLOT    1026
1004 #define R_AARCH64_RELATIVE     1027
1005 #define R_AARCH64_TLS_DTPREL64 1028
1006 #define R_AARCH64_TLS_DTPMOD64 1029
1007 #define R_AARCH64_TLS_TPREL64  1030
1008 #define R_AARCH64_TLS_DTPREL32 1031
1009 #define R_AARCH64_TLS_DTPMOD32 1032
1010 #define R_AARCH64_TLS_TPREL32  1033
1011 
1012 /* s390 relocations defined by the ABIs */
1013 #define R_390_NONE              0   /* No reloc.  */
1014 #define R_390_8                 1   /* Direct 8 bit.  */
1015 #define R_390_12                2   /* Direct 12 bit.  */
1016 #define R_390_16                3   /* Direct 16 bit.  */
1017 #define R_390_32                4   /* Direct 32 bit.  */
1018 #define R_390_PC32              5   /* PC relative 32 bit.  */
1019 #define R_390_GOT12             6   /* 12 bit GOT offset.  */
1020 #define R_390_GOT32             7   /* 32 bit GOT offset.  */
1021 #define R_390_PLT32             8   /* 32 bit PC relative PLT address.  */
1022 #define R_390_COPY              9   /* Copy symbol at runtime.  */
1023 #define R_390_GLOB_DAT          10  /* Create GOT entry.  */
1024 #define R_390_JMP_SLOT          11  /* Create PLT entry.  */
1025 #define R_390_RELATIVE          12  /* Adjust by program base.  */
1026 #define R_390_GOTOFF32          13  /* 32 bit offset to GOT.  */
1027 #define R_390_GOTPC             14  /* 32 bit PC rel. offset to GOT.  */
1028 #define R_390_GOT16             15  /* 16 bit GOT offset.  */
1029 #define R_390_PC16              16  /* PC relative 16 bit.  */
1030 #define R_390_PC16DBL           17  /* PC relative 16 bit shifted by 1.  */
1031 #define R_390_PLT16DBL          18  /* 16 bit PC rel. PLT shifted by 1.  */
1032 #define R_390_PC32DBL           19  /* PC relative 32 bit shifted by 1.  */
1033 #define R_390_PLT32DBL          20  /* 32 bit PC rel. PLT shifted by 1.  */
1034 #define R_390_GOTPCDBL          21  /* 32 bit PC rel. GOT shifted by 1.  */
1035 #define R_390_64                22  /* Direct 64 bit.  */
1036 #define R_390_PC64              23  /* PC relative 64 bit.  */
1037 #define R_390_GOT64             24  /* 64 bit GOT offset.  */
1038 #define R_390_PLT64             25  /* 64 bit PC relative PLT address.  */
1039 #define R_390_GOTENT            26  /* 32 bit PC rel. to GOT entry >> 1. */
1040 #define R_390_GOTOFF16          27  /* 16 bit offset to GOT. */
1041 #define R_390_GOTOFF64          28  /* 64 bit offset to GOT. */
1042 #define R_390_GOTPLT12          29  /* 12 bit offset to jump slot.  */
1043 #define R_390_GOTPLT16          30  /* 16 bit offset to jump slot.  */
1044 #define R_390_GOTPLT32          31  /* 32 bit offset to jump slot.  */
1045 #define R_390_GOTPLT64          32  /* 64 bit offset to jump slot.  */
1046 #define R_390_GOTPLTENT         33  /* 32 bit rel. offset to jump slot.  */
1047 #define R_390_PLTOFF16          34  /* 16 bit offset from GOT to PLT. */
1048 #define R_390_PLTOFF32          35  /* 32 bit offset from GOT to PLT. */
1049 #define R_390_PLTOFF64          36  /* 16 bit offset from GOT to PLT. */
1050 #define R_390_TLS_LOAD          37  /* Tag for load insn in TLS code. */
1051 #define R_390_TLS_GDCALL        38  /* Tag for function call in general
1052                                                dynamic TLS code.  */
1053 #define R_390_TLS_LDCALL        39  /* Tag for function call in local
1054                                                dynamic TLS code.  */
1055 #define R_390_TLS_GD32          40  /* Direct 32 bit for general dynamic
1056                                                thread local data.  */
1057 #define R_390_TLS_GD64          41  /* Direct 64 bit for general dynamic
1058                                                thread local data.  */
1059 #define R_390_TLS_GOTIE12       42  /* 12 bit GOT offset for static TLS
1060                                                block offset.  */
1061 #define R_390_TLS_GOTIE32       43  /* 32 bit GOT offset for static TLS
1062                                                block offset.  */
1063 #define R_390_TLS_GOTIE64       44  /* 64 bit GOT offset for static TLS
1064                                                block offset.  */
1065 #define R_390_TLS_LDM32         45  /* Direct 32 bit for local dynamic
1066                                                thread local data in LD code.  */
1067 #define R_390_TLS_LDM64         46  /* Direct 64 bit for local dynamic
1068                                                thread local data in LD code.  */
1069 #define R_390_TLS_IE32          47  /* 32 bit address of GOT entry for
1070                                                negated static TLS block offset.  */
1071 #define R_390_TLS_IE64          48  /* 64 bit address of GOT entry for
1072                                                negated static TLS block offset.  */
1073 #define R_390_TLS_IEENT         49  /* 32 bit rel. offset to GOT entry for
1074                                                negated static TLS block offset.  */
1075 #define R_390_TLS_LE32          50  /* 32 bit negated offset relative to
1076                                                static TLS block.  */
1077 #define R_390_TLS_LE64          51  /* 64 bit negated offset relative to
1078                                                static TLS block.  */
1079 #define R_390_TLS_LDO32         52  /* 32 bit offset relative to TLS
1080                                                block.  */
1081 #define R_390_TLS_LDO64         53  /* 64 bit offset relative to TLS
1082                                                block.  */
1083 #define R_390_TLS_DTPMOD        54  /* ID of module containing symbol.  */
1084 #define R_390_TLS_DTPOFF        55  /* Offset in TLS block.  */
1085 #define R_390_TLS_TPOFF         56  /* Negate offset in static TLS
1086                                            block.  */
1087 #define R_390_20                57
1088 /* Keep this the last entry.  */
1089 #define R_390_NUM               58
1090 
1091 /* x86-64 relocation types */
1092 #define R_X86_64_NONE       0   /* No reloc */
1093 #define R_X86_64_64         1   /* Direct 64 bit  */
1094 #define R_X86_64_PC32       2   /* PC relative 32 bit signed */
1095 #define R_X86_64_GOT32      3   /* 32 bit GOT entry */
1096 #define R_X86_64_PLT32      4   /* 32 bit PLT address */
1097 #define R_X86_64_COPY       5   /* Copy symbol at runtime */
1098 #define R_X86_64_GLOB_DAT   6   /* Create GOT entry */
1099 #define R_X86_64_JUMP_SLOT  7   /* Create PLT entry */
1100 #define R_X86_64_RELATIVE   8   /* Adjust by program base */
1101 #define R_X86_64_GOTPCREL   9   /* 32 bit signed pc relative
1102                                            offset to GOT */
1103 #define R_X86_64_32         10  /* Direct 32 bit zero extended */
1104 #define R_X86_64_32S        11  /* Direct 32 bit sign extended */
1105 #define R_X86_64_16         12  /* Direct 16 bit zero extended */
1106 #define R_X86_64_PC16       13  /* 16 bit sign extended pc relative */
1107 #define R_X86_64_8          14  /* Direct 8 bit sign extended  */
1108 #define R_X86_64_PC8        15  /* 8 bit sign extended pc relative */
1109 
1110 #define R_X86_64_NUM        16
1111 
1112 /* Legal values for e_flags field of Elf64_Ehdr.  */
1113 
1114 #define EF_ALPHA_32BIT      1   /* All addresses are below 2GB */
1115 
1116 /* HPPA specific definitions.  */
1117 
1118 /* Legal values for e_flags field of Elf32_Ehdr.  */
1119 
1120 #define EF_PARISC_TRAPNIL   0x00010000 /* Trap nil pointer dereference.  */
1121 #define EF_PARISC_EXT       0x00020000 /* Program uses arch. extensions. */
1122 #define EF_PARISC_LSB       0x00040000 /* Program expects little endian. */
1123 #define EF_PARISC_WIDE      0x00080000 /* Program expects wide mode.  */
1124 #define EF_PARISC_NO_KABP   0x00100000 /* No kernel assisted branch
1125                                               prediction.  */
1126 #define EF_PARISC_LAZYSWAP  0x00400000 /* Allow lazy swapping.  */
1127 #define EF_PARISC_ARCH      0x0000ffff /* Architecture version.  */
1128 
1129 /* Defined values for `e_flags & EF_PARISC_ARCH' are:  */
1130 
1131 #define EFA_PARISC_1_0      0x020b /* PA-RISC 1.0 big-endian.  */
1132 #define EFA_PARISC_1_1      0x0210 /* PA-RISC 1.1 big-endian.  */
1133 #define EFA_PARISC_2_0      0x0214 /* PA-RISC 2.0 big-endian.  */
1134 
1135 /* Additional section indices.  */
1136 
1137 #define SHN_PARISC_ANSI_COMMON  0xff00   /* Section for tentatively declared
1138                                               symbols in ANSI C.  */
1139 #define SHN_PARISC_HUGE_COMMON  0xff01   /* Common blocks in huge model.  */
1140 
1141 /* Legal values for sh_type field of Elf32_Shdr.  */
1142 
1143 #define SHT_PARISC_EXT      0x70000000 /* Contains product specific ext. */
1144 #define SHT_PARISC_UNWIND   0x70000001 /* Unwind information.  */
1145 #define SHT_PARISC_DOC      0x70000002 /* Debug info for optimized code. */
1146 
1147 /* Legal values for sh_flags field of Elf32_Shdr.  */
1148 
1149 #define SHF_PARISC_SHORT    0x20000000 /* Section with short addressing. */
1150 #define SHF_PARISC_HUGE     0x40000000 /* Section far from gp.  */
1151 #define SHF_PARISC_SBP      0x80000000 /* Static branch prediction code. */
1152 
1153 /* Legal values for ST_TYPE subfield of st_info (symbol type).  */
1154 
1155 #define STT_PARISC_MILLICODE    13  /* Millicode function entry point.  */
1156 
1157 #define STT_HP_OPAQUE           (STT_LOOS + 0x1)
1158 #define STT_HP_STUB             (STT_LOOS + 0x2)
1159 
1160 /* HPPA relocs.  */
1161 
1162 #define R_PARISC_NONE           0   /* No reloc.  */
1163 #define R_PARISC_DIR32          1   /* Direct 32-bit reference.  */
1164 #define R_PARISC_DIR21L         2   /* Left 21 bits of eff. address.  */
1165 #define R_PARISC_DIR17R         3   /* Right 17 bits of eff. address.  */
1166 #define R_PARISC_DIR17F         4   /* 17 bits of eff. address.  */
1167 #define R_PARISC_DIR14R         6   /* Right 14 bits of eff. address.  */
1168 #define R_PARISC_PCREL32        9   /* 32-bit rel. address.  */
1169 #define R_PARISC_PCREL21L       10  /* Left 21 bits of rel. address.  */
1170 #define R_PARISC_PCREL17R       11  /* Right 17 bits of rel. address.  */
1171 #define R_PARISC_PCREL17F       12  /* 17 bits of rel. address.  */
1172 #define R_PARISC_PCREL14R       14  /* Right 14 bits of rel. address.  */
1173 #define R_PARISC_DPREL21L       18  /* Left 21 bits of rel. address.  */
1174 #define R_PARISC_DPREL14R       22  /* Right 14 bits of rel. address.  */
1175 #define R_PARISC_GPREL21L       26  /* GP-relative, left 21 bits.  */
1176 #define R_PARISC_GPREL14R       30  /* GP-relative, right 14 bits.  */
1177 #define R_PARISC_LTOFF21L       34  /* LT-relative, left 21 bits.  */
1178 #define R_PARISC_LTOFF14R       38  /* LT-relative, right 14 bits.  */
1179 #define R_PARISC_SECREL32       41  /* 32 bits section rel. address.  */
1180 #define R_PARISC_SEGBASE        48  /* No relocation, set segment base.  */
1181 #define R_PARISC_SEGREL32       49  /* 32 bits segment rel. address.  */
1182 #define R_PARISC_PLTOFF21L      50  /* PLT rel. address, left 21 bits.  */
1183 #define R_PARISC_PLTOFF14R      54  /* PLT rel. address, right 14 bits.  */
1184 #define R_PARISC_LTOFF_FPTR32   57  /* 32 bits LT-rel. function pointer. */
1185 #define R_PARISC_LTOFF_FPTR21L  58  /* LT-rel. fct ptr, left 21 bits. */
1186 #define R_PARISC_LTOFF_FPTR14R  62  /* LT-rel. fct ptr, right 14 bits. */
1187 #define R_PARISC_FPTR64         64  /* 64 bits function address.  */
1188 #define R_PARISC_PLABEL32       65  /* 32 bits function address.  */
1189 #define R_PARISC_PCREL64        72  /* 64 bits PC-rel. address.  */
1190 #define R_PARISC_PCREL22F       74  /* 22 bits PC-rel. address.  */
1191 #define R_PARISC_PCREL14WR      75  /* PC-rel. address, right 14 bits.  */
1192 #define R_PARISC_PCREL14DR      76  /* PC rel. address, right 14 bits.  */
1193 #define R_PARISC_PCREL16F       77  /* 16 bits PC-rel. address.  */
1194 #define R_PARISC_PCREL16WF      78  /* 16 bits PC-rel. address.  */
1195 #define R_PARISC_PCREL16DF      79  /* 16 bits PC-rel. address.  */
1196 #define R_PARISC_DIR64          80  /* 64 bits of eff. address.  */
1197 #define R_PARISC_DIR14WR        83  /* 14 bits of eff. address.  */
1198 #define R_PARISC_DIR14DR        84  /* 14 bits of eff. address.  */
1199 #define R_PARISC_DIR16F         85  /* 16 bits of eff. address.  */
1200 #define R_PARISC_DIR16WF        86  /* 16 bits of eff. address.  */
1201 #define R_PARISC_DIR16DF        87  /* 16 bits of eff. address.  */
1202 #define R_PARISC_GPREL64        88  /* 64 bits of GP-rel. address.  */
1203 #define R_PARISC_GPREL14WR      91  /* GP-rel. address, right 14 bits.  */
1204 #define R_PARISC_GPREL14DR      92  /* GP-rel. address, right 14 bits.  */
1205 #define R_PARISC_GPREL16F       93  /* 16 bits GP-rel. address.  */
1206 #define R_PARISC_GPREL16WF      94  /* 16 bits GP-rel. address.  */
1207 #define R_PARISC_GPREL16DF      95  /* 16 bits GP-rel. address.  */
1208 #define R_PARISC_LTOFF64        96  /* 64 bits LT-rel. address.  */
1209 #define R_PARISC_LTOFF14WR      99  /* LT-rel. address, right 14 bits.  */
1210 #define R_PARISC_LTOFF14DR      100 /* LT-rel. address, right 14 bits.  */
1211 #define R_PARISC_LTOFF16F       101 /* 16 bits LT-rel. address.  */
1212 #define R_PARISC_LTOFF16WF      102 /* 16 bits LT-rel. address.  */
1213 #define R_PARISC_LTOFF16DF      103 /* 16 bits LT-rel. address.  */
1214 #define R_PARISC_SECREL64       104 /* 64 bits section rel. address.  */
1215 #define R_PARISC_SEGREL64       112 /* 64 bits segment rel. address.  */
1216 #define R_PARISC_PLTOFF14WR     115 /* PLT-rel. address, right 14 bits.  */
1217 #define R_PARISC_PLTOFF14DR     116 /* PLT-rel. address, right 14 bits.  */
1218 #define R_PARISC_PLTOFF16F      117 /* 16 bits LT-rel. address.  */
1219 #define R_PARISC_PLTOFF16WF     118 /* 16 bits PLT-rel. address.  */
1220 #define R_PARISC_PLTOFF16DF     119 /* 16 bits PLT-rel. address.  */
1221 #define R_PARISC_LTOFF_FPTR64   120 /* 64 bits LT-rel. function ptr.  */
1222 #define R_PARISC_LTOFF_FPTR14WR 123 /* LT-rel. fct. ptr., right 14 bits. */
1223 #define R_PARISC_LTOFF_FPTR14DR 124 /* LT-rel. fct. ptr., right 14 bits. */
1224 #define R_PARISC_LTOFF_FPTR16F  125 /* 16 bits LT-rel. function ptr.  */
1225 #define R_PARISC_LTOFF_FPTR16WF 126 /* 16 bits LT-rel. function ptr.  */
1226 #define R_PARISC_LTOFF_FPTR16DF 127 /* 16 bits LT-rel. function ptr.  */
1227 #define R_PARISC_LORESERVE      128
1228 #define R_PARISC_COPY           128 /* Copy relocation.  */
1229 #define R_PARISC_IPLT           129 /* Dynamic reloc, imported PLT */
1230 #define R_PARISC_EPLT           130 /* Dynamic reloc, exported PLT */
1231 #define R_PARISC_TPREL32        153 /* 32 bits TP-rel. address.  */
1232 #define R_PARISC_TPREL21L       154 /* TP-rel. address, left 21 bits.  */
1233 #define R_PARISC_TPREL14R       158 /* TP-rel. address, right 14 bits.  */
1234 #define R_PARISC_LTOFF_TP21L    162 /* LT-TP-rel. address, left 21 bits. */
1235 #define R_PARISC_LTOFF_TP14R    166 /* LT-TP-rel. address, right 14 bits.*/
1236 #define R_PARISC_LTOFF_TP14F    167 /* 14 bits LT-TP-rel. address.  */
1237 #define R_PARISC_TPREL64        216 /* 64 bits TP-rel. address.  */
1238 #define R_PARISC_TPREL14WR      219 /* TP-rel. address, right 14 bits.  */
1239 #define R_PARISC_TPREL14DR      220 /* TP-rel. address, right 14 bits.  */
1240 #define R_PARISC_TPREL16F       221 /* 16 bits TP-rel. address.  */
1241 #define R_PARISC_TPREL16WF      222 /* 16 bits TP-rel. address.  */
1242 #define R_PARISC_TPREL16DF      223 /* 16 bits TP-rel. address.  */
1243 #define R_PARISC_LTOFF_TP64     224 /* 64 bits LT-TP-rel. address.  */
1244 #define R_PARISC_LTOFF_TP14WR   227 /* LT-TP-rel. address, right 14 bits.*/
1245 #define R_PARISC_LTOFF_TP14DR   228 /* LT-TP-rel. address, right 14 bits.*/
1246 #define R_PARISC_LTOFF_TP16F    229 /* 16 bits LT-TP-rel. address.  */
1247 #define R_PARISC_LTOFF_TP16WF   230 /* 16 bits LT-TP-rel. address.  */
1248 #define R_PARISC_LTOFF_TP16DF   231 /* 16 bits LT-TP-rel. address.  */
1249 #define R_PARISC_HIRESERVE      255
1250 
1251 /* Legal values for p_type field of Elf32_Phdr/Elf64_Phdr.  */
1252 
1253 #define PT_HP_TLS               (PT_LOOS + 0x0)
1254 #define PT_HP_CORE_NONE         (PT_LOOS + 0x1)
1255 #define PT_HP_CORE_VERSION      (PT_LOOS + 0x2)
1256 #define PT_HP_CORE_KERNEL       (PT_LOOS + 0x3)
1257 #define PT_HP_CORE_COMM         (PT_LOOS + 0x4)
1258 #define PT_HP_CORE_PROC         (PT_LOOS + 0x5)
1259 #define PT_HP_CORE_LOADABLE     (PT_LOOS + 0x6)
1260 #define PT_HP_CORE_STACK        (PT_LOOS + 0x7)
1261 #define PT_HP_CORE_SHM          (PT_LOOS + 0x8)
1262 #define PT_HP_CORE_MMF          (PT_LOOS + 0x9)
1263 #define PT_HP_PARALLEL          (PT_LOOS + 0x10)
1264 #define PT_HP_FASTBIND          (PT_LOOS + 0x11)
1265 #define PT_HP_OPT_ANNOT         (PT_LOOS + 0x12)
1266 #define PT_HP_HSL_ANNOT         (PT_LOOS + 0x13)
1267 #define PT_HP_STACK             (PT_LOOS + 0x14)
1268 
1269 #define PT_PARISC_ARCHEXT       0x70000000
1270 #define PT_PARISC_UNWIND        0x70000001
1271 
1272 /* Legal values for p_flags field of Elf32_Phdr/Elf64_Phdr.  */
1273 
1274 #define PF_PARISC_SBP           0x08000000
1275 
1276 #define PF_HP_PAGE_SIZE         0x00100000
1277 #define PF_HP_FAR_SHARED        0x00200000
1278 #define PF_HP_NEAR_SHARED       0x00400000
1279 #define PF_HP_CODE              0x01000000
1280 #define PF_HP_MODIFY            0x02000000
1281 #define PF_HP_LAZYSWAP          0x04000000
1282 #define PF_HP_SBP               0x08000000
1283 
1284 /* IA-64 specific declarations.  */
1285 
1286 /* Processor specific flags for the Ehdr e_flags field.  */
1287 #define EF_IA_64_MASKOS         0x0000000f  /* os-specific flags */
1288 #define EF_IA_64_ABI64          0x00000010  /* 64-bit ABI */
1289 #define EF_IA_64_ARCH           0xff000000  /* arch. version mask */
1290 
1291 /* Processor specific values for the Phdr p_type field.  */
1292 #define PT_IA_64_ARCHEXT        (PT_LOPROC + 0) /* arch extension bits */
1293 #define PT_IA_64_UNWIND         (PT_LOPROC + 1) /* ia64 unwind bits */
1294 
1295 /* Processor specific flags for the Phdr p_flags field.  */
1296 #define PF_IA_64_NORECOV        0x80000000  /* spec insns w/o recovery */
1297 
1298 /* Processor specific values for the Shdr sh_type field.  */
1299 #define SHT_IA_64_EXT           (SHT_LOPROC + 0) /* extension bits */
1300 #define SHT_IA_64_UNWIND        (SHT_LOPROC + 1) /* unwind bits */
1301 
1302 /* Processor specific flags for the Shdr sh_flags field.  */
1303 #define SHF_IA_64_SHORT         0x10000000  /* section near gp */
1304 #define SHF_IA_64_NORECOV       0x20000000  /* spec insns w/o recovery */
1305 
1306 /* Processor specific values for the Dyn d_tag field.  */
1307 #define DT_IA_64_PLT_RESERVE    (DT_LOPROC + 0)
1308 #define DT_IA_64_NUM            1
1309 
1310 /* IA-64 relocations.  */
1311 #define R_IA64_NONE             0x00    /* none */
1312 #define R_IA64_IMM14            0x21    /* symbol + addend, add imm14 */
1313 #define R_IA64_IMM22            0x22    /* symbol + addend, add imm22 */
1314 #define R_IA64_IMM64            0x23    /* symbol + addend, mov imm64 */
1315 #define R_IA64_DIR32MSB         0x24    /* symbol + addend, data4 MSB */
1316 #define R_IA64_DIR32LSB         0x25    /* symbol + addend, data4 LSB */
1317 #define R_IA64_DIR64MSB         0x26    /* symbol + addend, data8 MSB */
1318 #define R_IA64_DIR64LSB         0x27    /* symbol + addend, data8 LSB */
1319 #define R_IA64_GPREL22          0x2a    /* @gprel(sym + add), add imm22 */
1320 #define R_IA64_GPREL64I         0x2b    /* @gprel(sym + add), mov imm64 */
1321 #define R_IA64_GPREL32MSB       0x2c    /* @gprel(sym + add), data4 MSB */
1322 #define R_IA64_GPREL32LSB       0x2d    /* @gprel(sym + add), data4 LSB */
1323 #define R_IA64_GPREL64MSB       0x2e    /* @gprel(sym + add), data8 MSB */
1324 #define R_IA64_GPREL64LSB       0x2f    /* @gprel(sym + add), data8 LSB */
1325 #define R_IA64_LTOFF22          0x32    /* @ltoff(sym + add), add imm22 */
1326 #define R_IA64_LTOFF64I         0x33    /* @ltoff(sym + add), mov imm64 */
1327 #define R_IA64_PLTOFF22         0x3a    /* @pltoff(sym + add), add imm22 */
1328 #define R_IA64_PLTOFF64I        0x3b    /* @pltoff(sym + add), mov imm64 */
1329 #define R_IA64_PLTOFF64MSB      0x3e    /* @pltoff(sym + add), data8 MSB */
1330 #define R_IA64_PLTOFF64LSB      0x3f    /* @pltoff(sym + add), data8 LSB */
1331 #define R_IA64_FPTR64I          0x43    /* @fptr(sym + add), mov imm64 */
1332 #define R_IA64_FPTR32MSB        0x44    /* @fptr(sym + add), data4 MSB */
1333 #define R_IA64_FPTR32LSB        0x45    /* @fptr(sym + add), data4 LSB */
1334 #define R_IA64_FPTR64MSB        0x46    /* @fptr(sym + add), data8 MSB */
1335 #define R_IA64_FPTR64LSB        0x47    /* @fptr(sym + add), data8 LSB */
1336 #define R_IA64_PCREL60B         0x48    /* @pcrel(sym + add), brl */
1337 #define R_IA64_PCREL21B         0x49    /* @pcrel(sym + add), ptb, call */
1338 #define R_IA64_PCREL21M         0x4a    /* @pcrel(sym + add), chk.s */
1339 #define R_IA64_PCREL21F         0x4b    /* @pcrel(sym + add), fchkf */
1340 #define R_IA64_PCREL32MSB       0x4c    /* @pcrel(sym + add), data4 MSB */
1341 #define R_IA64_PCREL32LSB       0x4d    /* @pcrel(sym + add), data4 LSB */
1342 #define R_IA64_PCREL64MSB       0x4e    /* @pcrel(sym + add), data8 MSB */
1343 #define R_IA64_PCREL64LSB       0x4f    /* @pcrel(sym + add), data8 LSB */
1344 #define R_IA64_LTOFF_FPTR22     0x52    /* @ltoff(@fptr(s+a)), imm22 */
1345 #define R_IA64_LTOFF_FPTR64I    0x53    /* @ltoff(@fptr(s+a)), imm64 */
1346 #define R_IA64_LTOFF_FPTR32MSB  0x54    /* @ltoff(@fptr(s+a)), data4 MSB */
1347 #define R_IA64_LTOFF_FPTR32LSB  0x55    /* @ltoff(@fptr(s+a)), data4 LSB */
1348 #define R_IA64_LTOFF_FPTR64MSB  0x56    /* @ltoff(@fptr(s+a)), data8 MSB */
1349 #define R_IA64_LTOFF_FPTR64LSB  0x57    /* @ltoff(@fptr(s+a)), data8 LSB */
1350 #define R_IA64_SEGREL32MSB      0x5c    /* @segrel(sym + add), data4 MSB */
1351 #define R_IA64_SEGREL32LSB      0x5d    /* @segrel(sym + add), data4 LSB */
1352 #define R_IA64_SEGREL64MSB      0x5e    /* @segrel(sym + add), data8 MSB */
1353 #define R_IA64_SEGREL64LSB      0x5f    /* @segrel(sym + add), data8 LSB */
1354 #define R_IA64_SECREL32MSB      0x64    /* @secrel(sym + add), data4 MSB */
1355 #define R_IA64_SECREL32LSB      0x65    /* @secrel(sym + add), data4 LSB */
1356 #define R_IA64_SECREL64MSB      0x66    /* @secrel(sym + add), data8 MSB */
1357 #define R_IA64_SECREL64LSB      0x67    /* @secrel(sym + add), data8 LSB */
1358 #define R_IA64_REL32MSB         0x6c    /* data 4 + REL */
1359 #define R_IA64_REL32LSB         0x6d    /* data 4 + REL */
1360 #define R_IA64_REL64MSB         0x6e    /* data 8 + REL */
1361 #define R_IA64_REL64LSB         0x6f    /* data 8 + REL */
1362 #define R_IA64_LTV32MSB         0x74    /* symbol + addend, data4 MSB */
1363 #define R_IA64_LTV32LSB         0x75    /* symbol + addend, data4 LSB */
1364 #define R_IA64_LTV64MSB         0x76    /* symbol + addend, data8 MSB */
1365 #define R_IA64_LTV64LSB         0x77    /* symbol + addend, data8 LSB */
1366 #define R_IA64_PCREL21BI        0x79    /* @pcrel(sym + add), 21bit inst */
1367 #define R_IA64_PCREL22          0x7a    /* @pcrel(sym + add), 22bit inst */
1368 #define R_IA64_PCREL64I         0x7b    /* @pcrel(sym + add), 64bit inst */
1369 #define R_IA64_IPLTMSB          0x80    /* dynamic reloc, imported PLT, MSB */
1370 #define R_IA64_IPLTLSB          0x81    /* dynamic reloc, imported PLT, LSB */
1371 #define R_IA64_COPY             0x84    /* copy relocation */
1372 #define R_IA64_SUB              0x85    /* Addend and symbol difference */
1373 #define R_IA64_LTOFF22X         0x86    /* LTOFF22, relaxable.  */
1374 #define R_IA64_LDXMOV           0x87    /* Use of LTOFF22X.  */
1375 #define R_IA64_TPREL14          0x91    /* @tprel(sym + add), imm14 */
1376 #define R_IA64_TPREL22          0x92    /* @tprel(sym + add), imm22 */
1377 #define R_IA64_TPREL64I         0x93    /* @tprel(sym + add), imm64 */
1378 #define R_IA64_TPREL64MSB       0x96    /* @tprel(sym + add), data8 MSB */
1379 #define R_IA64_TPREL64LSB       0x97    /* @tprel(sym + add), data8 LSB */
1380 #define R_IA64_LTOFF_TPREL22    0x9a    /* @ltoff(@tprel(s+a)), imm2 */
1381 #define R_IA64_DTPMOD64MSB      0xa6    /* @dtpmod(sym + add), data8 MSB */
1382 #define R_IA64_DTPMOD64LSB      0xa7    /* @dtpmod(sym + add), data8 LSB */
1383 #define R_IA64_LTOFF_DTPMOD22   0xaa    /* @ltoff(@dtpmod(sym + add)), imm22 */
1384 #define R_IA64_DTPREL14         0xb1    /* @dtprel(sym + add), imm14 */
1385 #define R_IA64_DTPREL22         0xb2    /* @dtprel(sym + add), imm22 */
1386 #define R_IA64_DTPREL64I        0xb3    /* @dtprel(sym + add), imm64 */
1387 #define R_IA64_DTPREL32MSB      0xb4    /* @dtprel(sym + add), data4 MSB */
1388 #define R_IA64_DTPREL32LSB      0xb5    /* @dtprel(sym + add), data4 LSB */
1389 #define R_IA64_DTPREL64MSB      0xb6    /* @dtprel(sym + add), data8 MSB */
1390 #define R_IA64_DTPREL64LSB      0xb7    /* @dtprel(sym + add), data8 LSB */
1391 #define R_IA64_LTOFF_DTPREL22   0xba    /* @ltoff(@dtprel(s+a)), imm22 */
1392 
1393 /* RISC-V relocations.  */
1394 #define R_RISCV_NONE          0
1395 #define R_RISCV_32            1
1396 #define R_RISCV_64            2
1397 #define R_RISCV_RELATIVE      3
1398 #define R_RISCV_COPY          4
1399 #define R_RISCV_JUMP_SLOT     5
1400 #define R_RISCV_TLS_DTPMOD32  6
1401 #define R_RISCV_TLS_DTPMOD64  7
1402 #define R_RISCV_TLS_DTPREL32  8
1403 #define R_RISCV_TLS_DTPREL64  9
1404 #define R_RISCV_TLS_TPREL32   10
1405 #define R_RISCV_TLS_TPREL64   11
1406 #define R_RISCV_BRANCH        16
1407 #define R_RISCV_JAL           17
1408 #define R_RISCV_CALL          18
1409 #define R_RISCV_CALL_PLT      19
1410 #define R_RISCV_GOT_HI20      20
1411 #define R_RISCV_TLS_GOT_HI20  21
1412 #define R_RISCV_TLS_GD_HI20   22
1413 #define R_RISCV_PCREL_HI20    23
1414 #define R_RISCV_PCREL_LO12_I  24
1415 #define R_RISCV_PCREL_LO12_S  25
1416 #define R_RISCV_HI20          26
1417 #define R_RISCV_LO12_I        27
1418 #define R_RISCV_LO12_S        28
1419 #define R_RISCV_TPREL_HI20    29
1420 #define R_RISCV_TPREL_LO12_I  30
1421 #define R_RISCV_TPREL_LO12_S  31
1422 #define R_RISCV_TPREL_ADD     32
1423 #define R_RISCV_ADD8          33
1424 #define R_RISCV_ADD16         34
1425 #define R_RISCV_ADD32         35
1426 #define R_RISCV_ADD64         36
1427 #define R_RISCV_SUB8          37
1428 #define R_RISCV_SUB16         38
1429 #define R_RISCV_SUB32         39
1430 #define R_RISCV_SUB64         40
1431 #define R_RISCV_GNU_VTINHERIT 41
1432 #define R_RISCV_GNU_VTENTRY   42
1433 #define R_RISCV_ALIGN         43
1434 #define R_RISCV_RVC_BRANCH    44
1435 #define R_RISCV_RVC_JUMP      45
1436 #define R_RISCV_RVC_LUI       46
1437 #define R_RISCV_GPREL_I       47
1438 #define R_RISCV_GPREL_S       48
1439 #define R_RISCV_TPREL_I       49
1440 #define R_RISCV_TPREL_S       50
1441 #define R_RISCV_RELAX         51
1442 #define R_RISCV_SUB6          52
1443 #define R_RISCV_SET6          53
1444 #define R_RISCV_SET8          54
1445 #define R_RISCV_SET16         55
1446 #define R_RISCV_SET32         56
1447 
1448 /* RISC-V ELF Flags.  */
1449 #define EF_RISCV_RVC              0x0001
1450 #define EF_RISCV_FLOAT_ABI        0x0006
1451 #define EF_RISCV_FLOAT_ABI_SOFT   0x0000
1452 #define EF_RISCV_FLOAT_ABI_SINGLE 0x0002
1453 #define EF_RISCV_FLOAT_ABI_DOUBLE 0x0004
1454 #define EF_RISCV_FLOAT_ABI_QUAD   0x0006
1455 #define EF_RISCV_RVE              0x0008
1456 #define EF_RISCV_TSO              0x0010
1457 
1458 typedef struct elf32_rel {
1459   Elf32_Addr r_offset;
1460   Elf32_Word r_info;
1461 } Elf32_Rel;
1462 
1463 typedef struct elf64_rel {
1464   Elf64_Addr r_offset;      /* Location at which to apply the action */
1465   Elf64_Xword r_info;       /* index and type of relocation */
1466 } Elf64_Rel;
1467 
1468 typedef struct elf32_rela{
1469   Elf32_Addr r_offset;
1470   Elf32_Word r_info;
1471   Elf32_Sword r_addend;
1472 } Elf32_Rela;
1473 
1474 typedef struct elf64_rela {
1475   Elf64_Addr r_offset;      /* Location at which to apply the action */
1476   Elf64_Xword r_info;       /* index and type of relocation */
1477   Elf64_Sxword r_addend;    /* Constant addend used to compute value */
1478 } Elf64_Rela;
1479 
1480 typedef struct elf32_sym{
1481   Elf32_Word st_name;
1482   Elf32_Addr st_value;
1483   Elf32_Word st_size;
1484   unsigned char st_info;
1485   unsigned char st_other;
1486   Elf32_Half st_shndx;
1487 } Elf32_Sym;
1488 
1489 typedef struct elf64_sym {
1490   Elf64_Word st_name;       /* Symbol name, index in string tbl */
1491   unsigned char st_info;    /* Type and binding attributes */
1492   unsigned char st_other;   /* No defined meaning, 0 */
1493   Elf64_Half st_shndx;      /* Associated section index */
1494   Elf64_Addr st_value;      /* Value of the symbol */
1495   Elf64_Xword st_size;      /* Associated symbol size */
1496 } Elf64_Sym;
1497 
1498 
1499 #define EI_NIDENT       16
1500 
1501 /* Special value for e_phnum.  This indicates that the real number of
1502    program headers is too large to fit into e_phnum.  Instead the real
1503    value is in the field sh_info of section 0.  */
1504 #define PN_XNUM         0xffff
1505 
1506 typedef struct elf32_hdr{
1507   unsigned char e_ident[EI_NIDENT];
1508   Elf32_Half e_type;
1509   Elf32_Half e_machine;
1510   Elf32_Word e_version;
1511   Elf32_Addr e_entry;  /* Entry point */
1512   Elf32_Off e_phoff;
1513   Elf32_Off e_shoff;
1514   Elf32_Word e_flags;
1515   Elf32_Half e_ehsize;
1516   Elf32_Half e_phentsize;
1517   Elf32_Half e_phnum;
1518   Elf32_Half e_shentsize;
1519   Elf32_Half e_shnum;
1520   Elf32_Half e_shstrndx;
1521 } Elf32_Ehdr;
1522 
1523 typedef struct elf64_hdr {
1524   unsigned char e_ident[16];    /* ELF "magic number" */
1525   Elf64_Half e_type;
1526   Elf64_Half e_machine;
1527   Elf64_Word e_version;
1528   Elf64_Addr e_entry;           /* Entry point virtual address */
1529   Elf64_Off e_phoff;            /* Program header table file offset */
1530   Elf64_Off e_shoff;            /* Section header table file offset */
1531   Elf64_Word e_flags;
1532   Elf64_Half e_ehsize;
1533   Elf64_Half e_phentsize;
1534   Elf64_Half e_phnum;
1535   Elf64_Half e_shentsize;
1536   Elf64_Half e_shnum;
1537   Elf64_Half e_shstrndx;
1538 } Elf64_Ehdr;
1539 
1540 /* These constants define the permissions on sections in the program
1541    header, p_flags. */
1542 #define PF_R 0x4
1543 #define PF_W 0x2
1544 #define PF_X 0x1
1545 
1546 typedef struct elf32_phdr{
1547   Elf32_Word p_type;
1548   Elf32_Off p_offset;
1549   Elf32_Addr p_vaddr;
1550   Elf32_Addr p_paddr;
1551   Elf32_Word p_filesz;
1552   Elf32_Word p_memsz;
1553   Elf32_Word p_flags;
1554   Elf32_Word p_align;
1555 } Elf32_Phdr;
1556 
1557 typedef struct elf64_phdr {
1558   Elf64_Word p_type;
1559   Elf64_Word p_flags;
1560   Elf64_Off p_offset;       /* Segment file offset */
1561   Elf64_Addr p_vaddr;       /* Segment virtual address */
1562   Elf64_Addr p_paddr;       /* Segment physical address */
1563   Elf64_Xword p_filesz;     /* Segment size in file */
1564   Elf64_Xword p_memsz;      /* Segment size in memory */
1565   Elf64_Xword p_align;      /* Segment alignment, file & memory */
1566 } Elf64_Phdr;
1567 
1568 /* sh_type */
1569 #define SHT_NULL            0
1570 #define SHT_PROGBITS        1
1571 #define SHT_SYMTAB          2
1572 #define SHT_STRTAB          3
1573 #define SHT_RELA            4
1574 #define SHT_HASH            5
1575 #define SHT_DYNAMIC         6
1576 #define SHT_NOTE            7
1577 #define SHT_NOBITS          8
1578 #define SHT_REL             9
1579 #define SHT_SHLIB           10
1580 #define SHT_DYNSYM          11
1581 #define SHT_NUM             12
1582 #define SHT_LOPROC          0x70000000
1583 #define SHT_HIPROC          0x7fffffff
1584 #define SHT_LOUSER          0x80000000
1585 #define SHT_HIUSER          0xffffffff
1586 #define SHT_MIPS_LIST       0x70000000
1587 #define SHT_MIPS_CONFLICT   0x70000002
1588 #define SHT_MIPS_GPTAB      0x70000003
1589 #define SHT_MIPS_UCODE      0x70000004
1590 
1591 /* sh_flags */
1592 #define SHF_WRITE       0x1
1593 #define SHF_ALLOC       0x2
1594 #define SHF_EXECINSTR   0x4
1595 #define SHF_MASKPROC    0xf0000000
1596 #define SHF_MIPS_GPREL  0x10000000
1597 
1598 /* special section indexes */
1599 #define SHN_UNDEF           0
1600 #define SHN_LORESERVE       0xff00
1601 #define SHN_LOPROC          0xff00
1602 #define SHN_HIPROC          0xff1f
1603 #define SHN_ABS             0xfff1
1604 #define SHN_COMMON          0xfff2
1605 #define SHN_HIRESERVE       0xffff
1606 #define SHN_MIPS_ACCOMON    0xff00
1607 
1608 typedef struct elf32_shdr {
1609   Elf32_Word sh_name;
1610   Elf32_Word sh_type;
1611   Elf32_Word sh_flags;
1612   Elf32_Addr sh_addr;
1613   Elf32_Off sh_offset;
1614   Elf32_Word sh_size;
1615   Elf32_Word sh_link;
1616   Elf32_Word sh_info;
1617   Elf32_Word sh_addralign;
1618   Elf32_Word sh_entsize;
1619 } Elf32_Shdr;
1620 
1621 typedef struct elf64_shdr {
1622   Elf64_Word sh_name;       /* Section name, index in string tbl */
1623   Elf64_Word sh_type;       /* Type of section */
1624   Elf64_Xword sh_flags;     /* Miscellaneous section attributes */
1625   Elf64_Addr sh_addr;       /* Section virtual addr at execution */
1626   Elf64_Off sh_offset;      /* Section file offset */
1627   Elf64_Xword sh_size;      /* Size of section in bytes */
1628   Elf64_Word sh_link;       /* Index of another section */
1629   Elf64_Word sh_info;       /* Additional section information */
1630   Elf64_Xword sh_addralign; /* Section alignment */
1631   Elf64_Xword sh_entsize;   /* Entry size if section holds table */
1632 } Elf64_Shdr;
1633 
1634 #define EI_MAG0     0       /* e_ident[] indexes */
1635 #define EI_MAG1     1
1636 #define EI_MAG2     2
1637 #define EI_MAG3     3
1638 #define EI_CLASS    4
1639 #define EI_DATA     5
1640 #define EI_VERSION  6
1641 #define EI_OSABI    7
1642 #define EI_PAD      8
1643 
1644 #define ELFOSABI_NONE           0       /* UNIX System V ABI */
1645 #define ELFOSABI_SYSV           0       /* Alias.  */
1646 #define ELFOSABI_HPUX           1       /* HP-UX */
1647 #define ELFOSABI_NETBSD         2       /* NetBSD.  */
1648 #define ELFOSABI_LINUX          3       /* Linux.  */
1649 #define ELFOSABI_SOLARIS        6       /* Sun Solaris.  */
1650 #define ELFOSABI_AIX            7       /* IBM AIX.  */
1651 #define ELFOSABI_IRIX           8       /* SGI Irix.  */
1652 #define ELFOSABI_FREEBSD        9       /* FreeBSD.  */
1653 #define ELFOSABI_TRU64          10      /* Compaq TRU64 UNIX.  */
1654 #define ELFOSABI_MODESTO        11      /* Novell Modesto.  */
1655 #define ELFOSABI_OPENBSD        12      /* OpenBSD.  */
1656 #define ELFOSABI_ARM_FDPIC      65      /* ARM FDPIC */
1657 #define ELFOSABI_XTENSA_FDPIC   65      /* Xtensa FDPIC */
1658 #define ELFOSABI_ARM            97      /* ARM */
1659 #define ELFOSABI_STANDALONE     255     /* Standalone (embedded) application */
1660 
1661 #define ELFMAG0         0x7f        /* EI_MAG */
1662 #define ELFMAG1         'E'
1663 #define ELFMAG2         'L'
1664 #define ELFMAG3         'F'
1665 #define ELFMAG          "\177ELF"
1666 #define SELFMAG         4
1667 
1668 #define ELFCLASSNONE    0   /* EI_CLASS */
1669 #define ELFCLASS32      1
1670 #define ELFCLASS64      2
1671 #define ELFCLASSNUM     3
1672 
1673 #define ELFDATANONE     0   /* e_ident[EI_DATA] */
1674 #define ELFDATA2LSB     1
1675 #define ELFDATA2MSB     2
1676 
1677 #define EV_NONE         0   /* e_version, EI_VERSION */
1678 #define EV_CURRENT      1
1679 #define EV_NUM          2
1680 
1681 /* Notes used in ET_CORE */
1682 #define NT_PRSTATUS         1
1683 #define NT_FPREGSET         2
1684 #define NT_PRFPREG          2
1685 #define NT_PRPSINFO         3
1686 #define NT_TASKSTRUCT       4
1687 #define NT_AUXV             6
1688 #define NT_PRXFPREG         0x46e62b7f  /* copied from gdb5.1/include/elf/common.h */
1689 #define NT_S390_PV_CPU_DATA 0x30e       /* s390 protvirt cpu dump data */
1690 #define NT_S390_RI_CB       0x30d       /* s390 runtime instrumentation */
1691 #define NT_S390_GS_CB       0x30b       /* s390 guarded storage registers */
1692 #define NT_S390_VXRS_HIGH   0x30a       /* s390 vector registers 16-31 */
1693 #define NT_S390_VXRS_LOW    0x309       /* s390 vector registers 0-15 (lower half) */
1694 #define NT_S390_PREFIX      0x305       /* s390 prefix register */
1695 #define NT_S390_CTRS        0x304       /* s390 control registers */
1696 #define NT_S390_TODPREG     0x303       /* s390 TOD programmable register */
1697 #define NT_S390_TODCMP      0x302       /* s390 TOD clock comparator register */
1698 #define NT_S390_TIMER       0x301       /* s390 timer register */
1699 #define NT_PPC_VMX          0x100       /* PowerPC Altivec/VMX registers */
1700 #define NT_PPC_SPE          0x101       /* PowerPC SPE/EVR registers */
1701 #define NT_PPC_VSX          0x102       /* PowerPC VSX registers */
1702 #define NT_ARM_VFP          0x400       /* ARM VFP/NEON registers */
1703 #define NT_ARM_TLS          0x401       /* ARM TLS register */
1704 #define NT_ARM_HW_BREAK     0x402       /* ARM hardware breakpoint registers */
1705 #define NT_ARM_HW_WATCH     0x403       /* ARM hardware watchpoint registers */
1706 #define NT_ARM_SYSTEM_CALL  0x404       /* ARM system call number */
1707 #define NT_ARM_SVE          0x405       /* ARM Scalable Vector Extension regs */
1708 
1709 /* Defined note types for GNU systems.  */
1710 
1711 #define NT_GNU_PROPERTY_TYPE_0  5       /* Program property */
1712 
1713 /* Values used in GNU .note.gnu.property notes (NT_GNU_PROPERTY_TYPE_0).  */
1714 
1715 #define GNU_PROPERTY_STACK_SIZE                 1
1716 #define GNU_PROPERTY_NO_COPY_ON_PROTECTED       2
1717 
1718 #define GNU_PROPERTY_LOPROC                     0xc0000000
1719 #define GNU_PROPERTY_HIPROC                     0xdfffffff
1720 #define GNU_PROPERTY_LOUSER                     0xe0000000
1721 #define GNU_PROPERTY_HIUSER                     0xffffffff
1722 
1723 #define GNU_PROPERTY_AARCH64_FEATURE_1_AND      0xc0000000
1724 #define GNU_PROPERTY_AARCH64_FEATURE_1_BTI      (1u << 0)
1725 #define GNU_PROPERTY_AARCH64_FEATURE_1_PAC      (1u << 1)
1726 
1727 /*
1728  * Physical entry point into the kernel.
1729  *
1730  * 32bit entry point into the kernel. When requested to launch the
1731  * guest kernel, use this entry point to launch the guest in 32-bit
1732  * protected mode with paging disabled.
1733  *
1734  * [ Corresponding definition in Linux kernel: include/xen/interface/elfnote.h ]
1735  */
1736 #define XEN_ELFNOTE_PHYS32_ENTRY    18  /* 0x12 */
1737 
1738 /* Note header in a PT_NOTE section */
1739 typedef struct elf32_note {
1740   Elf32_Word n_namesz;   /* Name size */
1741   Elf32_Word n_descsz;   /* Content size */
1742   Elf32_Word n_type;     /* Content type */
1743 } Elf32_Nhdr;
1744 
1745 /* Note header in a PT_NOTE section */
1746 typedef struct elf64_note {
1747   Elf64_Word n_namesz;  /* Name size */
1748   Elf64_Word n_descsz;  /* Content size */
1749   Elf64_Word n_type;    /* Content type */
1750 } Elf64_Nhdr;
1751 
1752 
1753 /* This data structure represents a PT_LOAD segment.  */
1754 struct elf32_fdpic_loadseg {
1755   /* Core address to which the segment is mapped.  */
1756   Elf32_Addr addr;
1757   /* VMA recorded in the program header.  */
1758   Elf32_Addr p_vaddr;
1759   /* Size of this segment in memory.  */
1760   Elf32_Word p_memsz;
1761 };
1762 struct elf32_fdpic_loadmap {
1763   /* Protocol version number, must be zero.  */
1764   Elf32_Half version;
1765   /* Number of segments in this map.  */
1766   Elf32_Half nsegs;
1767   /* The actual memory map.  */
1768   struct elf32_fdpic_loadseg segs[/*nsegs*/];
1769 };
1770 
1771 #ifdef ELF_CLASS
1772 #if ELF_CLASS == ELFCLASS32
1773 
1774 #define elfhdr      elf32_hdr
1775 #define elf_phdr    elf32_phdr
1776 #define elf_note    elf32_note
1777 #define elf_shdr    elf32_shdr
1778 #define elf_sym     elf32_sym
1779 #define elf_addr_t  Elf32_Off
1780 #define elf_rela    elf32_rela
1781 
1782 #ifdef ELF_USES_RELOCA
1783 # define ELF_RELOC      Elf32_Rela
1784 #else
1785 # define ELF_RELOC      Elf32_Rel
1786 #endif
1787 
1788 #else
1789 
1790 #define elfhdr      elf64_hdr
1791 #define elf_phdr    elf64_phdr
1792 #define elf_note    elf64_note
1793 #define elf_shdr    elf64_shdr
1794 #define elf_sym     elf64_sym
1795 #define elf_addr_t  Elf64_Off
1796 #define elf_rela    elf64_rela
1797 
1798 #ifdef ELF_USES_RELOCA
1799 # define ELF_RELOC      Elf64_Rela
1800 #else
1801 # define ELF_RELOC      Elf64_Rel
1802 #endif
1803 
1804 #endif /* ELF_CLASS */
1805 
1806 #ifndef ElfW
1807 # if ELF_CLASS == ELFCLASS32
1808 #  define ElfW(x)  Elf32_ ## x
1809 #  define ELFW(x)  ELF32_ ## x
1810 # else
1811 #  define ElfW(x)  Elf64_ ## x
1812 #  define ELFW(x)  ELF64_ ## x
1813 # endif
1814 #endif
1815 
1816 #endif /* ELF_CLASS */
1817 
1818 
1819 #endif /* QEMU_ELF_H */
1820