xref: /openbmc/u-boot/include/configs/MPC8540ADS.h (revision f18b7b27)
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2004, 2011 Freescale Semiconductor.
4  * (C) Copyright 2002,2003 Motorola,Inc.
5  * Xianghua Xiao <X.Xiao@motorola.com>
6  */
7 
8 /*
9  * mpc8540ads board configuration file
10  *
11  * Please refer to doc/README.mpc85xx for more info.
12  *
13  * Make sure you change the MAC address and other network params first,
14  * search for CONFIG_SERVERIP, etc in this file.
15  */
16 
17 #ifndef __CONFIG_H
18 #define __CONFIG_H
19 
20 /*
21  * default CCARBAR is at 0xff700000
22  * assume U-Boot is less than 0.5MB
23  */
24 
25 #ifndef CONFIG_HAS_FEC
26 #define CONFIG_HAS_FEC		1	/* 8540 has FEC */
27 #endif
28 
29 #define CONFIG_PCI_INDIRECT_BRIDGE
30 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
31 #define CONFIG_ENV_OVERWRITE
32 
33 /*
34  * sysclk for MPC85xx
35  *
36  * Two valid values are:
37  *    33000000
38  *    66000000
39  *
40  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
41  * is likely the desired value here, so that is now the default.
42  * The board, however, can run at 66MHz.  In any event, this value
43  * must match the settings of some switches.  Details can be found
44  * in the README.mpc85xxads.
45  *
46  * XXX -- Can't we run at 66 MHz, anyway?  PCI should drop to
47  * 33MHz to accommodate, based on a PCI pin.
48  * Note that PCI-X won't work at 33MHz.
49  */
50 
51 #ifndef CONFIG_SYS_CLK_FREQ
52 #define CONFIG_SYS_CLK_FREQ	33000000
53 #endif
54 
55 /*
56  * These can be toggled for performance analysis, otherwise use default.
57  */
58 #define CONFIG_L2_CACHE			/* toggle L2 cache */
59 #define CONFIG_BTB			/* toggle branch predition */
60 
61 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
62 #define CONFIG_SYS_MEMTEST_END		0x00400000
63 
64 #define CONFIG_SYS_CCSRBAR		0xe0000000
65 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
66 
67 /* DDR Setup */
68 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
69 #define CONFIG_DDR_SPD
70 
71 #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
72 
73 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
74 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
75 
76 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
77 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
78 
79 /* I2C addresses of SPD EEPROMs */
80 #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
81 
82 /* These are used when DDR doesn't use SPD. */
83 #define CONFIG_SYS_SDRAM_SIZE	128		/* DDR is 128MB */
84 #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
85 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80000002
86 #define CONFIG_SYS_DDR_TIMING_1	0x37344321
87 #define CONFIG_SYS_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
88 #define CONFIG_SYS_DDR_CONTROL		0xc2000000	/* unbuffered,no DYN_PWR */
89 #define CONFIG_SYS_DDR_MODE		0x00000062	/* DLL,normal,seq,4/2.5 */
90 #define CONFIG_SYS_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
91 
92 /*
93  * SDRAM on the Local Bus
94  */
95 #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
96 #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
97 
98 #define CONFIG_SYS_FLASH_BASE		0xff000000	/* start of FLASH 16M */
99 #define CONFIG_SYS_BR0_PRELIM		0xff001801	/* port size 32bit */
100 
101 #define CONFIG_SYS_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
102 #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
103 #define CONFIG_SYS_MAX_FLASH_SECT	64		/* sectors per device */
104 #undef	CONFIG_SYS_FLASH_CHECKSUM
105 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
106 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
107 
108 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
109 
110 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
111 #define CONFIG_SYS_RAMBOOT
112 #else
113 #undef  CONFIG_SYS_RAMBOOT
114 #endif
115 
116 #define CONFIG_SYS_FLASH_EMPTY_INFO
117 
118 #undef CONFIG_CLOCKS_IN_MHZ
119 
120 /*
121  * Local Bus Definitions
122  */
123 
124 /*
125  * Base Register 2 and Option Register 2 configure SDRAM.
126  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
127  *
128  * For BR2, need:
129  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
130  *    port-size = 32-bits = BR2[19:20] = 11
131  *    no parity checking = BR2[21:22] = 00
132  *    SDRAM for MSEL = BR2[24:26] = 011
133  *    Valid = BR[31] = 1
134  *
135  * 0    4    8    12   16   20   24   28
136  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
137  *
138  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
139  * FIXME: the top 17 bits of BR2.
140  */
141 
142 #define CONFIG_SYS_BR2_PRELIM		0xf0001861
143 
144 /*
145  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
146  *
147  * For OR2, need:
148  *    64MB mask for AM, OR2[0:7] = 1111 1100
149  *		   XAM, OR2[17:18] = 11
150  *    9 columns OR2[19-21] = 010
151  *    13 rows   OR2[23-25] = 100
152  *    EAD set for extra time OR[31] = 1
153  *
154  * 0    4    8    12   16   20   24   28
155  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
156  */
157 
158 #define CONFIG_SYS_OR2_PRELIM		0xfc006901
159 
160 #define CONFIG_SYS_LBC_LCRR		0x00030004    /* LB clock ratio reg */
161 #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg */
162 #define CONFIG_SYS_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
163 #define CONFIG_SYS_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/
164 
165 #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_BSMA1516	\
166 				| LSDMR_RFCR5		\
167 				| LSDMR_PRETOACT3	\
168 				| LSDMR_ACTTORW3	\
169 				| LSDMR_BL8		\
170 				| LSDMR_WRC2		\
171 				| LSDMR_CL3		\
172 				| LSDMR_RFEN		\
173 				)
174 
175 /*
176  * SDRAM Controller configuration sequence.
177  */
178 #define CONFIG_SYS_LBC_LSDMR_1	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
179 #define CONFIG_SYS_LBC_LSDMR_2	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
180 #define CONFIG_SYS_LBC_LSDMR_3	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
181 #define CONFIG_SYS_LBC_LSDMR_4	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
182 #define CONFIG_SYS_LBC_LSDMR_5	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
183 
184 /*
185  * 32KB, 8-bit wide for ADS config reg
186  */
187 #define CONFIG_SYS_BR4_PRELIM          0xf8000801
188 #define CONFIG_SYS_OR4_PRELIM		0xffffe1f1
189 #define CONFIG_SYS_BCSR		(CONFIG_SYS_BR4_PRELIM & 0xffff8000)
190 
191 #define CONFIG_SYS_INIT_RAM_LOCK	1
192 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
193 #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
194 
195 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
196 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
197 
198 #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)    /* Reserve 256 kB for Mon */
199 #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)    /* Reserved for malloc */
200 
201 /* Serial Port */
202 #define CONFIG_SYS_NS16550_SERIAL
203 #define CONFIG_SYS_NS16550_REG_SIZE    1
204 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
205 
206 #define CONFIG_SYS_BAUDRATE_TABLE  \
207 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
208 
209 #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
210 #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
211 
212 /*
213  * I2C
214  */
215 #define CONFIG_SYS_I2C
216 #define CONFIG_SYS_I2C_FSL
217 #define CONFIG_SYS_FSL_I2C_SPEED	400000
218 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
219 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
220 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
221 
222 /* RapidIO MMU */
223 #define CONFIG_SYS_RIO_MEM_VIRT	0xc0000000	/* base address */
224 #define CONFIG_SYS_RIO_MEM_BUS	0xc0000000	/* base address */
225 #define CONFIG_SYS_RIO_MEM_PHYS	0xc0000000
226 #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
227 
228 /*
229  * General PCI
230  * Memory space is mapped 1-1, but I/O space must start from 0.
231  */
232 #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
233 #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
234 #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
235 #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
236 #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
237 #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
238 #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
239 #define CONFIG_SYS_PCI1_IO_SIZE	0x100000	/* 1M */
240 
241 #if defined(CONFIG_PCI)
242 #undef CONFIG_EEPRO100
243 #undef CONFIG_TULIP
244 
245 #if !defined(CONFIG_PCI_PNP)
246     #define PCI_ENET0_IOADDR	0xe0000000
247     #define PCI_ENET0_MEMADDR	0xe0000000
248     #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
249 #endif
250 
251 #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
252 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
253 
254 #endif	/* CONFIG_PCI */
255 
256 #if defined(CONFIG_TSEC_ENET)
257 
258 #define CONFIG_TSEC1	1
259 #define CONFIG_TSEC1_NAME	"TSEC0"
260 #define CONFIG_TSEC2	1
261 #define CONFIG_TSEC2_NAME	"TSEC1"
262 #define TSEC1_PHY_ADDR		0
263 #define TSEC2_PHY_ADDR		1
264 #define TSEC1_PHYIDX		0
265 #define TSEC2_PHYIDX		0
266 #define TSEC1_FLAGS		TSEC_GIGABIT
267 #define TSEC2_FLAGS		TSEC_GIGABIT
268 
269 #if CONFIG_HAS_FEC
270 #define CONFIG_MPC85XX_FEC	1
271 #define CONFIG_MPC85XX_FEC_NAME		"FEC"
272 #define FEC_PHY_ADDR		3
273 #define FEC_PHYIDX		0
274 #define FEC_FLAGS		0
275 #endif
276 
277 /* Options are: TSEC[0-1], FEC */
278 #define CONFIG_ETHPRIME		"TSEC0"
279 
280 #endif	/* CONFIG_TSEC_ENET */
281 
282 /*
283  * Environment
284  */
285 #ifndef CONFIG_SYS_RAMBOOT
286   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
287   #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
288   #define CONFIG_ENV_SIZE		0x2000
289 #else
290   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
291   #define CONFIG_ENV_SIZE		0x2000
292 #endif
293 
294 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
295 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
296 
297 /*
298  * BOOTP options
299  */
300 #define CONFIG_BOOTP_BOOTFILESIZE
301 
302 /*
303  * Command line configuration.
304  */
305 
306 #undef CONFIG_WATCHDOG			/* watchdog disabled */
307 
308 /*
309  * Miscellaneous configurable options
310  */
311 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
312 
313 /*
314  * For booting Linux, the board info and command line data
315  * have to be in the first 64 MB of memory, since this is
316  * the maximum mapped by the Linux kernel during initialization.
317  */
318 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
319 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
320 
321 #if defined(CONFIG_CMD_KGDB)
322 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
323 #endif
324 
325 /*
326  * Environment Configuration
327  */
328 
329 /* The mac addresses for all ethernet interface */
330 #if defined(CONFIG_TSEC_ENET)
331 #define CONFIG_HAS_ETH0
332 #define CONFIG_HAS_ETH1
333 #define CONFIG_HAS_ETH2
334 #endif
335 
336 #define CONFIG_IPADDR    192.168.1.253
337 
338 #define CONFIG_HOSTNAME		"unknown"
339 #define CONFIG_ROOTPATH		"/nfsroot"
340 #define CONFIG_BOOTFILE		"your.uImage"
341 
342 #define CONFIG_SERVERIP  192.168.1.1
343 #define CONFIG_GATEWAYIP 192.168.1.1
344 #define CONFIG_NETMASK   255.255.255.0
345 
346 #define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */
347 
348 #define	CONFIG_EXTRA_ENV_SETTINGS				        \
349    "netdev=eth0\0"                                                      \
350    "consoledev=ttyS0\0"                                                 \
351    "ramdiskaddr=1000000\0"						\
352    "ramdiskfile=your.ramdisk.u-boot\0"					\
353    "fdtaddr=400000\0"							\
354    "fdtfile=your.fdt.dtb\0"
355 
356 #define CONFIG_NFSBOOTCOMMAND	                                        \
357    "setenv bootargs root=/dev/nfs rw "                                  \
358       "nfsroot=$serverip:$rootpath "                                    \
359       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
360       "console=$consoledev,$baudrate $othbootargs;"                     \
361    "tftp $loadaddr $bootfile;"                                          \
362    "tftp $fdtaddr $fdtfile;"						\
363    "bootm $loadaddr - $fdtaddr"
364 
365 #define CONFIG_RAMBOOTCOMMAND \
366    "setenv bootargs root=/dev/ram rw "                                  \
367       "console=$consoledev,$baudrate $othbootargs;"                     \
368    "tftp $ramdiskaddr $ramdiskfile;"                                    \
369    "tftp $loadaddr $bootfile;"                                          \
370    "tftp $fdtaddr $fdtfile;"						\
371    "bootm $loadaddr $ramdiskaddr $fdtaddr"
372 
373 #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
374 
375 #endif	/* __CONFIG_H */
376