Home
last modified time | relevance | path

Searched defs:CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT (Results 1 – 11 of 11) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gca/
H A Dgfx_8_0_sh_mask.h3968 #define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT 0x19 macro
H A Dgfx_8_1_sh_mask.h4490 #define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT 0x19 macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_sh_mask.h12897 #define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT macro
H A Dgc_9_2_1_sh_mask.h14066 #define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT macro
H A Dgc_9_1_sh_mask.h14201 #define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT macro
H A Dgc_9_4_3_sh_mask.h16430 #define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT macro
H A Dgc_9_4_2_sh_mask.h3998 #define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT macro
H A Dgc_11_0_0_sh_mask.h17373 #define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT macro
H A Dgc_11_0_3_sh_mask.h19612 #define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT macro
H A Dgc_10_1_0_sh_mask.h20308 #define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT macro
H A Dgc_10_3_0_sh_mask.h18462 #define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT macro